

[Sample &](http://www.ti.com/product/TPS53114?dcmp=dsproject&hqs=sandbuy&#samplebuy) Buy



**[TPS53114](http://www.ti.com/product/tps53114?qgpn=tps53114)**

SLVS887C –APRIL 2009–REVISED AUGUST 2014

# **TPS53114 Single Synchronous Step-down Controller for Low Voltage Power Rails**

**Technical** [Documents](http://www.ti.com/product/TPS53114?dcmp=dsproject&hqs=td&#doctype2)

- D-CAP2™ Mode Control
	-
	-
	-
- <span id="page-0-4"></span>
- 
- 
- 
- 
- 
- 
- 
- 
- Cycle-By-Cycle Over Current Limiting Control
- **Device Information[\(1\)](#page-0-0)** Thermally Compensated OCP by 4000 ppm/°C at

### <span id="page-0-2"></span>**2** Applications

- <span id="page-0-0"></span>Point-of-Load Regulation in Low Power Systems (1) For all available packages, see the orderable addendum at for Wide Range of Applications the end of the datasheet. for Wide Range of Applications
	- Digital TV Power Supply
	- Networking Home Terminal
	- Digital Set Top Box (STB)
	- DVD Player / Recorder
	- Gaming Consoles

R2

SGND

### <span id="page-0-3"></span>**4 Simplified Schematics**

<span id="page-0-1"></span>

Tools & **[Software](http://www.ti.com/product/TPS53114?dcmp=dsproject&hqs=sw&#desKit)** 

The TPS53114 is a single, adaptive on-time D-<br>CAP2™ mode synchronous buck controller. The – Fast Transient Response<br>
– No External Parts Required For Loop<br>
Suite of various end equipment's power bus suite of various end equipment's power bus Compensation regulators with cost effective low external component - Compatible with Ceramic Output Capacitors  $\begin{array}{ll}\n\text{count and low standpoint current solution.} \\
\text{control loop for the TPS53114 uses the D-CAP2TM}\n\end{array}$ Figh Initial Reference Accuracy (±1%)<br>
mode control which provides a very fast transient<br>
Low Output Ripple<br>
The response with no external components. The response with no external components. The Wide Input Voltage Range:  $4.5$  V to  $24$  V TPS53114 also has a circuit that enables the device<br>Output Veltage Range: 0.76 V to  $5.5$  V Output Voltage Range: 0.76 V to 5.5 V<br>CSR) output capacitors such as POSCAP or SP-<br>CAP and ultra-low ESR ceramic capacitors. The CAP and ultra-low ESR ceramic capacitors. The • Adaptive Gate Drivers with Integrated Boost Diode device provides convenient and efficient operation Adjustable Soft Start **• Adjustable Soft Start •** The Start *input voltages from 4.5 V to 24 V and output* 

Support & **[Community](http://www.ti.com/product/TPS53114?dcmp=dsproject&hqs=support&#community)** 

22

voltage from 0.76 V to 5.5 V.<br>Pre-Biased Soft Start<br>Selectable Switching Frequency **From Construction** The TPS53114 is available in the 16-pin TSSOP and The TPS53114 is available in the 16-pin TSSOP and • Selectable Switching Frequency Frequency Frequency HTSSOP packages, and is specified from –40°C to 350 kHz / 700 kHz 85°C ambient temperature range.









Texas **ISTRUMENTS** 

# **Table of Contents**





### <span id="page-1-0"></span>**5 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.







# <span id="page-2-0"></span>**6 Pin Configurations and Functions**





### **Pin Functions**





### <span id="page-3-0"></span>**7 Specifications**

### <span id="page-3-1"></span>**7.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### <span id="page-3-2"></span>**7.2 Handling Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

 $(2)$  JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### <span id="page-3-3"></span>**7.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)



### <span id="page-4-0"></span>**7.4 Thermal Information**

<span id="page-4-2"></span>

(1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).

### <span id="page-4-1"></span>**7.5 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

<span id="page-4-4"></span><span id="page-4-3"></span>



### **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)



(1) Specified by design. Not production tested.

### <span id="page-5-0"></span>**7.6 Timing Requirements**



### <span id="page-5-1"></span>**7.7 Switching Characteristics**

over operating free-air temperature range (unless otherwise noted)





### **7.8 Typical Characteristics**

<span id="page-6-0"></span>



### **Typical Characteristics (continued)**

<span id="page-7-0"></span>



### <span id="page-8-2"></span>**8 Detailed Description**

### <span id="page-8-3"></span>**8.1 Overview**

<span id="page-8-4"></span>The TPS53114 is a single, adaptive on-time D-CAP2™ mode synchronous buck controller. The TPS53114 enables system designers to complete the suite of various end equipment power bus regulators with cost effective, low external component count and low standby current solution. The main control loop for the TPS53114 uses the D-CAP2™ mode control which provides a very fast transient response with no external compensation components. The TPS53114 also has a circuit that enables the device to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP and ultra-low ESR ceramic capacitors. The device provides convenient and efficient operation with input voltages from 4.5 V to 24 V and output voltage from 0.76 V to 5.5 V.

### <span id="page-8-0"></span>**8.2 Functional Block Diagram**



### <span id="page-8-1"></span>**8.3 Feature Description**

### **8.3.1 PWM Operation**

The main control loop of the TPS53114 is an adaptive on-time pulse width modulation (PWM) controller using a proprietary D-CAP2™ mode control. D-CAP2™ mode control combines constant on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output.

At the beginning of each cycle, the high-side MOSFET is turned on. After an internal one-shot timer expires, this MOSFET is turned off. The one-shot timer is reset and the high-side MOSFET is turned back on when the feedback voltage falls below the reference voltage. The one shot is set by the converter input voltage VIN, and the output voltage VO, to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. An internal ramp is added to the reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP mode control.

Copyright © 2009–2014, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS887C&partnum=TPS53114)* 9



### **Feature Description (continued)**

### **8.3.2 Drivers**

The TPS53114 contains two high-current resistive MOSFET gate drivers. The low-side driver is a ground referenced, VREG5 powered driver designed to drive the gate of a high-current, low R<sub>DS(on)</sub> N-channel MOSFET whose source is connected to PGND. The high-side driver is a floating SW referenced VBST powered driver designed to drive the gate of a high-current, low  $\mathsf{R}_{\mathsf{DS}( \mathsf{on} )}$  N-channel MOSFET. To maintain the VBST voltage during the high-side driver ON time, a capacitor is placed from SW to VBST. Each driver draws average current equal to gate charge ( $Q<sub>g</sub>$  at  $V<sub>gs</sub> = 5 V$ ) times switching frequency (f<sub>SW</sub>).

To prevent cross-conduction, there is a narrow dead-time when both high-side and low-side drivers are OFF between each driver transition. During this time the inductor current is carried by one of the MOSFET's body diodes.

### **8.3.3 PWM Frequency and Adaptive On-time Control**

TPS53114 employs adaptive on-time control scheme and does not have a dedicated on board oscillator. TPS53114 runs with pseudo-constant frequency by using the input voltage and output voltage to set the on-time one-shot timer. The on-time is inversely proportional to the input voltage and proportional to the output voltage. Therefore, when the duty ratio is VOUT/VIN, the frequency is constant.

### **8.3.4 5-Volt Regulator**

The TPS53114 has an internal 5-V low-dropout (LDO) Regulator to provide a regulated voltage for all both drivers and the IC's internal logic. A high-quality 4.7-μF or greater ceramic capacitor from VREG5 to GND is required to stabilize the internal regular. An internal 10-Ω resistor from VREG5 filters the regulator output to the IC's analog and logic input voltage, V5FILT. An additional high-quality 1.0-μF ceramic capacitor is required from V5FILT to GND to filter switching noise from VREG5.

### **8.3.5 Soft Start**

The TPS53114 has a programmable soft start . When the EN pin becomes high, 2.0-μA current begins charging the capacitor which is connected SS pin to GND. Smooth control of the output voltage is maintained during start up.

### **8.3.6 Pre-bias Support**

The TPS53114 supports pre-bias start-up without sinking current from the output capacitor. When enabled, the low-side driver is held off until the soft start commands a voltage higher than the pre-bias level (internal soft start becomes greater than feedback voltage (VFB)), then the TPS53114 slowly activates synchronous rectification by limiting the first DRVL pulses with a narrow on-time. This limited on-time is then incremented on a cycle-by-cycle basis until it coincides with the full 1-D off-time. This scheme prevents the initial sinking of current from the prebias output, and ensure that the output voltage  $(V_{\text{OUT}})$  starts and ramps up smoothly into regulation and the control loop is given time to transition from pre-biased start-up to normal mode operation.

### **8.3.7 Switching Frequency Selection**

The TPS53114 allows the user to select from two different switching frequencies by connecting the FSEL pin to either GND or V5FILT. Connect FSEL to GND for a switching frequency  $(f_{sw})$  of 350 KHz. Connect FSEL to V5FILT for a switching frequency of 700 KHz.

### **8.3.8 Output Discharge Control**

The TPS53114 discharges the outputs when EN is low, or the controller is turned off by the protection functions (OVP, UVP, UVLO, and thermal shutdown). The device discharges output using an internal 40-Ω MOSFET which is connected to VO and PGND. The external low-side MOSFET is not turned on during the output discharge operation to avoid the possibility of causing negative voltage at the output. This discharge ensures that, on start, the regulated voltage always initializes from 0 V.



### **Feature Description (continued)**

### **8.3.9 Over Current Protection**

<span id="page-10-2"></span>TPS53114 has a cycle-by-cycle over current limit feature. The over current limits the inductor valley current by monitoring the voltage drop across the low-side MOSFET  $\mathsf{R}_{\mathsf{DS}( \mathsf{on})}$  during the low-side driver on-time. If the inductor current is larger than the over current limit (OCL), the TPS53114 delays the start of the next switching cycle until the sensed inductor current falls below the OCL current. MOSFET  $R_{DS(on)}$  current sensing is used to provide an accuracy and cost effective solution without external devices. To program the OCL, the TRIP pin should be connected to GND through a trip voltage setting resistor, according to [Equation 1](#page-10-1) and [Equation 2](#page-10-3).

<span id="page-10-1"></span>
$$
V_{TRIP} = \left( I_{OCL} - \frac{(V_{IN} - V_O)}{2 \cdot L1 \cdot f_{sw}} \cdot \frac{V_O}{V_{IN}} \right) \cdot R_{DS(ON)}
$$
  
\n
$$
R_{TRIP}(k\Omega) = \frac{V_{TRIP}(mV)}{I_{TRIP}(\mu A)}
$$
 (1)

<span id="page-10-3"></span>The trip voltage should be between 30 mV to 200 mV over all operational temperature, including the 4000 ppm/ $\degree$ C temperature slope compensation for the temperature dependency of the  $R_{DS(on)}$ . If the load current exceeds the over current limit, the voltage will begin to drop. If the over current conditions continues, the output voltage will fall below the under voltage protection threshold and the TPS53114 will shut down.

### **8.3.10 Over/under Voltage Protection**

TPS53114 monitors a resistor divided feedback voltage to detect over and under voltage. If the feedback voltage is higher than 115% of the reference voltage, the OVP comparator output goes high and the circuit latches the high-side MOSFET driver OFF and the low-side MOSFET driver ON. When the feedback voltage is lower than 70% of the reference voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After 30 μs, TPS53114 latches OFF both top and bottom MOSFET drivers. This function is enabled approximately 1.7x  $T_{SS}$  after power-on. The OVP and UVP latch off is reset when EN goes low level.

### **8.3.11 UVLO Protection**

TPS53114 has V5FILT under voltage lock out protection (UVLO) that monitors the voltage of V5FILT pin. When the V5FILT voltage is lower than UVLO threshold voltage, the device is shut off. All output drivers are OFF and output discharge is ON. The UVLO is non-latch protection.

### **8.3.12 Thermal Shutdown**

The TPS53114 includes an over temperature protection shut-down feature. If the TPS53114 die temperature exceeds the OTP threshold (typically 150°C), both the high-side and low-side drivers are shut off, the output voltage discharge function is enabled and then the device is shut off until the die temperature drops. Thermal shutdown is a non-latch protection.

### <span id="page-10-0"></span>**8.4 Device Functional Modes**

### **8.4.1 Operation**

The TPS53114 has two operating modes. The TPS53114 is in shut down mode when the EN pin is low. When the EN pin is pulled high, the TPS53114 enters the normal operating mode.

**[TPS53114](http://www.ti.com/product/tps53114?qgpn=tps53114)** SLVS887C –APRIL 2009–REVISED AUGUST 2014 **[www.ti.com](http://www.ti.com)**

### <span id="page-11-0"></span>**9 Application and Implementation**

### <span id="page-11-1"></span>**9.1 Application Information**

### <span id="page-11-2"></span>**9.2 350-kHz Operation Application**

The schematic of [Figure 12](#page-11-3) shows a typical 350-kHz application schematic. The 350 kHz switching frequency is selected by connecting FSEL to the GND pin. The input voltage is 12 V and the output voltage is 1.05 V.



**Figure 12. Typical Application Circuit at 350-kHz Switching Frequency Selection (FSEL pin = GND)**

### <span id="page-11-3"></span>**9.2.1 Design Requirements**

**Table 1. Design Parameters**

| <b>PARAMETERS</b>   | <b>EXAMPLE VALUES</b> |
|---------------------|-----------------------|
| Input voltage       | 12 V                  |
| Output voltage      | 1.05 V                |
| Output current      | 4 A                   |
| Switching frequency | 350 kHz               |

### <span id="page-11-5"></span>**9.2.2 Detailed Design Procedure**

### *9.2.2.1 Choose Inductor*

**oose Inductor**<br>
the value is selected to provide approximately 30%<br> *P* current increases output ripple voltage, improve S/N<br> **V**<sub>*IN(max)* - *V*<sub>*O*</sub>1</sub> **v**<sub>*V*<sub>*O*</sub>1 **v**<sub>*O*</sub><sup>1</sup> **v**<sub>*V*<sub>*IN(max)*</sub> - *V*<sub>*O*</sub>1 **v**<sub>*V*<sub>*N</sub></sub></sub></sub>* The inductance value is selected to provide approximately 30% peak to peak ripple current at maximum load. Larger ripple current increases output ripple voltage, improve S/N ratio and contribute to stable operation. L1 can be calculated using [Equation 3](#page-11-4).

$$
L1 = \frac{(V_{N(max)} - V_o1)}{I_{L1(ripple)}} \cdot \frac{V_o1}{f_{SW}} = \frac{3 \cdot (V_{N(max)} - V_o1)}{I_o1 \cdot f_{SW}} \cdot \frac{V_o1}{V_{N(max)}}
$$
(3)

<span id="page-11-4"></span>*V*<br> *V*<sub>*IN(max)* - *V*<sub>*O*</sub>1</sub> <br> *V*<sub>*IN(max)* - *V*<sub>*O*</sub>1 <br> *V*<sub>*D*</sub><sup>*V*</sup><sub>*O*</sub>1 <br> *V*<sub>*D*</sub><sup>*V*<sub>*O*</sub>1 <br> *V<sub>IN(max)*</sub></sub></sup> The inductors current ratings needs to support both the RMS (thermal) current and the peak (saturation) current.

The RMS and peak inductor current can be estimated as follows:  
\n
$$
I_{L1(ripple)} = \frac{V_{IN(max)} - V_o 1}{L1 \cdot f_{SW}} \cdot \frac{V_o 1}{V_{IN(max)}}
$$
\n(4)



$$
I_{\text{Li.com}} = \frac{V_{\text{TRIP}}}{R_{\text{DS(ON)}}} + I_{\text{Li(ripple)}} \tag{5}
$$
\n
$$
I_{\text{Li(Qeak)}} = \frac{V_{\text{TRIP}}}{R_{\text{DS(ON)}}} + I_{\text{Li(ripple)}} \tag{6}
$$

Note:

The calculation above shall serve as a general reference. To further improve transient response, the output inductance could be reduced further. This needs to be considered along with the selection of the output capacitor.

<span id="page-12-0"></span>**9.2.2.2 Choose Output Capacitor**<br>The capacitor value and ESR determent to use ceramic output of<br> $Cl = \frac{\Delta I_{load}^2 \cdot L1}{2 \cdot 2 \cdot 2 \cdot L1}$ The capacitor value and ESR determines the amount of output voltage ripple and load transient response. Recommend to use ceramic output capacitor.

$$
C1 = \frac{\Delta I_{load}^2 \cdot L1}{2 \cdot V_0 1 \cdot \Delta V_{OS}}
$$
  
\n
$$
C1 = \frac{\Delta I_{load}^2 \cdot L1}{2 \cdot V_0 1 \cdot \Delta V_{OS}}
$$
 (7)

$$
C1 = \frac{\Delta I_{load} \cdot L1}{2 \cdot K \cdot \Delta V_{US}}
$$
  
\n(e:  
\n
$$
K = (V_N - V_0 1) \cdot \frac{T_{on} 1}{T_1 + T}
$$
 (8)

<span id="page-12-1"></span>Where:

$$
K = (V_{IN} - V_o 1) \cdot \frac{T_{on} 1}{T_{ON} 1 + T_{min(off)}}
$$
\n
$$
C1 = \frac{I_{L1(ripple)} }{T_{ON} 1 + T_{min(off)}}
$$
\n(9)

$$
C1 = \frac{I_{L1(ripple)}}{8 \cdot V_o 1_{(ripple)}} \cdot \frac{1}{f_{SW}}
$$
\n(10)

<span id="page-12-2"></span>Select the capacitance value greater than the largest value calculated from [Equation 7](#page-12-0), [Equation 8](#page-12-1) and [Equation 10.](#page-12-2) The capacitance for C1 should be greater than 66 μF.

Where:

 $\Delta V_{\text{OS}}$  = The allowable amount of overshoot voltage in load transition

*Ton*1

 $\Delta V_{US}$  = The allowable amount of undershoot voltage in load transition

 $T_{min(off)} =$  Minimum off time

### *9.2.2.3 Choose Input Capacitor*

The TPS53114 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A minimum 10-μF high-quality ceramic capacitor is recommended for the input capacitor. The capacitor voltage rating needs to be greater than the maximum input voltage.

### *9.2.2.4 Choose Bootstrap Capacitor*

The TPS53114 requires a bootstrap capacitor from SW to VBST to provide the floating supply for the high-side drivers. A minimum 0.1-μF high-quality ceramic capacitor is recommended. The voltage rating should be greater than 10.0 V.

### *9.2.2.5 Choose VREG5 and V5FILT Capacitors*

The TPS53114 requires both the VREG5 regulator and V5FILT input are bypassed. A minimum 4.7-μF highquality ceramic capacitor must be connected between the VREG5 and GND for proper operation. A minimum 1.0-μF high-quality ceramic capacitor must be connected between the V5FILT and GND for proper operation. Both of these capacitors' voltage ratings should be greater than 10 V.

### *9.2.2.6 Choose Output Voltage Set Point Resistors*

The output voltage is set with a resistor divider from output voltage node to the VFBx pin. It is recommended to use 1% tolerance or better resistors. Select R2 between 10 kΩ and 100 kΩ and use [Equation 11](#page-13-1) or [Equation 12](#page-13-2) to calculate R1.

Copyright © 2009–2014, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVS887C&partnum=TPS53114)* 13



<span id="page-13-1"></span>53114  
\nB87C–APRIL 2009–REVISED AUGUST 2014  
\nwww.ti.com  
\n
$$
R1 = \left(\frac{V_o 1}{0.765 + \frac{VFB1_{(input)}}{2}} - 1\right) \cdot R2
$$
 (FSEL = GND)  
\n
$$
R1 = \left(\frac{V_o 1}{0.758 + \frac{VFB1_{(input)}}{2}} - 1\right) \cdot R2
$$
 (FSEL = V5FILT) (12)

<span id="page-13-2"></span>Where:

 $VFB1_{(ripole)} =$  Ripple voltage at VFB1

### <span id="page-13-0"></span>*9.2.2.7 Choose Over Current Set Point Resistor*

$$
V_{TRIP} = \left( I_{OCL} - \frac{(V_{IN} - V_O)}{2 \cdot L1 \cdot f_{sw}} \cdot \frac{V_O}{V_{IN}} \right) \cdot R_{DS(ON)}
$$
  

$$
R_{TRIP} (k\Omega) = \frac{V_{TRIP} (mV) - V_{OCLoff}}{I_{TRIP} (\mu A)}
$$
 (14)

Where:

 $R_{DS(ON)} =$  Low side FET on-resistance  $I<sub>TRIP</sub>$  = TRIP pin source current (  $\neq$  10 µA)  $V_{\text{OCLoff}}$  = Minimum over current limit offset voltage (-20 mV)  $I_{OCL}$  = over current limit

### *9.2.2.8 Choose Soft Start Capacitor*

Soft start timing equations are as follows:

2.8 Choose Soft Start Capacitor  
start timing equations are as follows:  

$$
T_{ss} = \frac{C_7 \cdot 0.765}{2e^6} (s) \qquad \text{(FSEL = GND)}
$$
(15)  

$$
T_{ss} = \frac{C_7 \cdot 0.758}{2e^6} (s) \qquad \text{(FSEL = VSFILT)}
$$
(16)

### *9.2.2.9 Choose Package Option*

TPS53114 power dissipation:

$$
P_d = f_{SW} \bullet (C i H + C i L) \bullet VREG5 \bullet V_{in(max)}
$$
\n
$$
(17)
$$

Where:

 $C_{iH}$  = Input capacitor of high side MOSFET

 $C_{iL}$  = Input capacitor of low side MOSFET

Choose package considering the Dissipation Rating table.



### **9.2.3 350 kHz Application Curves**

The application curves of [Figure 13](#page-14-0) and [Figure 14](#page-14-0) apply to both the circuits of [700 kHz Operation Application](#page-15-0) and [350-kHz Operation Application](#page-11-2) .

<span id="page-14-0"></span>

**[TPS53114](http://www.ti.com/product/tps53114?qgpn=tps53114)** SLVS887C –APRIL 2009–REVISED AUGUST 2014 **[www.ti.com](http://www.ti.com)**



### <span id="page-15-0"></span>**9.3 700 kHz Operation Application**

The schematic of [Figure 18](#page-15-1) shows a typical 700 kHz application schematic. The 700 kHz switching frequency is selected by connecting FSEL to the V5FILT pin. The input voltage is 12 V and the output voltage is 1.05 V.





### <span id="page-15-1"></span>**9.3.1 Design Requirements**

### **Table 2. Design Parameters**



### **9.3.2 Detailed Design Procedure**

For the Detailed Design Procedure, refer to [Detailed Design Procedure](#page-11-5).

### **9.3.3 700 kHz Application Curves**

The application curves of [Figure 13](#page-14-0) and [Figure 14](#page-14-0) apply to both the circuits of [700 kHz Operation Application](#page-15-0) and [350-kHz Operation Application](#page-11-2) .







### <span id="page-17-0"></span>**10 Power Supply Recommendations**

The TPS53114 is designed to operate from an input voltage supply range between 4.5 V and 24 V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS53114 device additional 0.1 µF ceramic capacitance may be required in addition to the ceramic bypass capacitors, 10 µF.

### <span id="page-17-1"></span>**11 Layout**

### <span id="page-17-2"></span>**11.1 Layout Guidelines**

- Keep the input switching current loop as small as possible.
- Place the input capacitor (C3) close to the top switching FET.
- Place the input capacitor (C4) close to the IC VIN pin.
- The output current loop should also be kept as small as possible.
- Keep the SW node as physically small and short as possible as to minimize parasitic capacitance and inductance and to minimize radiated emissions.
- Independent connections should be brought from the output to the feedback pin (VFB) and VO pin of the device.
- Keep analog and non-switching components away from switching components.
- Terminate the feedback resistor divider (R2), slow start capacitor C7), CER pin, V5FILT capacitor (C6) and TRIP resistor (R3) to signal ground (SGND).
- Connect the signal ground (SGND) copper area to the GND pin at the GND pin.
- Make a single point connection from the signal ground to power ground directly under the IC as shown.
- Do not allow switching current to flow under the device.



### <span id="page-17-3"></span>**11.2 Layout Example**

VIAS TOP SIDE ETCH BOTTOM SIDE ETCH COMPONENT PADS

**Figure 22. Typical TPS53114 Layout**





### <span id="page-19-0"></span>**12 Device and Documentation Support**

### <span id="page-19-1"></span>**12.1 Trademarks**

D-CAP2 is a trademark of Texas Instruments.

### <span id="page-19-2"></span>**12.2 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### <span id="page-19-3"></span>**12.3 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

### <span id="page-19-4"></span>**13 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of  $\epsilon$ =1000ppm threshold. Antimony trioxide based flame retardants must also meet the  $\leq$  1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





### Pack Materials-Page 1



www.ti.com www.ti.com 3-Jun-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



### **TEXAS NSTRUMENTS**

www.ti.com www.ti.com 3-Jun-2022

### **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal

![](_page_24_Picture_108.jpeg)

![](_page_25_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_25_Figure_5.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.

![](_page_25_Picture_12.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_26_Figure_4.jpeg)

NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

![](_page_26_Picture_8.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **PW0016A TSSOP - 1.2 mm max height**

SMALL OUTLINE PACKAGE

![](_page_27_Figure_4.jpeg)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.

![](_page_27_Picture_7.jpeg)

# **GENERIC PACKAGE VIEW**

# **PWP 16**

# **PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height**<br>PLASTIC SMALL OUTLINE

![](_page_28_Picture_4.jpeg)

Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

![](_page_28_Picture_6.jpeg)

![](_page_29_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# **PWP0016C**  $\bullet$  <sup>53</sup><sup>5</sup> PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE

![](_page_29_Figure_5.jpeg)

NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.

![](_page_29_Picture_13.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **PWP0016C PowerPAD TSSOP - 1.2 mm max height** TM

SMALL OUTLINE PACKAGE

![](_page_30_Figure_4.jpeg)

NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.

![](_page_30_Picture_11.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **PWP0016C PowerPAD TSSOP - 1.2 mm max height** TM

SMALL OUTLINE PACKAGE

![](_page_31_Figure_4.jpeg)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.

![](_page_31_Picture_7.jpeg)

### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/terms-conditions/terms-of-sale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated