TOSHIBA BICD Process IC Silicon Monolithic

# TB62206FG

#### BiCD PWM 2-Phase Bipolar Stepping Motor Driver

The TB62206FG is designed to drive a 2-phase bipolar stepping motor. With BiCD process technology, this device enables output withstand voltage of 40 V and maximum current of 1.8 A to be achieved.

#### **Features**

- Bipolar stepping motor driver IC
- Internal PWM current control
- 2-phase/1-2 phase excitation is available
- Monolithic BiCD IC DMOS FET used for output power transistor
- High voltage output and High current: 40 V/1.8 A (max)
- On-chip thermal shutdown circuit, overcurrent protection circuit and power-on reset circuit (POR)
- Package: HSOP20-P-450-1.00



**Pin Assignment** 

#### Note:

Please be careful about the thermal conditions during use, like operating current, PCB conditions, ambient temperature, etc.

This IC may be broken if it is soldered at wrongly rotated position because high voltage is applied to low voltage part.

Please be sure that 1PIN position and PCB pattern is correct before soldering process.



Weight: 0.79 g (typ.)

# <u>TOSHIBA</u>

# **Block Diagram**



#### Function Table-Output

| Phase | Enable | OUT X | OUT X |
|-------|--------|-------|-------|
| Х     | L      | OFF   | OFF   |
| н     | Н      | Н     | L     |
| L     | Н      | L     | (H    |

X: Don't care

#### Others

|   |          |                        |                                 | $\langle (\sqrt{5}) \rangle$                                        |
|---|----------|------------------------|---------------------------------|---------------------------------------------------------------------|
|   | Pin Name | Н                      | L                               | Notes                                                               |
| ſ | ENABLE X | Output                 | Output OFF                      | Output is OFF regardless of its phase's state.                      |
| ſ | PHASE X  | OUT X: H               | OUT X : H                       | In high level, current flows OUT X $\rightarrow$ OUT $\overline{X}$ |
|   | STANDBY  | Motor operation enable | All functions of the IC stopped | When STANDBY = L, output stopped while charge pomp stopped.         |
|   | TORQUE   | 100%                   | 71%                             | High-level                                                          |

## **Protection Function**

- (1) Thermal shutdown circuit While Tj = 150°C, all outputs are OFF. To turn on, change the state of the  $\overline{\text{STANDBY}}$  pin in the order of H, L, H. It has temperature hysteresis to prevent the output from oscillating. ( $\Delta T = 35^{\circ}C$ )
- (2) POR (Power-On Reset Circuit: VM and VDD power supply monitor circuit) Output is forcibly turned off until VM and VDD reach their specified levels.

#### (3) ISD

Output is forcibly turned off when current higher than the specified level flows in the output block. To turn-on, change the state of the STANDBY pin in the order of H, L, H.

#### Absolute Maximum Ratings (Ta = 25°C)

| Characteristics                            |          | Symbol           | Rating                   | Unit       |                            |
|--------------------------------------------|----------|------------------|--------------------------|------------|----------------------------|
| Logic supply voltage                       |          | Vdd              | 7                        | V          |                            |
| Motor supply voltage                       |          | VM               | 40                       | V          |                            |
| Output current                             | (Note 1) | IOUT             | 1.8                      | А          |                            |
| Current detect pin voltage                 |          | VRS              | $V_M\pm 4.5~V$           | V          |                            |
| Charge pump pin maximum voltage (CCP1 pin) |          | V <sub>H</sub>   | V <sub>M</sub> + 7.0     | V          |                            |
| Logic input voltage                        | (Note 2) | VIN              | to V <sub>DD</sub> + 0.4 | V          |                            |
| Power dissipation                          | (Note 3) | PD               | 1.4                      | W          |                            |
| Fower dissipation                          | (Note 4) | FD               | 3.2                      | vv         | (())                       |
| Operating temperature                      |          | T <sub>opr</sub> | -40 to 85                | °C         |                            |
| Storage temperature                        |          | T <sub>stg</sub> | -55 to 150               | °C         | $\rightarrow$ $\checkmark$ |
| Junction temperature                       |          | Tj               | 150                      | <b>°</b> 6 |                            |

Note 1: Perform thermal calculations for the maximum current value under normal conditions. Use the IC at 1.5 A or less per phase. The current value maybe controlled according to the ambient temperature or board conditions.

Note 2: Input 7 V or less as VIN

Note 3: Measured for the IC only.  $(Ta = 25^{\circ}C)$ 

Note 4: Measured when mounted on the board. (Ta = 25°C)

Ta: IC ambient temperature

Topr: IC ambient temperature when starting operation

Tj: IC chip temperature during operation Tj (max) is controlled by TSD (thermal shut down circuit)

# Operating Range (Ta = 0 to 85°C, (Note 5))

| Characteristics              | Symbol         | Test Condition                                             | Min | Тур. | Max  | Unit |
|------------------------------|----------------|------------------------------------------------------------|-----|------|------|------|
| Power supply voltage         | VDD            |                                                            | 4.5 | 5.0  | 5.5  | V    |
| Motor supply voltage         | VM             | V <sub>DD</sub> = 5.0 V, Ccp1 = 0.22 μF,<br>Ccp2 = 0.02 μF | 13  | 24   | 35   | V    |
| Output current               | IOUT (1)       | Ta = 25°C, per phase                                       | _   | 1.2  | 1.5  | А    |
| Logic input voltage          | Vin            | ✓ _                                                        | GND | _    | Vdd  | V    |
| Phase signal input frequency | <b>f</b> PHASE | V <sub>DD</sub> = 5.0 V                                    | _   | 1.0  | 150  | kHz  |
| Chopping frequency           | fchop          | V <sub>DD</sub> = 5.0 V                                    | 50  | 100  | 150  | kHz  |
| Vret reference voltage       | Vref           | V <sub>M</sub> = 24 V, Torque = 100%                       | GND | 3.0  | 4.0  | V    |
| Current detect pin voltage   | VRS            | V <sub>DD</sub> = 5.0 V                                    | 0   | ±1.0 | ±4.5 | V    |

Note 5: Please design in consideration of the maximum current so that Tj does not exceed 120°C.

# Electrical Characteristics 1 (unless otherwise specified, $Ta = 25^{\circ}C$ , VDD = 5 V, VM = 24 V)

| Characteristics                        | i                              | Symbol              | Test<br>Circuit | Test Condition                                                                                                                              | Min               | Тур.            | Max                      | Unit |
|----------------------------------------|--------------------------------|---------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|--------------------------|------|
| Input voltage                          |                                | V <sub>IN (H)</sub> | DC              |                                                                                                                                             | 2.0               | V <sub>DD</sub> | V <sub>DD</sub><br>+ 0.4 | V    |
|                                        |                                | V <sub>IN (L)</sub> | DC              | Data input pins                                                                                                                             | GND<br>- 0.4      | GND             | 0.8                      | v    |
| Input hysteresis voltage               |                                | VIN (HIS)           | DC              | Data input pins                                                                                                                             | 200               | 400             | 700                      | mV   |
|                                        |                                | lin (H)             |                 | Data input pin which contains pull-down resistance                                                                                          | 35                | 50              | 75                       | _    |
| Input current                          |                                | IIN (H)             | DC              | Data input pin which contains                                                                                                               | $\langle \rangle$ |                 | 1.0                      | μA   |
|                                        |                                | lin (L)             |                 | no pull-down resistance                                                                                                                     |                   | _               | 1.0                      |      |
|                                        |                                | I <sub>DD1</sub>    |                 | $V_{DD} = 5 V$ , all inputs connected to ground, Logic, output all off                                                                      | 1.0               | 2.0             | 3.0                      |      |
| Power dissipation (VDD pir             | n)                             | IDD2                | DC              | Output OPEN, fpHASE = 1.0 kHz<br>LOGIC ACTIVE, VDD = 5 V,<br>ChargePump = charged                                                           | 1.0               | 2.5             | 3,5                      | mA   |
|                                        |                                | I <sub>M1</sub>     |                 | Output OPEN, all inputs<br>connected to ground, Logic,<br>output all off, ChargePump =<br>no operation                                      | 1.0               | 2.0             | 3.0                      |      |
| Power dissipation (V <sub>M</sub> pin) |                                | I <sub>M2</sub>     | DC              | OUT OPEN, fPHASE = 1 kHz<br>LOGIC ACTIVE, $V_{DD} = 5 V$ ,<br>$V_M = 24 V$ , Output off,<br>ChargePump = charged                            | 2.0               | 4.0             | 5.0                      | mA   |
|                                        |                                | Імз                 |                 | OUT OPEN, fPHASE = 4 kHz<br>LOGIC ACTIVE, 100 kHz<br>chopping (emulation), Output<br>OPEN,<br>ChargePump = charged                          | _                 | 10              | 13                       |      |
| Output standby current                 | Upper                          | DC                  | DC              | $V_{RS} = V_M = 24 \text{ V}, \text{ V}_{OUT} = 0 \text{ V},$<br>STANDBY = H, PHASE = H                                                     | -200              | -150            |                          | μA   |
| Output bias current                    | Upper                          | BB                  | DC              | $V_{OUT} = 0 V, STANDBY = H$                                                                                                                | -100              | -50             |                          | μA   |
| Output leakage current                 | Lower                          |                     | DC              | $V_{RS} = V_{M} = CcpA = V_{OUT} = 24$<br>V, LOGIC IN = ALL = L                                                                             |                   | _               | 1.0                      | μA   |
| Comparator reference                   | HIGH<br>(reference)            | V <sub>RS (H)</sub> | DC              | V <sub>ref</sub> = 3.0 V, V <sub>ref</sub> (Gain) = 1/5.0<br>TORQUE = (H) = 100% set                                                        | _                 | 100             |                          | %    |
| voltage ratio                          | LOW                            | V <sub>RS</sub> (L) |                 | V <sub>ref</sub> = 3.0 V, V <sub>ref</sub> (Gain) = 1/5.0<br>TØRQUE = (L) = 71% set                                                         | 66                | 71              | 76                       | 70   |
| Output current differential            | 7                              | ∆lout1              | DC              | Differences between output<br>current channels                                                                                              | -5                |                 | 5                        | %    |
| Output current setting diffe           | rential                        | ∆lout2              | DC              | I <sub>OUT</sub> = 1000 mA                                                                                                                  | -5                |                 | 5                        | %    |
| RS pin current                         | ^                              | IRS                 | DC              | $\frac{V_{RS} = 24 \text{ V}, V_M = 24 \text{ V}}{\text{STANDBY}} = L$                                                                      | _                 | 1               | 2                        | μA   |
|                                        | $\langle \langle \chi \rangle$ | RON (D-S) 1         |                 | $I_{OUT} = 1.0 \text{ A}, V_{DD} = 5.0 \text{ V}$<br>T <sub>j</sub> = 25°C, Drain-Source                                                    | _                 | 0.5             | 0.6                      |      |
| Output transistor drain-source         |                                | RON (S-D) 1         | DC              | $\begin{array}{l} I_{OUT} = 1.0 \text{ A}, \text{ V}_{DD} = 5.0 \text{ V} \\ T_{j} = 25^{\circ}\text{C}, \text{ Source-Drain} \end{array}$  | _                 | 0.5             | 0.6                      | Ω    |
| ON-resistance                          |                                | Ron (D-S) 2         |                 | $\begin{array}{l} I_{OUT} = 1.0 \text{ A}, \text{ V}_{DD} = 5.0 \text{ V} \\ T_{j} = 105^{\circ}\text{C}, \text{ Drain-Source} \end{array}$ |                   | 0.6             | 0.75                     | 52   |
|                                        |                                | RON (S-D) 2         |                 | $I_{OUT} = 1.0 \text{ A}, V_{DD} = 5.0 \text{ V}$<br>T <sub>j</sub> = 105°C, Source-Drain                                                   |                   | 0.6             | 0.75                     |      |

#### Electrical Characteristics 2 (unless otherwise specified, $Ta = 25^{\circ}C$ , VDD = 5 V, VM = 24 V)

| Characteristics                                              | Symbol                  | Test<br>Circuit | Test Condition                                                                                                                                            | Min                        | Тур.          | Max           | Unit |
|--------------------------------------------------------------|-------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------|---------------|------|
| V <sub>ref</sub> input voltage                               | V <sub>ref</sub>        | DC              | $\label{eq:VM} \begin{split} V_M &= 24 \ V, \ V_{DD} = 5 \ V, \\ \hline STANDBY &= H, \ Output \ on, \\ PHASE &= 1 \ kHz \end{split}$                     | GND                        |               | 4.0           | V    |
| V <sub>ref</sub> input current                               | Iref                    | DC              | $\label{eq:standard} \begin{array}{l} \overline{STANDBY} &= H, \mbox{ Output on}, \\ V_M = 24 \ V, \ V_{DD} = 5 \ V, \\ V_{ref} = 3.0 \ V \end{array}$    | 20                         | 35            | 50            | μA   |
| V <sub>ref</sub> attenuation ratio                           | V <sub>ref</sub> (GAIN) | DC              | $\label{eq:VM} \begin{array}{l} V_M = 24 \ V, \ V_{DD} = 5 \ V, \\ \hline \hline STANDBY = H, \ Output \ on, \\ V_{ref} = 0.0 \ to \ 4.0 \ V \end{array}$ | 1/4.8                      | 1/5.0         | 1/5.2         |      |
| TSD temperature (Note 1)                                     | TjTSD                   | DC              | V <sub>DD</sub> = 5 V, V <sub>M</sub> = 24 V                                                                                                              | 130                        | _             | 170           | °C   |
| TSD return temperature difference<br>(Note 1)                | ∆TjTSD                  | DC              | TjTSD = 130 to 170°C                                                                                                                                      | T <sub>j</sub> TSD<br>– 50 | TjTSD<br>- 35 | TjTSD<br>- 20 | °C   |
| V <sub>DD</sub> return voltage                               | Vddr                    | DC              | $V_M = 24 V, \overline{STANDBY} = H$                                                                                                                      | 2.0                        | 3.0           | 4.0           | V    |
| V <sub>M</sub> return voltage                                | VMR                     | DC              | $V_{DD} = 5 V, STANDBY = H$                                                                                                                               | 8.0                        | 9.0           | 10            | V    |
| Over current protected circuit<br>operation current (Note 2) | ISD                     |                 | V <sub>DD</sub> = 5 V, V <sub>M</sub> = 24 V                                                                                                              | _((                        | 3.0           | ) -           | А    |

Note 1: Thermal shut down (TSD) circuit

When the IC junction temperature reaches the specified value and the TSD circuit is activated, the internal reset circuit is activated switching the outputs of both motors to off.

When the temperature is set between 130 (min) to 170°C (max), the TSD circuit operates. When the TSD circuit is activated, the charge pump is halted, and TROTECT pin outputs VDD voltage. Even if the TSD circuit is activated and STANDBY goes  $H \rightarrow L \rightarrow H$  instantaneously, the IC is not reset until the IC junction temperature drops -20°C (typ.) below the TSD operating temperature (hysteresis function).

#### Note 2: Overcurrent protection circuit

When current exceeding the specified value flows to the output, the internal reset circuit is activated, and the ISD turns off the output.

Until the STANDBY signal goes Low to High, the overcurrent protection circuit remains activated. During ISD, IC turns STANDBY mode and the charge pump halts.

# AC Electrical Characteristics (Ta = 25°C, VM = 24 V, VDD = 5 V, 6.8 mH/5.7 $\Omega$ )

| Characteristics                              | Symbol                     | Test<br>Circuit | Test Condition                                                                                                                                                                                                                                      | Min            | Тур.  | Max | Unit |
|----------------------------------------------|----------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|-----|------|
| Clock frequency                              | <b>f</b> PHASE             | AC              | _                                                                                                                                                                                                                                                   | _              | _     | 166 | kHz  |
|                                              | tw (tCLK)                  | —               | _                                                                                                                                                                                                                                                   | 100            |       | _   |      |
| Minimum Clock Pulse Width                    | twp                        | —               |                                                                                                                                                                                                                                                     | 50             |       |     | ns   |
|                                              | twn                        | AC              | — 50                                                                                                                                                                                                                                                |                | 1     |     |      |
|                                              | tr                         | —               | Output Load: 6.8 mH/5.7 $\Omega$                                                                                                                                                                                                                    | K              | ) 100 | _   |      |
|                                              | tf                         | —               | 6                                                                                                                                                                                                                                                   | $\overline{2}$ | 100   | _   |      |
| Output transistor switching                  | t <sub>pLH</sub>           | —               | PHASE to OUT                                                                                                                                                                                                                                        | Ĥ              | 1000  | _   | 20   |
| characteristic                               | tpHL                       | —               | Output Load: 6.8 mH/5.7 $\Omega$                                                                                                                                                                                                                    |                | 2000  | _   | ns   |
|                                              | tpLH                       | —               | CR to OUT5                                                                                                                                                                                                                                          |                | 500   | _   |      |
|                                              | tpHL                       | —               | Output Load: 6.8 mH/5.7 $\Omega$                                                                                                                                                                                                                    | —              | 1000  | _   |      |
| Noise rejection dead band time               | <b>t</b> BRANK             | —               | I <sub>OUT</sub> = 1.0 A                                                                                                                                                                                                                            | 200            | 300   | 500 | ns   |
| CR reference signal oscillation<br>frequency | fCR                        | _               | $C_{\text{OSC}} = 560 \text{ pF}, \text{R}_{\text{OSC}} = 3.6 \text{ k}\Omega$                                                                                                                                                                      | -(             | 800   |     | kHz  |
| Chopping frequency possible range            | fchop (min)<br>fchop (max) | _               | $\label{eq:VM} \begin{array}{l} V_M = 24 \text{ V}, \ V_{DD} = 5 \text{ V}, \ \text{Output} \\ \text{ACTIVE} \ (I_{OUT} = 1.0 \text{ A}) \\ \text{Step fixed, } \text{Ccp1} = 0.22 \ \mu\text{F}, \\ \text{Ccp2} = 0.022 \ \mu\text{F} \end{array}$ | 40             | 100   | 150 | kHz  |
| Chopping set frequency                       | f <sub>chop</sub>          | £               | Output ACTIVE (I <sub>OUT</sub> = 1.0 A),<br>CR CLK = 800 kHz                                                                                                                                                                                       |                | 100   | _   | kHz  |
| Charge pump rise time                        | tong                       |                 | Ccp1 = 0.22 $\mu$ F,<br>Ccp2 = 0.022 $\mu$ F<br>V <u>M = 24 V,</u> V <sub>DD</sub> = 5 V,<br>STANDBY = L $\rightarrow$ H                                                                                                                            | _              | 100   | 200 | μs   |

### Current Waveform and Setting of MIXED DECAY MODE

To control the constant current, the rate of Mixed Decay Mode which determines current amplitude (ripple current) should be 37.5%.



# PHASE Signal, Internal CR CLK, and Output Current Waveform (when PHASE signal is input in 2 phase excitation mode)



#### Current Discharge Path when ENABLE Input During Operation

In Slow Mode, when all output transistors are forced to switch off, coil energy is discharged in the following MODES:

Note: Parasitic diodes are located on dotted lines. In normal MIXED DECAY MODE, the current does not flow to the parasitic diodes.



As shown in the figure above, an output transistor has parasitic diodes.

To discharge energy from the coil, each transistor is switched on allowing current to flow in the reverse direction to that in normal operation. As a result, the parasitic diodes are not used. If all the output transistors are forced to switch off, the energy of the coil is discharged via the parasitic diodes.

# **Output Transistor Operating Mode**



| Mode Tr | U1  | U2  | > L1 | L2  |
|---------|-----|-----|------|-----|
| CHARGE  | ON  | OFF | OFF  | ÓN  |
| SLOW    | OFF | OFF | ON   | ON  |
| FAST    | OFF | ON  | ON   | OFF |

Note: The above table is an example where current flows in the direction of the arrows in the above figures. When the current flows in the opposite direction of the arrows, see the table below.

| Mode Tr | U1  | U2  |     | L2  |
|---------|-----|-----|-----|-----|
| CHARGE  | OFF | ON  | ON  | OFF |
| SLOW    | OFF | OFF | ON  | ON  |
| FAST    | ON  | OFF | OFF | ON  |

In this IC, three modes as shown above are automatically switched to control the constant current.

# Power Supply Sequence (recommended)



Note 1: If the VDD drops to the level of the VDDR or below while the specified voltage is input to the VM pin, the IC is internally reset.

This is a protective measure against malfunction. Likewise, if the VM drops to the level of the VMR or below while regulation voltage is input to the VDD, the IC is internally reset as a protective measure against malfunction.

To avoid malfunction, when turning on VM or VDD, to input the STANDBY signal at the above timing is recommended.

It takes time for the output control charge pump circuit to stabilize. Wait up to tONG time after power on before driving the motors.

Note 2: When the VM value is between 8 to 11 V, the internal reset is released, thus output may be on. In such a case, the charge pump cannot drive stably because of insufficient voltage. The Standby state should be maintained until VM reaches 13 V or more.

Note 3: Since VDD = 0 V and VM = voltage within the rating are applied, output is turned off by internal reset. At that time, a current of several mA flows due to the Pass between VM and VDD. When voltage increases on VDD output, make sure that specified voltage is input.

#### How to Calculate Set Current

This IC drives the motor, controlling the PWM constant current in reference to the frequency of CR oscillator.

At that time, the maximum current value (set current value) can be determined by setting the sensing resistor ( $R_{RS}$ ) and reference voltage ( $V_{ref}$ ).

 $I_{OUT (max)} = \frac{1}{5.0} \times V_{ref} (V) \times \frac{\text{Torque (Torque = 100, 71\%)}}{\text{R}_{RS} (\Omega) \times 100(\%)}$ 

1/5.0 is  $V_{ref}$  (gain):  $V_{ref}$  attenuation ratio. (for the specifications, see the electrical characteristics.)

For example, when applying  $V_{ref}$  = 3 V and torque = 100% to drive out IOUT of 0.8 A,  $R_{RS}$  = 0.75  $\Omega$  (0.5 W or more) is required.

(for 1-2 phase excitation with 71% of torque, the peak current should be set to 100%).

#### How to Calculate the Chopping and OSC Frequencies

At constant current control, this IC chops frequency using the oscillation waveform (saw tooth waveform) determined by external capacitor and resistor as a reference.

The TB62206FG requires an oscillation frequency of eight times the chopping frequency.

The oscillation frequency is calculated as follows:

$$f_{CR} = \frac{1}{0.523 \times (C \times R + 600 \times C)}$$

For example, when  $C_{osc} = 560 \text{ pF}$  and  $R_{osc} = 3.6 \text{ k}\Omega$  are connected,  $f_{CR} = 813 \text{ kHz}$ . At this time, the chopping frequency  $f_{chop}$  is calculated as follows:

 $f_{chop} = f_{CR}/8 = 101 \text{ kHz}$ 

## **IC Power Dissipation**

IC power dissipation is classified into two: power consumed by transistors in the output block and power consumed by the logic block and the charge pump circuit.

- Power consumed by the Power Transistor (calculated with  $R_{ON} = 0.60 \Omega$ )
- In Charge mode, Fast Decay mode, or Slow Decay mode, power is consumed by the upper and lower transistors of the H bridges.

The following expression expresses the power consumed by the transistors of a H bridge.

 $P \text{ (out)} = 2 \text{ (}T_r\text{)} \times I_{OUT} \text{ (A)} \times V_{DS} \text{ (V)} = 2 \times I_{OUT}^2 \times R_{ON}.$ 

The average power dissipation for output under 4-bit micro step operation (phase difference between phases A and B is 90°) is determined by expression (1).

Thus, power dissipation for output per unit is determined as follows (2) under the conditions below.

$$\begin{split} &R_{ON} = 0.60 \ \Omega \ (@ \ 1.0 \ A) \\ &I_{OUT} \ (Peak: \ max) = 1.0 \ A \\ &V_{M} = 24 \ V \\ &V_{DD} = 5 \ V \end{split}$$

P (out) = 2 (T<sub>r</sub>) × 1.0<sup>2</sup> (A) × 0.60 × 2 (Ω) = 2.40 (W).

Power consumed by the logic block and IM The following standard values are used as power dissipation of the logic block and IM at operation.

I (LOGIC) = 2.5 mA (typ.): I (I<sub>M3</sub>) = 10.0 mA (typ.): operation/unit I (I<sub>M1</sub>) = 2.0 mA (typ.): stop/unit

The logic block is connected to  $V_{DD}$  (5 V). IM (total of current consumed by the circuits connected to  $V_M$  and current consumed by output switching) is connected to  $V_M$  (24 V). Power dissipation is calculated as follows:

 $P (Logic&IM) = 5 (V) \times 0.0025 (A) + 24 (V) \times 0.010 (A) = 0.25 (W) \dots (3)$ 

Thus, the total power dissipation (P) is

P = P (out) + P (Logic&IM) = 2.65 (W)

Power dissipation at standby is determined as follows:

$$P(\text{standby}) + P(\text{out}) = 24 \text{ (V)} \times 0.002 \text{ (A)} + 5 \text{ (V)} \times 0.0025 \text{ (A)} = 0.06 \text{ (W)}$$

For thermal design on the board, evaluate by mounting the IC.

# **TOSHIBA**

# **Test Waveforms**





# <u>TOSHIBA</u>

#### PD – Ta (package power dissipation)



- (4) HSOP20 Rth (j-a) only (96°C/W)
- (5) When mounted on the board (140 mm  $\times$  70 mm  $\times$  1.6 mm: 38°C/W: typ,: under evaluation)
- Note: Rth (j-c): 8.5°C/W

Transient thermal resistance at soldering process depends on the PCB condition to be used. Please pay attention to the thermal conditions when designing PCB, and be sure to check the thermal conditions at the actual evaluation.

#### Relationship between VM and VH (charge pump voltage)

Note: VDD = 5 V



# **Operation of Charge Pump Circuit**



- Initial charging
  - (1) When RESET is released,  $T_{r1}$  is turned ON and  $T_{r2}$  turned OFF. Ccp 2 is charged from Ccp 2 via Di1.
  - (2)  $T_{r1}$  is turned OFF,  $T_{r2}$  is turned ON, and Ccp 1 is charged from Ccp 2 via Di2.
  - (3) When the voltage difference between  $V_M$  and  $V_H$  (Ccp A pin voltage = charge pump voltage) reaches  $V_{DD}$  or higher, operation halts (steady state).
- Actual operation
  - (4) Ccp 1 charge is used at fchop switching and the VH potential drops.
  - (5) Charges up by (1) and (2) above.



## **Charge Pump Rise Time**



#### tong:

Delay time taken for capacitor Ccp 2 (charging capacitor) to fill up Ccp 1 (storing capacitor) to  $V_M + V_{DD}$  after STANDBY is released.

The internal IC cannot drive the gates correctly until the voltage of Ccp 1 reaches  $V_M + V_{DD}$ . Be sure to wait for tong or longer before driving the motors.

Basically, the larger the Ccp 1 capacitance, the smaller the voltage fluctuation, though the initial charge up time is longer.

The smaller the Ccp 1 capacitance, the shorter the initial charge-up time but the voltage fluctuation is larger.

Depending on the combination of capacitors (especially with small capacitance), voltage may not be sufficiently boosted.

When the voltage does not increase sufficiently, output DMOS RON turns lower than the normal, and it raises the temperature.

Thus, use the capacitors under the capacitor combination conditions (Ccp 1 =  $0.22 \ \mu$ F, Ccp 2 =  $0.022 \ \mu$ F) recommended by Toshiba.



#### **Overcurrent Shutdown (ISD) Circuitry**

ISD Dead Time and ISD On-Time



Figure for reference: Timing chart in case the over current flows in the motor.

The overcurrent shutdown (ISD) circuitry has a dead time to prevent false detection by the spike current in switching. The dead time synchronizes with the frequency of OSC (OSC\_M) for configuration of chopping frequency. It is configured as follows.

Time from the flow of the over current to the output steps to the stop of the output is as follows.

Dead time =  $4 \times \text{fosc}_M$  frequency

In setting,

Min:  $4 \times \text{fosc}_M$  frequency

Max: 8 × fosc\_M frequency (+ Synchronizing time +1fosc\_M time)

It should be noted that these values assume a case in which an overcurrent condition is detected in an ideal manner. The ISD circuitry might not work, depending on the control timing of the output transistors.

Therefore, a protection fuse must always be added to the  $V_M$  power supply as a safety precaution. The optimal fuse capacitance varies with usage conditions, and one that does not adversely affect the motor operation or exceed the power dissipation rating of the TB62206FG should be selected.



#### **External Capacitor for Charge Pump**

When driving the stepping motor with  $V_{DD}$  = 5 V,  $f_{chop}$  = 150 kHz, L = 10 mH under the conditions of V<sub>M</sub> = 13 V and 1.5 A, the logical values for Ccp 1 and Ccp 2 are as shown in the graph below:



Choose Ccp 1 and Ccp 2 to be combined from the above applicable range. We recommend Ccp 1 : Ccp 2 at  $10 \div 1$  or more. (if our recommended values (Ccp 1 =  $0.22 \mu$ F, Ccp 2 =  $0.022 \mu$ F) are used, the drive conditions in the specification sheet are satisfied. (there is no capacitor temperature characteristic as a condition.)

When setting the constants, make sure that the charge pump voltage is not below the specified value and set the constants with a margin (the larger Ccp 1 and Ccp 2, the more the margin).

Some capacitors exhibit a large change in capacitance according to the temperature. Make sure the above capacitance is obtained under the usage environment temperature.

#### **Driving Mode**

2-Phase Excitation Mode

In 2-Phase Excitation, ENABLE is always High



<u>TOSHIBA</u>

1-2 Phase Excitation



# Sequence examples including reverse (1/2 step)



# Application Circuit (example)

The values for the respective devices are all recommended values. For values under each input condition, see the above-mentioned recommended operating conditions.



Note: Adding bypass capacitors is recommended.

- Make sure that GND wiring has only one contact point, and to design the pattern that allows the heat radiation.
- To control setting pins in each mode by SW, make sure to pull down or pull up them to avoid high impedance.
  - To input the data, see the section on the recommended input data.

The IC may be destroyed due to short circuit between output pins, an output pin and the  $V_{\rm DD}$  pin, or an output pin and the GND pin.

Design an output line,  $V_{DD}$  ( $V_M$ ) line and GND line with great care.

Also a low-withstand-voltage device may be destroyed when mounted in the wrong orientation, which causes high-withstanding voltage to be applied to the device.

#### **Package Dimensions**



### **Notes on Contents**

#### 1. Block Diagrams

Some of the functional blocks, circuits, or constants in the block diagram may be omitted or simplified for explanatory purposes.

#### 2. Equivalent Circuits

The equivalent circuit diagrams may be simplified or some parts of them may be omitted for explanatory purposes.

#### 3. Timing Charts

Timing charts may be simplified for explanatory purposes.

#### 4. Application Circuits

The application circuits shown in this document are provided for reference purposes only. Thorough evaluation is required, especially at the mass production design stage.

Toshiba does not grant any license to any industrial property rights by providing these examples of application circuits.

#### 5. Test Circuits

Components in the test circuits are used only to obtain and confirm the device characteristics. These components and circuits are not guaranteed to prevent malfunction or failure from occurring in the application equipment.

#### IC Usage Considerations Notes on handling of ICs

- [1] The absolute absolute maximum ratings of a semiconductor device are a set of ratings that must not be exceeded, even for a moment. Do not exceed any of these ratings.
  Exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.
- [2] Use an appropriate power supply fuse to ensure that a large current does not continuously flow in case of over current and/or IC failure. The IC will fully break down when used under conditions that exceed its absolute maximum ratings, when the wiring is routed improperly or when an abnormal pulse noise occurs from the wiring or load, causing a large current to continuously flow and the breakdown can lead smoke or ignition. To minimize the effects of the flow of a large current in case of breakdown, appropriate settings, such as fuse capacity, fusing time and insertion circuit location, are required.
- [3] If your design includes an inductive load such as a motor coil, incorporate a protection circuit into the design to prevent device malfunction or breakdown caused by the current resulting from the inrush current at power ON or the negative current resulting from the back electromotive force at power OFF. IC breakdown may cause injury, smoke or ignition.

Use a stable power supply with ICs with built-in protection functions. If the power supply is unstable, the protection function may not operate, causing IC breakdown. IC breakdown may cause injury, smoke or ignition.

[4] Do not insert devices in the wrong orientation or incorrectly. Make sure that the positive and negative terminals of power supplies are connected properly. Otherwise, the current or power consumption may exceed the absolute maximum rating, and exceeding the rating(s) may cause the device breakdown, damage or deterioration, and may result injury by explosion or combustion.

In addition, do not use any device that is applied the current with inserting in the wrong orientation or incorrectly even just one time.

[5] Carefully select external components (such as inputs and negative feedback capacitors) and load components (such as speakers), for example, power amp and regulator.

If there is a large amount of leakage current such as input or negative feedback condenser, the IC output DC voltage will increase. If this output voltage is connected to a speaker with low input withstand voltage, overcurrent or IC failure can cause smoke or ignition. (The over current can cause smoke or ignition from the IC itself.) In particular, please pay attention when using a Bridge Tied Load (BTL) connection type IC that inputs output DC voltage to a speaker directly.

#### Points to remember on handling of ICs

(1) Over current Protection Circuit

Over current protection circuits (referred to as current limiter circuits) do not necessarily protect ICs under all circumstances. If the Over current protection circuits operate against the over current, clear the over current status immediately.

Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the over current protection circuit to not operate properly or IC breakdown before operation. In addition, depending on the method of use and usage conditions, if over current continues to flow for a long time after operation, the IC may generate heat resulting in breakdown.

(2) Thermal Shutdown Circuit

Thermal shutdown circuits do not necessarily protect ICs under all circumstances. If the thermal shutdown circuits operate against the over temperature, clear the heat generation status immediately.

Depending on the method of use and usage conditions, such as exceeding absolute maximum ratings can cause the thermal shutdown circuit to not operate properly or IC breakdown before operation.

(3) Heat Radiation Design

In using an IC with large current flow such as power amp, regulator or driver, please design the device so that heat is appropriately radiated, not to exceed the specified junction temperature (T<sub>J</sub>) at any time and condition. These ICs generate heat even during normal use. An inadequate IC heat radiation design can lead to decrease in IC life, deterioration of IC characteristics or IC breakdown. In addition, please design the device taking into considerate the effect of IC heat radiation with peripheral components.

#### (4) Back-EMF

When a motor rotates in the reverse direction, stops or slows down abruptly, a current flow back to the motor's power supply due to the effect of back-EMF. If the current sink capability of the power supply is small, the device's motor power supply and output pins might be exposed to conditions beyond absolute maximum ratings. To avoid this problem, take the effect of back-EMF into consideration in system design.

# **RESTRICTIONS ON PRODUCT USE**

- Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice.
- This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission.
- Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before customers use the Product, create designs including the Product, or incorporate the Product into their own applications, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS.
- PRODUCT IS NEITHER INTENDED NOR WARRANTED FOR USE IN EQUIPMENTS OR SYSTEMS THAT REQUIRE EXTRAORDINARILY HIGH LEVELS OF QUALITY AND/OR RELIABILITY, AND/OR A MALFUNCTION OR FAILURE OF WHICH MAY CAUSE LOSS OF HUMAN LIFE, BODILY INJURY, SERIOUS PROPERTY DAMAGE AND/OR SERIOUS PUBLIC IMPACT ("UNINTENDED USE"). Except for specific applications as expressly stated in this document, Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. IF YOU USE PRODUCT FOR UNINTENDED USE, TOSHIBA ASSUMES NO LIABILITY FOR PRODUCT. For details, please contact your TOSHIBA sales representative.
- Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part.
- Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations.
- The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise.
- ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT.
- Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the applicable export laws and regulations including, without limitation, the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations.
- Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA ASSUMES NO LIABILITY FOR DAMAGES OR LOSSES OCCURRING AS A RESULT OF NONCOMPLIANCE WITH APPLICABLE LAWS AND REGULATIONS.