



# INSULATED GATE BIPOLAR TRANSISTOR

$$V_{CES} = 1200V$$

$$I_{C(Nominal)} = 15A$$

$$T_{J(max)} = 175^{\circ}C$$

$$V_{CE(on)} typ = 1.7V @ I_{C} = 15A$$

# 

# **Applications**

- Industrial Motor Drives
- UPS
- HEV Inverter
- Welding

| G    | С         | E       |  |
|------|-----------|---------|--|
| Gate | Collector | Emitter |  |

| Features                                             | — <b>→</b> Benefits                                     |
|------------------------------------------------------|---------------------------------------------------------|
| Low V <sub>CE(on)</sub> Trench IGBT Technology       | High Efficiency in a Wide Range of Applications         |
| Low Switching Losses                                 | Suitable for a Wide Range of Switching Frequencies      |
| Very Soft Turn-off Characteristics                   | Reduced EMI and Overvoltage in Motor Drive Applications |
| 10μs Short Circuit SOA                               | Down of Transit of Desfance of College of Delich Wh     |
| Square RBSOA                                         | Rugged Transient Performance for Increased Reliability  |
| Tight Parameter Distribution                         | For all and Ownered Objective in Boundled Objective     |
| Positive V <sub>CE(on)</sub> Temperature Coefficient | Excellent Current Sharing in Parallel Operation         |
| $T_{j(max)} = 175$ °C                                | Increased Reliability                                   |

| Page next number | Dookogo Typo | Standa | rd Pack  | Orderskie neut number |  |
|------------------|--------------|--------|----------|-----------------------|--|
| Base part number | Package Type | Form   | Quantity | Orderable part number |  |
| IRG8CH20K10F     | Die on Film  | Wafer  | 1        | IRG8CH20K10F          |  |

## **Mechanical Parameter**

| Die Size                         | 4.7 x 4.3 mm <sup>2</sup>        |                                         |  |  |
|----------------------------------|----------------------------------|-----------------------------------------|--|--|
| Minimum Street Width             | 95                               | μm                                      |  |  |
| Emitter Pad Size                 | See Die Drawing                  |                                         |  |  |
| Gate Pad Size                    | 1.0 x 0.6                        | mm²                                     |  |  |
| Area Total / Active              | 20 /10                           |                                         |  |  |
| Thickness                        | 140                              | μm                                      |  |  |
| Wafer Size                       | 200 mr                           |                                         |  |  |
| Notch Position                   | 0 Degr                           |                                         |  |  |
| Maximum-Possible Chips per Wafer | 1366 pcs.                        |                                         |  |  |
| Passivation Front side           | Silicon Nitride, Polyimide       |                                         |  |  |
| Front Metal                      | Al, Si (5.6μm)                   |                                         |  |  |
| Backside Metal                   | AI, Ti, Ni, Ag                   |                                         |  |  |
| Die Bond                         | Electrically conductive epoxy or | Electrically conductive epoxy or solder |  |  |
| Reject Ink Dot Size              | 0.25 mm diameter minimum         |                                         |  |  |



**Maximum Ratings** 

|                 | Parameter                                       | Max.        | Units |
|-----------------|-------------------------------------------------|-------------|-------|
| $V_{CE}$        | Collector-Emitter Voltage, T <sub>J</sub> =25°C | 1200        | V     |
| I <sub>C</sub>  | DC Collector Current                            | ①           | Α     |
| I <sub>LM</sub> | Clamped Inductive Load Current ②                | 45          | Α     |
| $V_{GE}$        | Gate Emitter Voltage                            | ± 30        | V     |
| $T_J, T_{STG}$  | Operating Junction and Storage Temperature      | -40 to +175 | °C    |

# Static Characteristics (Tested on wafers) @ T<sub>J</sub>=25°C

|                  | Parameter                              | Min. | Тур. | Max.  | Units | Conditions                                         |
|------------------|----------------------------------------|------|------|-------|-------|----------------------------------------------------|
| $V_{(BR)CES}$    | Collector-to-Emitter Breakdown Voltage | 1200 |      |       |       | $V_{GE} = 0V, I_{C} = 250\mu A$ ③                  |
| $V_{CE(sat)}$    | Collector-to-Emitter Saturated Voltage |      |      | 2.0   | V     | $V_{GE} = 15V, I_{C} = 15A, T_{J} = 25^{\circ}C$ ④ |
| $V_{GE(th)}$     | Gate-Emitter Threshold Voltage         | 5.0  |      | 6.5   |       | $I_C = 600\mu A$ , $V_{GE} = V_{CE}$               |
| I <sub>CES</sub> | Zero Gate Voltage Collector Current    |      | 1.0  | 25    | μΑ    | $V_{CE} = 1200V, V_{GE} = 0V$                      |
| $I_{GES}$        | Gate Emitter Leakage Current           |      |      | ± 100 | nA    | $V_{CE} = 0V, V_{GE} = \pm 30V$                    |

## Electrical Characteristics (Not subject to production test- Verified by design/characterization)

|                      | Parameter                              | Min.        | Тур. | Max. | Units                              | Conditions                                                            |
|----------------------|----------------------------------------|-------------|------|------|------------------------------------|-----------------------------------------------------------------------|
| V <sub>CE(sat)</sub> | Collector-to-Emitter Saturated Voltage |             | 1.7  |      | V                                  | V <sub>GE</sub> = 15V, I <sub>C</sub> = 15A , T <sub>J</sub> = 25°C ⑤ |
|                      |                                        |             | 2.1  |      | V                                  | V <sub>GE</sub> = 15V, I <sub>C</sub> = 15A , T <sub>J</sub> = 175°C© |
| SCSOA                | Short Circuit Safe Operating Area      | 10          |      |      | μs                                 | $V_{GE} = 15V, V_{CC} = 600V$                                         |
|                      |                                        |             |      |      |                                    | V <sub>P</sub> ≤ 1200V,T <sub>J</sub> = 150°C                         |
| RBSOA                | Reverse Bias Safe Operating Area       |             |      |      |                                    | $T_J = 175^{\circ}\text{C}, I_C = 45\text{A}$                         |
|                      |                                        | FULL SQUARE |      |      | V <sub>CC</sub> = 960V, Vp ≤ 1200V |                                                                       |
|                      |                                        |             |      |      | $V_{GE}$ = +20V to 0V              |                                                                       |
| C <sub>iss</sub>     | Input Capacitance                      |             | 1800 |      |                                    | V <sub>GE</sub> = 0V                                                  |
| Coss                 | Output Capacitance                     |             | 90   |      | pF                                 | V <sub>CE</sub> = 30V                                                 |
| C <sub>rss</sub>     | Reverse Transfer Capacitance           |             | 45   |      |                                    | f = 1.0MHz                                                            |
| Qg                   | Total Gate Charge (turn-on)            | _           | 90   | _    |                                    | I <sub>C</sub> = 15A ⑤                                                |
| $Q_{ge}$             | Gate-to-Emitter Charge (turn-on)       | _           | 5.0  | _    | nC                                 | V <sub>GE</sub> = 15V                                                 |
| $Q_{gc}$             | Gate-to-Collector Charge (turn-on)     | _           | 60   | _    |                                    | V <sub>CC</sub> = 600V                                                |

## Switching Characteristics (Inductive Load-Not subject to production test-Verified by design/characterization)

|                | <u> </u>            |              |      |      |       |                                              |
|----------------|---------------------|--------------|------|------|-------|----------------------------------------------|
|                | Parameter           | Min.         | Тур. | Max. | Units | Conditions ®                                 |
| $t_{d(on)}$    | Turn-On delay time  | <del>-</del> | 20   | _    |       | I <sub>C</sub> = 15A, V <sub>CC</sub> = 600V |
| t <sub>r</sub> | Rise time           | _            | 20   | _    |       | $R_G = 10\Omega$ , $V_{GE}=15V$              |
| $t_{d(off)}$   | Turn-Off delay time | <del>-</del> | 170  | _    |       | $T_J = 25^{\circ}C$                          |
| t <sub>f</sub> | Fall time           | <del>-</del> | 190  | _    |       |                                              |
| $t_{d(on)}$    | Turn-On delay time  | _            | 20   | _    | ns    | $I_C = 15A, V_{CC} = 600V$                   |
| t <sub>r</sub> | Rise time           | _            | 20   | _    |       | $R_G = 10\Omega$ , $V_{GE}=15V$              |
| $t_{d(off)}$   | Turn-Off delay time | _            | 260  | _    | 1     | T <sub>J</sub> = 150°C                       |
| t <sub>f</sub> | Fall time           | _            | 325  | _    | 1     |                                              |

## Notes:

- $\odot$  The current in the application is limited by  $T_{JMax}$  and the thermal properties of the assembly.
- ②  $V_{CC} = 80\% (V_{CES}), V_{GE} = 20V.$
- Actual test limits take into account additional losses in the measurement setup.
- ⑤ Pulse width  $\leq 400 \mu s$ ; duty cycle  $\leq 2\%$ .
- © Values influenced by parasitic L and C in measurement.



# Die Drawing



# NOTES:

- 1. ALL DIMENSIONS ARE SHOWN IN MICRO-METER
- 2. CONTROLLING DIMENSION: MICRO-METER
- 3. DIE WIDTH AND LENGTH TOLERANCE: -50µm
- 4. DIE THICKNESS = 140 MICRO-METER



## Additional Testing and Screening

For Customers requiring product supplied as Known Good Die (KGD) or requiring specific die level testing, please contact your local IR Sales

## **Shipping**

Sawn Wafer on Film. Please contact your local IR sales office for non-standard shipping options

## Handling

- Product must be handled only at ESD safe workstations. Standard ESD precautions and safe work environments are as defined in MIL-HDBK-263.
- Product must be handled only in a class 10,000 or better-designated clean room environment.
- Singulated die are not to be handled with tweezers. A vacuum wand with a non-metallic ESD protected tip should be used.

# Wafer/Die Storage

- Proper storage conditions are necessary to prevent product contamination and/or degradation after shipment.
- Note: To reduce the risk of contamination or degradation, it is recommended that product not being used in the
  assembly process be returned to their original containers and resealed with a vacuum seal process.
- Sawn wafers on a film frame are intended for immediate use and have a limited shelf life.

#### **Further Information**

For further information please contact your local IR Sales office.

## **Revision History**

| Date                                                                                                                                                                                 | Comments                                                                                    |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--|--|
| <ul> <li>Updated Front Metal from "AI, Si(4um)" to "AI, Si (5.6um)" on page 1.</li> <li>Updated Die drawing and removed reference part number from Die drawing on page 1.</li> </ul> |                                                                                             |  |  |  |
| 06/03/2015                                                                                                                                                                           | <ul><li>Updated Switch time on page 2.</li><li>Updated IFX logo on page1 &amp; 4.</li></ul> |  |  |  |



IR WORLD HEADQUARTERS: 101 N. Sepulveda Blvd., El Segundo, California 90245, USA To contact International Rectifier, please visit http://www.irf.com/whoto-call/