











OPA2626

SBOS690A -JULY 2016-REVISED DECEMBER 2019

# OPA2626 High-Speed, High-Precision, Low-Distortion, 16-Bit and 18-Bit Analog-to-Digital Converter (ADC) Driver

#### 1 Features

- · Excellent dynamic performance:
  - Low distortion: -122 dBc for HD2 and -140 dBc for HD3 at 100 kHz
  - Gain bandwidth (G = 100): 120 MHz
  - Slew rate: 115 V/μs
  - 16-bit settling at 4-V step: 280 ns
  - Low voltage noise: 2.5 nV/√Hz at 10 kHz
     Low output impedance: 1 Ω at 1 MHz
- Excellent DC precision:
  - Offset voltage: ±100 μV (maximum)
  - Offset voltage drift: ±3 μV/<sup>Q</sup>C (maximum)
  - Low guiescent current: 2 mA (typical)
- Input common-mode range includes negative rail
- Rail-to-rail output
- Wide temperature range: fully specified from -40°C to +125°C

#### 2 Applications

- Precision SAR ADC drivers
- · Precision voltage reference buffers
- Programmable logic controllers
- Test and measurement equipment
- · Scientific instrumentation
- High throughput data acquisition systems
- · High density, multiplexed data acquisition systems

#### 3 Description

The OPA2626 operational amplifier is a 16-bit and 18-bit, high-precision, successive-approximation register (SAR) analog-to-digital converter (ADC) driver with low total harmonic distortion (THD) and noise. This op amp is fully characterized and specified with a 16-bit settling time of 280 ns that enables a true 16-bit effective number of bits (ENOB). With a high DC precision of only  $100-\mu V$  offset voltage, a wide gain-bandwidth product of 120 MHz, and a low wideband noise of 2.5 nV/ $\sqrt{Hz}$ , this device is optimized for driving high-throughput, high-resolution SAR ADCs in applications such as the ADS88xx family of SAR ADCs.

The OPA2626 is available in an 8-pin VSSOP package and is specified for operation from -40°C to +125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |  |  |
|-------------|-----------|-------------------|--|--|
| OPA2626     | VSSOP (8) | 3.00 mm × 3.00 mm |  |  |

(1) For all available packages, see the package option addendum at the end of the data sheet.

#### **SAR ADC Driver**



#### High Fidelity Topology Improves Dynamic Performance (f<sub>IN</sub> = 10-kHz, 1-MSPS FFT)





## **Table of Contents**

| 1 | Features 1                                  |    | 8.2 Functional Block Diagram                        | 21                 |
|---|---------------------------------------------|----|-----------------------------------------------------|--------------------|
| 2 | Applications 1                              |    | 8.3 Feature Description                             | 22                 |
| 3 | Description 1                               |    | 8.4 Device Functional Modes                         | 23                 |
| 4 | Revision History2                           | 9  | Application and Implementation                      | 23                 |
| 5 | Pin Configuration and Functions             |    | 9.1 Application Information                         | 23                 |
| 6 | Specifications4                             |    | 9.2 Typical Applications                            | 23                 |
| U | 6.1 Absolute Maximum Ratings                | 10 | Power Supply Recommendations                        | 28                 |
|   | 6.2 ESD Ratings                             | 11 | Layout                                              |                    |
|   | 6.3 Recommended Operating Conditions        |    | 11.1 Layout Guidelines                              |                    |
|   | 6.4 Thermal Information                     |    | 11.2 Layout Example                                 |                    |
|   | 6.5 Electrical Characteristics: High-Supply | 12 |                                                     |                    |
|   | 6.6 Electrical Characteristics: Low-Supply  |    | 12.1 Device Support                                 | 30                 |
|   | 6.7 Typical Characteristics9                |    | 12.2 Documentation Support                          | 30                 |
| 7 | Parameter Measurement Information           |    | 12.3 Receiving Notification of Documentation Update | s <mark>3</mark> 0 |
| - | 7.1 DC Parameter Measurements               |    | 12.4 Community Resources                            | 30                 |
|   | 7.2 Transient Parameter Measurements        |    | 12.5 Trademarks                                     | 30                 |
|   | 7.3 AC Parameter Measurements               |    | 12.6 Electrostatic Discharge Caution                | 31                 |
|   | 7.4 Noise Parameter Measurements            |    | 12.7 Glossary                                       | 31                 |
| 8 | Detailed Description21                      | 13 | Mechanical, Packaging, and Orderable Information    | 31                 |
|   | 8.1 Overview                                |    | IIIIOIIIIQUOII                                      | . 5                |

## 4 Revision History

| CI | Changes from Original (July 2016) to Revision A                                                                      |                    |  |  |
|----|----------------------------------------------------------------------------------------------------------------------|--------------------|--|--|
| •  | Deleted OPA626 (5-pin SOT DBV package) from document                                                                 |                    |  |  |
| •  | Added 18-bit SAR ADC to amplifier description in Overview section                                                    | 2                  |  |  |
| •  | Added 18-bit level to device description in Application Information section                                          | 2                  |  |  |
| •  | Added (pins 3 and 4) to input terminals in Design Requirements section of first typical application for clarity      | 2                  |  |  |
| •  | Changed description of slew and settle time in Design Requirements section of second typical application for clarity | y <mark>2</mark> 0 |  |  |



## 5 Pin Configuration and Functions

#### OPA2626 DGK Package 8-Pin VSSOP Top View



#### Pin Functions: OPA2626

| PIN   |     | 1/0 | DECORPORTION                     |  |  |
|-------|-----|-----|----------------------------------|--|--|
| NAME  | NO. | I/O | DESCRIPTION                      |  |  |
| +IN A | 3   | I   | Noninverting input for channel A |  |  |
| −IN A | 2   | I   | Inverting input for channel A    |  |  |
| +IN B | 5   | I   | Noninverting input for channel B |  |  |
| −IN B | 6   | 1   | Inverting input for channel B    |  |  |
| OUT A | 1   | 0   | Output terminal for channel A    |  |  |
| OUT B | 7   | 0   | Output terminal for channel B    |  |  |
| V+    | 8   | _   | Positive supply voltage          |  |  |
| V-    | 4   | _   | Negative supply voltage          |  |  |



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                |                                    | MIN        | MAX        | UNIT |
|--------------------------------|------------------------------------|------------|------------|------|
| Supply voltage, V <sub>S</sub> | (V+) - (V-)                        |            | 6          | V    |
| Innut voltage (2)              | +IN                                | (V-) - 0.3 | (V+) + 0.3 | V    |
| Input voltage <sup>(2)</sup>   | -IN                                | (V-) - 0.3 | (V+) + 0.3 | V    |
| Output voltage                 | OUT                                | (V–)       | (V+)       | V    |
| Sink current                   | +IN                                |            | 10         |      |
|                                | -IN                                |            | 10         | mA   |
|                                | OUT                                |            | 150        |      |
|                                | +IN                                |            | 10         |      |
| Source current                 | -IN                                |            | 10         | mA   |
|                                | OUT                                |            | 150        |      |
|                                | Operating junction                 | -40        | 150        |      |
| Temperature                    | Operating free-air, T <sub>A</sub> | -55        | 150        | °C   |
|                                | Storage, T <sub>stg</sub>          | <b>–65</b> | 150        |      |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                                            |               |                                                                     | VALUE | UNIT |
|--------------------------------------------|---------------|---------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±3000 | V    |
|                                            | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

<sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|         |                                |     | MIN  | NOM MAX     | UNIT     |
|---------|--------------------------------|-----|------|-------------|----------|
| $V_S$   | Supply input voltage, (V+) - ( | V–) | 2.7  | 5.5         | ٧        |
| VI      | Input voltage                  | +IN | (V-) | (V+) - 1.15 | <b>V</b> |
|         |                                | -IN | (V-) | (V+) - 1.15 | V        |
| $V_{O}$ | Output voltage                 | ·   | (V–) | (V+)        | V        |
| Io      | Output current                 |     | -120 | 120         | mA       |
| $T_A$   | Operating free-air temperature |     | -40  | 125         | °C       |
| $T_J$   | Operating junction temperature |     |      | 125         | °C       |

<sup>(2)</sup> For input voltages beyond the power-supply rails, voltage or current must be limited.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                        |                                              | OPA2626     |      |
|------------------------|----------------------------------------------|-------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DGK (VSSOP) | UNIT |
|                        |                                              | 8 PINS      |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 171.7       | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 68.4        | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 91.9        | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 9.4         | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 90.5        | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report.

#### 6.5 Electrical Characteristics: High-Supply

at  $T_A = 25^{\circ}C$ ,  $V_{+} = 5$  V,  $V_{-} = 0$  V,  $V_{COM} = V_{O} = 2.5$  V, gain (G) = 1,  $R_F = 1$  k $\Omega$ ,  $C_F = 2.7$  pF,  $C_{LOAD} = 20$  pF, and  $R_{LOAD} = 2$  k $\Omega$  connected to 2.5 V (unless otherwise noted)

|                     | PARAMETER                               | Т                                                                    | EST CONDITIONS                          | MIN | TYP MAX   | UNIT               |
|---------------------|-----------------------------------------|----------------------------------------------------------------------|-----------------------------------------|-----|-----------|--------------------|
| AC PER              | FORMANCE                                |                                                                      |                                         |     |           |                    |
|                     | Unity gain frequency                    | $V_O = 10 \text{ mV}_{PP}$                                           |                                         |     | 80        | MHz                |
| φ <sub>m</sub>      | Phase margin                            |                                                                      |                                         |     | 50        | Degrees            |
| GBW                 | Gain-bandwidth product                  | $G = 100, V_O = 10 \text{ mV}_{PP}$                                  |                                         |     | 120       | MHz                |
| SR                  | Slew rate                               | V <sub>O</sub> = 1-V step, G = 1                                     |                                         |     | 45        | V/uo               |
| on                  | Siew rate                               | V <sub>O</sub> = 4-V step, G = 2                                     |                                         |     | 115       | V/µs               |
|                     |                                         |                                                                      | Settling time to 0.1% (10-bit accuracy) |     | 80        |                    |
| t <sub>settle</sub> | Settling time                           | V <sub>O</sub> = 4-V step, G = 2                                     | to 0.005%<br>(14-bit accuracy)          |     | 110       | ns                 |
|                     |                                         |                                                                      | to 0.00153%<br>(16-bit accuracy)        |     | 280       |                    |
|                     | Overshoot                               | V <sub>O</sub> = 4-V step, G = 2                                     |                                         | 2   | 2.5%      |                    |
|                     | Undershoot                              | V <sub>O</sub> = 4-V step, G = 2                                     |                                         |     | 3%        |                    |
|                     |                                         |                                                                      | f = 10 kHz                              |     | 144       |                    |
| HD2                 | Second-order harmonic distortion        | $V_0 = 2 V_{PP}, G = 2$                                              | f = 100 kHz                             |     | 122       | dBc                |
|                     |                                         |                                                                      | f = 1 MHz                               |     | 80        | •                  |
|                     |                                         |                                                                      | f = 10 kHz                              |     | 155       |                    |
| HD3                 | Third-order harmonic distortion         | $V_{O} = 2 V_{PP}, G = 2$                                            | f = 100 kHz                             |     | 140       | dBc                |
|                     | diotortion                              |                                                                      | f = 1 MHz                               |     | 80        |                    |
|                     | Second-order intermodulation distortion | V <sub>O</sub> = 2 V <sub>PP</sub> , f = 1 MHz, 200-kHz tone spacing |                                         |     | 90        | dBc                |
|                     | Third-order intermodulation distortion  | V <sub>O</sub> = 2 V <sub>PP</sub> , f = 1 MHz, 200-kHz tone spacing |                                         |     | 100       | dBc                |
| V <sub>N</sub>      | Input noise voltage                     | f = 0.1 Hz to 10 Hz, peak                                            | -to-peak                                |     | 0.8       | $\mu V_{PP}$       |
| ٧N                  | input noise voitage                     | f = 0.1 Hz to 10 Hz, rms                                             |                                         |     | 120       | $nV_{RMS}$         |
| V <sub>n</sub>      | Input voltage noise                     | f = 1 kHz                                                            |                                         |     | 3.2       | nV/√ <del>Hz</del> |
| ٧n                  | density                                 | f = 10 kHz                                                           |                                         |     | 2.5       | 11 0/ 11 12        |
| ı                   | Input current noise                     | f = 1 kHz                                                            |                                         |     | 6.6       | pA/√ <del>Hz</del> |
| I <sub>n</sub>      | density                                 | f = 10 kHz 3.5                                                       |                                         | 3.5 | pA/ \lilz |                    |
| t <sub>OR</sub>     | Overload recovery time                  | G = 5                                                                |                                         |     | 50        | ns                 |
| Z <sub>o</sub>      | Open-loop output impedance              | f = 1 MHz                                                            |                                         |     | 1         | Ω                  |
|                     | Crosstalk                               | At DC                                                                |                                         |     | 150       | dB                 |
|                     | GIUSSIAIN                               | f = 1 MHz                                                            |                                         |     | 127       | UD                 |



## **Electrical Characteristics: High-Supply (continued)**

at  $T_A$  = 25°C,  $V_T$  = 5 V,  $V_T$  = 0 V,  $V_{COM}$  =  $V_O$  = 2.5 V, gain (G) = 1,  $R_F$  = 1 k $\Omega$ ,  $C_F$  = 2.7 pF,  $C_{LOAD}$  = 20 pF, and  $R_{LOAD}$  = 2 k $\Omega$  connected to 2.5 V (unless otherwise noted)

|                      | PARAMETER                    | TES                                                                                  | T CONDITIONS                                                      | MIN       | TYP          | MAX    | UNIT                   |
|----------------------|------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------|--------------|--------|------------------------|
| V                    | l                            |                                                                                      |                                                                   |           | 15           | ±100   |                        |
| V <sub>OS</sub>      | Input offset voltage         | $T_A = -40$ °C to 125°C                                                              |                                                                   |           |              | ±300   | μV                     |
| -1\/ /-1T            |                              | T 4000 to 40500                                                                      |                                                                   |           | 0.5          | ±3     | μV/°C                  |
| dV <sub>OS</sub> /dT | Input offset voltage drift   | $T_A = -40$ °C to 125°C                                                              |                                                                   |           | 0.6          | ±4     |                        |
| PSRR                 | Power-supply rejection       | 2.7 V ≤ (V+) ≤ 5 V                                                                   |                                                                   | 100       |              |        | dB                     |
| ronn                 | ratio                        | 2.7 V \(\frac{1}{2}\) \(\frac{1}{2}\) \(\frac{1}{2}\)                                | $T_A = -40$ °C to 125°C                                           | 90        | 120          |        | uБ                     |
|                      |                              |                                                                                      |                                                                   |           | 2            | 4      |                        |
| I <sub>B</sub>       | Input bias current           | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                          |                                                                   |           |              | 5.7    | μΑ                     |
|                      |                              | 1A = -40 0 to 125 0                                                                  |                                                                   |           |              | 6.5    |                        |
| dl <sub>B</sub> /dT  | Input bias current drift     | $T_A = -40$ °C to 125°C                                                              |                                                                   |           | 15           |        | nA/°C                  |
|                      |                              |                                                                                      |                                                                   |           | 20           | 120    |                        |
| I <sub>OS</sub>      | Input offset current         | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$                                  |                                                                   |           |              | 150    | nA                     |
|                      |                              |                                                                                      |                                                                   |           |              | 350    |                        |
| dl <sub>OS</sub> /dT | Input offset current drift   | $T_A = -40$ °C to 125°C                                                              |                                                                   |           | 0.6          |        | nA/°C                  |
| OPEN LO              | OP GAIN                      |                                                                                      |                                                                   |           |              |        |                        |
|                      |                              | $(V-) + 0.2 V < V_O < (V+) - 0.$                                                     |                                                                   | 110       |              |        | _                      |
|                      | Open-loop gain               | $(V-) + 0.15 \text{ V} < V_O < (V+) - 0.15 \text{ V}, R_{LOAD} = 10 \text{ k}\Omega$ |                                                                   | 114       |              |        |                        |
| A <sub>OL</sub>      |                              |                                                                                      | $(V-) + 0.2 V < V_O < (V+) - 0.2 V,$                              | 106       | 128          |        | dB                     |
|                      |                              | $T_A = -40$ °C to 125°C                                                              | $R_{LOAD} = 600 \Omega$                                           |           |              |        | :                      |
|                      |                              |                                                                                      | $(V-) + 0.15 V < V_O < (V+) - 0.15 V,$<br>$R_{LOAD} = 10 k\Omega$ | 110       | 132          |        |                        |
| INPUT VO             | DLTAGE                       |                                                                                      | 20.0                                                              |           |              |        |                        |
| V <sub>CM</sub>      | Common-mode voltage          | T <sub>A</sub> = -40°C to 125°C                                                      |                                                                   | (V-)      |              | (V+) - | V                      |
| ▼ CM                 | range                        | 1A = 40 0 to 120 0                                                                   |                                                                   |           |              | 1.15   | •                      |
| CMRR                 | Common-mode rejection        | $(V-) < V_{COM} < (V+) - 1.15 V$                                                     |                                                                   | 100       | 117          |        | dB                     |
|                      | ratio                        | · / • • · · · /                                                                      | $T_A = -40$ °C to 125°C                                           | 90        | 115          |        |                        |
| INPUT IM             | PEDANCE                      | T                                                                                    | Т                                                                 |           |              |        |                        |
| $Z_{\text{ID}}$      | Differential input impedance |                                                                                      |                                                                   |           | 27    1.2    |        | $K\Omega \parallel pF$ |
| Z <sub>IC</sub>      | Common-mode input impedance  |                                                                                      |                                                                   |           | 47    1.5    |        | $M\Omega \parallel pF$ |
| OUTPUT               |                              |                                                                                      |                                                                   |           |              |        |                        |
|                      |                              | <b>5</b>                                                                             |                                                                   |           | 60           | 80     |                        |
|                      | Output voltage swing to      | $R_{LOAD} = 600 \Omega$                                                              | $T_A = -40$ °C to 125°C                                           |           |              | 100    |                        |
|                      | the rail                     |                                                                                      |                                                                   |           | 20           | 35     | mV                     |
|                      |                              | $R_{LOAD} = 10 \text{ k}\Omega$                                                      | $T_A = -40$ °C to 125°C                                           |           |              | 40     |                        |
| I <sub>sc</sub>      | Short-circuit current        |                                                                                      |                                                                   |           | 130          |        | mA                     |
| C <sub>LOAD</sub>    | Capacitive load drive        |                                                                                      |                                                                   | See Typic | al Character | istics |                        |
| POWER S              | SUPPLY                       | 1                                                                                    |                                                                   |           |              |        |                        |
|                      | Quiescent current per        | L 0 A                                                                                |                                                                   |           | 2            | 2.2    | ^                      |
| IQ                   | amplifier                    | $I_O = 0 \text{ mA}$                                                                 | $T_A = -40$ °C to 125°C                                           |           |              | 3.1    | mA                     |



## 6.6 Electrical Characteristics: Low-Supply

at T<sub>A</sub> = 25°C, V<sub>+</sub> = 2.7 V, V<sub>-</sub> = 0 V, V<sub>COM</sub> = V<sub>O</sub> = 1.35 V, gain (G) = 1, R<sub>F</sub> = 1 k $\Omega$ , C<sub>F</sub> = 2.7 pF, C<sub>LOAD</sub> = 20 pF, and R<sub>LOAD</sub> = 1 k $\Omega$  connected to 1.35 V (unless otherwise noted)

|                      | PARAMETER                               | TES                                                                           | ST CONDITIONS                                           | MIN | TYP | MAX  | UNIT              |
|----------------------|-----------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------|-----|-----|------|-------------------|
| AC PERF              | ORMANCE                                 |                                                                               |                                                         |     |     |      |                   |
|                      | Unity gain frequency                    | $V_O = 10 \text{ mV}_{PP}$                                                    |                                                         |     | 76  |      | MHz               |
| φm                   | Phase margin                            |                                                                               |                                                         |     | 50  |      | Degrees           |
| GBW                  | Gain-bandwidth product                  | $G = 100, V_O = 10 \text{ mV}_{PP}$                                           |                                                         |     | 110 |      | MHz               |
| SR                   | Slew rate                               | V <sub>O</sub> = 1-V step, G = 2                                              |                                                         |     | 45  |      | V/µs              |
|                      |                                         |                                                                               | to 0.1%                                                 |     | 80  |      |                   |
| t <sub>settle</sub>  | Settling time                           | V <sub>O</sub> = 1-V step, G = 2                                              | to 0.01%                                                |     | 170 |      | ns                |
|                      |                                         |                                                                               | to 0.000763% (17-bit accuracy)                          |     | 250 |      |                   |
|                      | Overshoot                               | V <sub>O</sub> = 1-V step, G = 2                                              |                                                         |     | 6%  |      |                   |
|                      | Undershoot                              | V <sub>O</sub> = 1-V step, G = 2                                              |                                                         |     | 5%  |      |                   |
|                      |                                         | (V+) = 3.3 V, (V-) = 0 V,                                                     | f = 10 kHz                                              |     | 136 |      |                   |
| HD2                  | Second-order harmonic distortion        | $V_{COM} = 1.1 \text{ V},$                                                    | f = 100 kHz                                             |     | 118 |      | dBc               |
|                      | distortion                              | $V_O = 2 V_{PP}$                                                              | f = 1 MHz                                               |     | 80  |      |                   |
|                      |                                         |                                                                               | f = 10 kHz                                              |     | 143 |      |                   |
|                      |                                         |                                                                               | f = 10 kHz                                              |     | 143 |      |                   |
| LIDO                 | Third-order harmonic                    | (V+) = 3.3 V, (V-) = 0 V,                                                     | f = 100 kHz                                             |     | 130 |      | ID.               |
| HD3                  | distortion                              | $V_{COM} = 1.1 \text{ V},$<br>$V_{O} = 2 \text{ V}_{PP}$                      | f = 100 kHz                                             |     | 125 |      | dBc               |
|                      |                                         | 10 = 111                                                                      | f = 1 MHz                                               |     | 85  |      | ı                 |
|                      |                                         |                                                                               | f = 1 MHz                                               |     | 74  |      |                   |
|                      | Second-order intermodulation distortion | $(V+) = 3.3 \text{ V}, (V-) = 0 \text{ V}, V_0$<br>f = 1 MHz, 200-kHz tone sp |                                                         |     | 95  |      | dBc               |
|                      | Third-order intermodulation distortion  | $(V+) = 3.3 \text{ V}, (V-) = 0 \text{ V}, V_0$<br>f = 1 MHz, 200-kHz tone sp | COM = 1.1V, V <sub>O</sub> = 1 V <sub>PP</sub> , pacing |     | 104 |      | dBc               |
|                      | L                                       | f = 0.1 Hz to 10 Hz, peak-to-peak                                             |                                                         |     | 0.8 |      | $\mu V_{PP}$      |
| $V_N$                | Input noise voltage                     | f = 0.1 Hz to 10 Hz, rms                                                      |                                                         |     | 120 |      | nV <sub>RMS</sub> |
| V <sub>n</sub>       | Input voltage noise density             | f = 10 kHz                                                                    |                                                         |     | 2.5 |      | nV/√Hz            |
| l <sub>n</sub>       | Input current noise density             | f = 10 kHz                                                                    |                                                         |     | 3.5 |      | pA/√Hz            |
| t <sub>OR</sub>      | Overload recovery time                  | G = 5                                                                         |                                                         |     | 35  |      | ns                |
| Z <sub>o</sub>       | Open-loop output impedance              | f = 1 MHz                                                                     |                                                         |     | 1.3 |      | Ω                 |
|                      | Crosstalk                               | At DC                                                                         |                                                         |     | 150 |      | dB                |
|                      | Orossiaik                               | f = 1 MHz                                                                     |                                                         |     | 127 |      | UD .              |
| DC PERF              | ORMANCE                                 | T.                                                                            |                                                         |     |     |      |                   |
| V <sub>OS</sub>      | Input offset voltage                    |                                                                               |                                                         |     | 15  | ±100 | μV                |
| - 05                 | par and ronago                          | $T_A = -40$ °C to 125°C                                                       |                                                         |     |     | ±300 | p*                |
| dV <sub>OS</sub> /dT | Input offset voltage drift              | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                   |                                                         |     | 0.5 | ±3.1 | μV/°C             |
|                      | par anost ronago ant                    | 10 0 10 120 0                                                                 |                                                         |     | 0.6 | ±4   | p., 0             |
|                      |                                         |                                                                               |                                                         |     | 2   | 4    |                   |
| $I_{B}$              | Input bias current                      | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                   |                                                         |     |     | 5.7  | μΑ                |
|                      |                                         | 1A - 40 0 10 120 0                                                            |                                                         |     |     | 6.5  |                   |
| dI <sub>B</sub> /dT  | Input bias current drift                | $T_A = -40$ °C to 125°C                                                       |                                                         |     | 15  |      | nA/°C             |
|                      |                                         |                                                                               |                                                         |     | 20  | 120  |                   |
| I <sub>OS</sub>      | Input offset current                    | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                   |                                                         |     |     | 150  | nA                |
|                      |                                         | 1A = -40 0 10 125°0                                                           |                                                         |     |     | 200  |                   |
| dl <sub>OS</sub> /dT | Input offset current drift              | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                   |                                                         |     | 80  |      | pA/°C             |



## **Electrical Characteristics: Low-Supply (continued)**

at  $T_A$  = 25°C,  $V_+$  = 2.7 V,  $V_-$  = 0 V,  $V_{COM}$  =  $V_O$  = 1.35 V, gain (G) = 1,  $R_F$  = 1 k $\Omega$ ,  $C_F$  = 2.7 pF,  $C_{LOAD}$  = 20 pF, and  $R_{LOAD}$  = 1 k $\Omega$  connected to 1.35 V (unless otherwise noted)

|                   | PARAMETER                    | TES <sup>-</sup>                                            | T CONDITIONS                                                      | MIN       | TYP           | MAX            | UNIT                 |
|-------------------|------------------------------|-------------------------------------------------------------|-------------------------------------------------------------------|-----------|---------------|----------------|----------------------|
|                   |                              | $(V-) + 0.2 V < V_O < (V+) - 0.$<br>$R_{LOAD} = 600 \Omega$ | 2 V,                                                              | 110       |               |                |                      |
| ^                 | Onen leen gein               | $(V-) + 0.15 V < V_O < (V+) - 0.00 = 10 k\Omega$            | 0.15 V,                                                           | 114       |               |                | dB                   |
| A <sub>OL</sub>   | Open-loop gain               | T 4090 to 10590                                             | $(V-) + 0.2 V < V_O < (V+) - 0.2 V,$<br>$R_{LOAD} = 600 \Omega$   | 100       | 128           |                | αв                   |
|                   |                              | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$         | $(V-) + 0.15 V < V_O < (V+) - 0.15 V,$<br>$R_{LOAD} = 10 k\Omega$ | 104       | 132           |                |                      |
| INPUT V           | OLTAGE                       |                                                             |                                                                   |           |               |                |                      |
| V <sub>CM</sub>   | Common-mode voltage range    | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$         |                                                                   | (V-)      |               | (V+) –<br>1.15 | V                    |
| CMRR              | Common-mode rejection        | (V-) < V <sub>COM</sub> < (V+) - 1.15 V                     |                                                                   | 100       | 117           |                | dB                   |
| ratio             | ratio                        | (V-) < V <sub>COM</sub> < (V+) - 1.13 V                     | $T_A = -40$ °C to 125°C                                           | 90        | 115           |                | uБ                   |
| INPUT IN          | MPEDANCE                     |                                                             |                                                                   |           |               |                |                      |
| Z <sub>ID</sub>   | Differential input impedance |                                                             |                                                                   |           | 27    0.8     |                | $K\Omega\parallelpF$ |
| Z <sub>IC</sub>   | Common-mode input impedance  |                                                             |                                                                   |           | 47    1.2     |                | $MΩ \parallel pF$    |
| OUTPUT            | •                            | •                                                           |                                                                   |           |               | •              |                      |
|                   |                              | D 600 O                                                     |                                                                   |           | 60            | 80             |                      |
|                   | Output voltage swing to      | $R_{LOAD} = 600 \Omega$                                     | $T_A = -40$ °C to 125°C                                           |           |               | 100            | mV                   |
|                   | the rail                     | D 10 kg                                                     |                                                                   |           | 20            | 35             | IIIV                 |
|                   |                              | $R_{LOAD} = 10 \text{ k}\Omega$                             | $T_A = -40$ °C to 125°C                                           |           |               | 40             |                      |
| I <sub>SC</sub>   | Short-circuit current        |                                                             |                                                                   |           | 80            |                | mA                   |
| C <sub>LOAD</sub> | Capacitive load drive        |                                                             |                                                                   | See Typic | cal Character | ristics        |                      |
| POWER             | SUPPLY                       |                                                             |                                                                   |           |               |                |                      |
| 1                 | Quiescent current per        | I 0 m 4                                                     |                                                                   |           | 2             | 2.1            | A                    |
| IQ                | amplifier                    | $I_O = 0 \text{ mA}$                                        | $T_A = -40$ °C to 125°C                                           |           |               | 2.8            | mA                   |

Submit Documentation Feedback

Copyright © 2016–2019, Texas Instruments Incorporated



#### 6.7 Typical Characteristics

at  $T_A = 25^{\circ}\text{C}$ ,  $V_T = 5$  V,  $V_T = 0$  V,  $V_{COM} = V_O = 2.5$  V, gain (G) = 2,  $R_F = 1$  k $\Omega$ ,  $C_F = 2.7$  pF,  $C_{LOAD} = 20$  pF, and  $R_{LOAD} = 2$  k $\Omega$  connected to 2.5 V (unless otherwise noted)



Copyright © 2016–2019, Texas Instruments Incorporated

Submit Documentation Feedback

## TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**

at  $T_A$  = 25°C, V+ = 5 V, V- = 0 V,  $V_{COM}$  =  $V_O$  = 2.5 V, gain (G) = 2,  $R_F$  = 1 k $\Omega$ ,  $C_F$  = 2.7 pF,  $C_{LOAD}$  = 20 pF, and  $R_{LOAD}$  = 2 k $\Omega$  connected to 2.5 V (unless otherwise noted)





Figure 7. Open-Loop Gain and Phase vs Frequency







Figure 9. Common-Mode Rejection Ratio vs Frequency

Figure 10. Power-Supply Rejection Ratio vs Frequency





Figure 11. Series Resistance for Capacitive Load Stability Figure 12. Overshoot vs Capacitive Load, G = 1

Submit Documentation Feedback

Copyright © 2016–2019, Texas Instruments Incorporated



at  $T_A$  = 25°C, V+ = 5 V, V- = 0 V,  $V_{COM}$  =  $V_O$  = 2.5 V, gain (G) = 2,  $R_F$  = 1 k $\Omega$ ,  $C_F$ = 2.7 pF,  $C_{LOAD}$ = 20 pF, and  $R_{LOAD}$  = 2 k $\Omega$  connected to 2.5 V (unless otherwise noted)



Copyright © 2016–2019, Texas Instruments Incorporated

Figure 17. Total Harmonic Distortion vs Output Voltage for

Various Frequencies

Submit Documentation Feedback

Figure 18. Total Harmonic Distortion vs Frequency for

Various Loads

## TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**

at  $T_A$  = 25°C, V+ = 5 V, V- = 0 V,  $V_{COM}$  =  $V_O$  = 2.5 V, gain (G) = 2,  $R_F$  = 1 k $\Omega$ ,  $C_F$  = 2.7 pF,  $C_{LOAD}$  = 20 pF, and  $R_{LOAD}$  = 2 k $\Omega$  connected to 2.5 V (unless otherwise noted)





Figure 19. Voltage Noise Density vs Frequency

Figure 20. Current Noise Density vs Frequency





Figure 21. Crosstalk vs Frequency

Figure 22. 0.1-Hz to 10-Hz Voltage Noise





Figure 23. Slew Rate vs Output Step Size

Figure 24. Maximum Output Voltage vs Frequency

Submit Documentation Feedback



at  $T_A$  = 25°C, V+ = 5 V, V- = 0 V,  $V_{COM}$  =  $V_O$  = 2.5 V, gain (G) = 2,  $R_F$  = 1 k $\Omega$ ,  $C_F$ = 2.7 pF,  $C_{LOAD}$ = 20 pF, and  $R_{LOAD}$  = 2 k $\Omega$  connected to 2.5 V (unless otherwise noted)



$$G = 1$$
,  $V_O = 4-V$  step



$$G = -1$$
,  $V_O = 4-V$  step

Figure 25. Large-Signal Pulse Response









$$G = -1$$
,  $V_O = 10$ -mV step





Figure 29. 16-Bit Negative Settling Time

Figure 28. Small-Signal Pulse Response



Figure 30. 16-Bit Positive Settling Time

Copyright © 2016-2019, Texas Instruments Incorporated

Submit Documentation Feedback



at  $T_A$  = 25°C, V+ = 5 V, V- = 0 V,  $V_{COM}$  =  $V_O$  = 2.5 V, gain (G) = 2,  $R_F$  = 1 k $\Omega$ ,  $C_F$ = 2.7 pF,  $C_{LOAD}$ = 20 pF, and  $R_{LOAD}$  = 2 k $\Omega$  connected to 2.5 V (unless otherwise noted)



$$V_S = \pm 2.75 \ V, \ G = 1$$



 $V_S = \pm 2.75 V, G = 5$ 

Figure 31. No Phase Reversal





 $V_S = \pm 2.75 V, G = 5$ 



Distribution taken from 3139 amplifiers, T<sub>A</sub> = 25°C

#### Figure 33. Negative Overload Recovery

#### Figure 34. Input Offset Voltage Distribution



Figure 35. Input Offset Voltage Distribution



Figure 36. Input Offset Voltage Distribution

Submit Documentation Feedback

Copyright © 2016-2019, Texas Instruments Incorporated



at  $T_A$  = 25°C, V+ = 5 V, V- = 0 V,  $V_{COM}$  =  $V_O$  = 2.5 V, gain (G) = 2,  $R_F$  = 1 k $\Omega$ ,  $C_F$ = 2.7 pF,  $C_{LOAD}$ = 20 pF, and  $R_{LOAD}$  = 2 k $\Omega$  connected to 2.5 V (unless otherwise noted)



Copyright © 2016–2019, Texas Instruments Incorporated

Figure 41. Input Offset Current vs Temperature

Submit Documentation Feedback

Figure 42. Common-Mode Rejection Ratio vs Temperature

## TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**

at  $T_A$  = 25°C, V+ = 5 V, V- = 0 V,  $V_{COM}$  =  $V_O$  = 2.5 V, gain (G) = 2,  $R_F$  = 1 k $\Omega$ ,  $C_F$ = 2.7 pF,  $C_{LOAD}$ = 20 pF, and  $R_{LOAD}$  = 2 k $\Omega$  connected to 2.5 V (unless otherwise noted)



3.0 2.0 V<sub>S</sub> = ±1.35 V 1.0  $A_{OL}$  ( $\mu V/V$ ) 0.0  $V_S = \pm 2.5 \text{ V}$ -1.0 -2.0 -3.0 -50 -25 100 125 -75 25 50 75 Temperature (°C)  $R_{LOAD} = 10 \text{ k}\Omega$ 

Figure 43. Power-Supply Rejection Ratio vs Temperature

Figure 44. Open-Loop Gain vs Temperature With 10-k $\Omega$  Load





Figure 45. Open-Loop Gain vs Temperature With 600- $\Omega$  Load

Figure 46. Input Bias Current vs Input Common-Mode Voltage





Figure 47. Input Offset Voltage vs Power-Supply Voltage

Figure 48. Input Offset Voltage vs Common-Mode Voltage

Submit Documentation Feedback



at  $T_A$  = 25°C, V+ = 5 V, V- = 0 V,  $V_{COM}$  =  $V_O$  = 2.5 V, gain (G) = 2,  $R_F$  = 1 k $\Omega$ ,  $C_F$ = 2.7 pF,  $C_{LOAD}$ = 20 pF, and  $R_{LOAD}$  = 2 k $\Omega$  connected to 2.5 V (unless otherwise noted)



Copyright © 2016–2019, Texas Instruments Incorporated

Submit Documentation Feedback

Figure 53. Warm-Up Time



#### 7 Parameter Measurement Information

#### 7.1 DC Parameter Measurements

The circuit shown in Figure 54 measures the dc input offset related parameters of the OPA2626. Input offset voltage, power-supply rejection ratio, common-mode rejection ratio, and open-loop gain can be measured with this circuit. The basic test procedure requires setting the inputs (the power-supply voltage,  $V_S$ , and the common-mode voltage,  $V_{CM}$ ), to the desired values.  $V_O$  is set to the desired value by adjusting the loop-drive voltage while measuring  $V_O$ . After all inputs are configured, measure the input offset at the  $V_X$  measurement point. Calculate the input offset voltage by dividing the measured result by 101. Changing the voltages on the various inputs changes the input offset voltage. The input parameters can be measured according to the relationships illustrated in Equation 1 through Equation 5.



Figure 54. DC-Parameters Measurement Circuit

$$V_{OS} = \frac{V_X}{101} \tag{1}$$

$$V_{OSDrift} = \frac{\Delta V_{OS}}{\Delta Temperature}$$
 (2)

$$PSRR = \frac{\Delta V_{OS}}{\Delta V_{SUPPLY}}$$
(3)

$$CMRR = \frac{\Delta V_{OS}}{\Delta V_{CM}}$$
(4)

$$AOL = \frac{\Delta V_{O}}{\Delta V_{OS}}$$
 (5)

Submit Documentation Feedback



#### 7.2 Transient Parameter Measurements

The circuit shown in Figure 55 measures the transient response of the OPA2626. Configure V+, V-,  $R_{ISO}$ ,  $R_{LOAD}$ , and  $C_{LOAD}$  as desired. Monitor the input and output voltages on an oscilloscope or other signal analyzer. Use this circuit to measure large-signal and small-signal transient response, slew rate, overshoot, and capacitive-load stability.



Figure 55. Pulse-Response Measurement Circuit

#### 7.3 AC Parameter Measurements

The circuit shown in Figure 56 measures the ac parameters of the OPA2626. Configure V+, V-, and  $C_{LOAD}$  as desired. The THS4271 family is used to buffer the input and output of the OPA2626 to prevent loading by the gain phase analyzer. Monitor the input and output voltages on a gain phase analyzer. Use this circuit to measure the gain bandwidth product, and open-loop gain versus frequency versus capacitive load.



Figure 56. AC-Parameters Measurement Circuit



#### 7.4 Noise Parameter Measurements

The circuit shown in Figure 57 measures the voltage noise of the OPA2626. Configure  $V_+$ ,  $V_-$ , and  $C_{LOAD}$  as desired.



Figure 57. Voltage Noise Measurement Circuit

The circuit shown in Figure 58 measures the current noise of the OPA2626. Configure  $V_{+}$ ,  $V_{-}$  and  $C_{LOAD}$  as desired.



Figure 58. Current Noise Measurement Circuit

The circuit shown in Figure 59 measures the 0.1-Hz to 10-Hz voltage noise of the OPA2626. Configure  $V_+$ ,  $V_-$ , and  $C_{LOAD}$  as desired.



Figure 59. 0.1-Hz to 10-Hz Voltage-Noise Measurement Circuit



#### 8 Detailed Description

#### 8.1 Overview

The OPA2626 is a fast-settling, high slew rate, high-bandwidth, voltage-feedback operational amplifier. Low offset and low offset drift combine with the superior dynamic performance and low output impedance of this device, resulting in an amplifier suited for driving 16-bit and 18-bit SAR ADCs, and buffering precision voltage references in industrial applications. The OPA2626 includes low-noise input, slew boost, and rail-to-rail output stages.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 SAR ADC Driver

The OPA2626 is designed to drive precision (16-bit and 18-bit) SAR ADCs at sample rates up to 1 MSPS. The combination of low output impedance, low THD, low noise, and fast settling time make the OPA2626 the ideal choice for driving both the SAR ADC inputs, as well as the reference input to the ADC. Internal slew boost circuitry increases the slew rate as a function of the input signal magnitude, resulting in settling from a 4-V step input to 16-bit levels within 280 ns. Low output impedance (1  $\Omega$  at 1 MHz) ensures capacitive load stability with minimal overshoot.

#### 8.3.2 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress (EOS). These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly. A good understanding of this basic ESD circuitry and how the ESD circuitry relates to an electrical overstress event is helpful. Figure 60 provides a diagram of the ESD circuits contained in the OPA2626. The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device or the power-supply ESD cell, internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.



Figure 60. Simplified ESD Circuit



#### 8.4 Device Functional Modes

The OPA2626 has a single functional mode and is operational when the power supply voltage,  $V_S$ , is between 2.7 V ( $\pm 1.35$  V) and 5.5 V ( $\pm 2.75$  V).

#### 8.4.1 High-Drive Mode

The OPA2626 has a 120-MHz gain bandwidth,  $2.5\text{-nV/}\sqrt{\text{Hz}}$  input-referred noise, and consumes 2 mA of quiescent current. Additionally, the OPA2626 has an offset voltage of 100  $\mu$ V (maximum) and an offset voltage drift of 1  $\mu$ V/°C (typical). This combination of high precision, high speed, and low noise makes this device suitable for use as an input driver for high-precision, high-throughput SAR ADCs such as the ADS88xx family of SAR ADCs, as illustrated in Figure 61.

#### 9 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The OPA2626 consists of precision, high-speed, voltage-feedback operational amplifiers. Fast settling to 16-bit and 18-bit levels, low THD, and low noise make the OPA2626 suitable for driving SAR ADC inputs and buffering precision voltage references. With a wide power-supply voltage range from 2.7 V to 5.5 V, and operating from –40°C to +125°C, the OPA2626 is suitable for a variety of high-speed, industrial applications. The following sections show application information for the OPA2626. For simplicity, power-supply decoupling capacitors are not shown in these diagrams.

#### 9.2 Typical Applications

#### 9.2.1 Single-Supply, 16-Bit, 1-MSPS SAR ADC Driver



Figure 61. Single-Supply, 16-Bit, 1-MSPS SAR ADC Driver



#### **Typical Applications (continued)**

#### 9.2.1.1 Design Requirements

A SAR ADC, such as the ADS8860 device, uses sampling capacitors on the data converter input. During the signal acquisition phase, these sampling capacitors are connected to the ADC analog input terminals AINP and AINN (pins 3 and 4), through a set of switches. After the acquisition period has elapsed, the internal sampling capacitors are disconnected from the input terminals (pins 3 and 4) and connected to the ADC input through a second set of switches, during this period the ADC is performing the analog-to-digital conversion. Figure 62 shows this architecture.



Figure 62. Simplified SAR ADC Input

The SAR ADC inputs and sampling capacitors must be driven by the OPA2626 to 16-bit levels within the acquisition time of the ADC. For the example illustrated in Figure 61, the OPA2626 is used to drive the ADS8860 at a sample rate of 1 MSPS.

#### 9.2.1.2 Detailed Design Procedure

The circuit illustrated in Figure 61 consists of the SAR ADC driver, a low-pass filter, and the SAR ADC. The SAR ADC driver circuit consists of an OPA2626 configured in an inverting gain of 1. The filter consists of  $R_{FLT}$  and  $C_{FLT}$ , connected between the OPA2626 output and the ADS8860 input. Selecting the proper values for each of these passive components is critical to obtain the best performance from the ADC. Capacitor  $C_{FLT}$  serves as a charge reservoir, providing the necessary charge to the ADC sampling capacitors. The dynamic load presented by the ADC creates a glitch on the filter capacitor,  $C_{FLT}$ . To minimize the magnitude of this glitch, choose a value for  $C_{FLT}$  large enough to maintain a glitch amplitude of less than 100 mV. Maintaining such a low glitch amplitude at the amplifier output makes sure that the amplifier remains in the linear operating region, and results in a minimum settling time. Using Equation 6, a 10-nF capacitor is selected for  $C_{FLT}$ .

$$C_{FLT} \ge 15 \times C_{SH}$$
 (6)

Connecting a 10-nF capacitor directly to the OPA2626 output degrades the OPA2626 phase margin and results in stability and settling-time problems. To properly drive the 10-nF capacitor, use a series resistor ( $R_{FLT}$ ) to isolate the capacitor,  $C_{FLT}$ , from the OPA2626.  $R_{FLT}$  must be sized based upon several constraints. To determination a suitable value for  $R_{FLT}$ , consider the impact upon the THD resulting from the voltage divider effect from  $R_{FLT}$  reacting with the switch resistance ( $R_{SW}$ ) of the ADC input circuit, as well as the impact of the output impedance upon amplifier stability. In this example,  $4.7-\Omega$  resistors are selected. In this design example, Figure 13 can be used to estimate a suitable value for  $R_{ISO}$ .  $R_{ISO}$  represents the total resistance in series with  $C_{FLT}$ , and in this example is equivalent to  $2 \times R_{FLT}$ .

For step-by-step design procedure, circuit schematics, bill of materials, printed circuit board (PCB) files, simulation results, and test results, refer to the *Power-optimized 16-bit 1MSPS Data Acquisition Block for Lowest Distortion and Noise Reference Design* reference guide.



## 9.2.1.3 Application Curve

Figure 63 shows the performance of the circuit in Figure 61.



4096-point FFT at 1 MSPS,  $f_{IN}$  = 10 kHz ,  $V_{IN}$  = 1.5  $V_{RMS}$ 

Figure 63. ADC Output FFT for Figure 61



#### 9.2.2 Single-Supply, 16-Bit, 1-MSPS, Multiplexed, SAR ADC Driver

In order to operate a high-resolution, 16-bit ADC at its maximum throughput, the full-scale voltage step must settle to better than 16-bit accuracy at the ADC inputs within the minimum specified acquisition time (t<sub>ACQ</sub>). This settling imposes very stringent requirements on the driver amplifier in terms of large-signal bandwidth, slew rate, and settling time. Figure 64 shows a typical multiplexed ADC driver application using the OPA2626.



Figure 64. Single-Supply, 16-Bit, 1-MSPS, Multiplexed, SAR ADC Driver

#### 9.2.2.1 Design Requirements

To optimize this circuit for performance, this design does not allow any large signal input transients at the driver circuit inputs for a small quiet-time period  $(t_{QT})$  towards the end of the previous conversion. The input step voltage can appear anytime from the beginning of conversion (CONVST rising edge) until the elapse of a half cycle time  $(0.5 \times t_{CYC})$ . This timing constraint on the input step allows a minimum settling time of  $(t_{QT} + t_{ACQ})$  for the ADC input to settle within the required accuracy, in the worst-case scenario.  $t_{QT} + t_{ACQ}$  is the total time in which the output of the amplifier has to slew and settle within the required accuracy before the next conversion starts. Figure 65 shows this timing sequence.



Figure 65. Timing Diagram for Input Signals



#### 9.2.2.2 Detailed Design Procedure

An ADC input driver circuit consists of two parts: a driving amplifier and a fly-wheel RC filter. The amplifier is used for signal conditioning of the input voltage and the low output impedance provides a buffer between the signal source and the ADC input. The RC filter helps attenuate the sampling charge-injection from the switched-capacitor input stage of the ADC and acts as an antialiasing filter to band-limit the wideband noise contributed by the front-end circuit. The design of the ADC input driver involves optimizing the bandwidth of the circuit, driven by the following requirements:

- The R<sub>FLT</sub> and C<sub>FLT</sub> filter bandwidth must be low to band-limit the noise fed into the input of the ADC, thereby
  increasing the signal-to-noise ratio (SNR) of the system
- The overall system bandwidth must be large enough to accommodate optimal settling of the input signal at the ADC input before the conversion starts

C<sub>FLT</sub> is chosen based upon Equation 7. C<sub>FLT</sub> is chosen to be 1 nF.

$$C_{\mathsf{FLT}} \ge 15 \times C_{\mathsf{SH}}$$
 (7)

Connecting a 1-nF capacitor directly to the output of the OPA2626 degrades the OPA2626 phase margin and results in stability and settling time problems. To properly drive the 1-nF capacitor, a series resistor,  $R_{FLT}$ , is used to isolate the capacitor,  $C_{FLT}$ , from the OPA2626.  $R_{FLT}$  must be sized based upon several constraints. To determination a suitable value for  $R_{FLT}$ , the system designer must consider the impact upon the THD resulting from the voltage divider effect from  $R_{FLT}$  reacting with the switch resistance,  $R_{SW}$ , of the ADC input circuit as well as the impact of the output impedance upon amplifier stability. In this example 12.4- $\Omega$  resistors are selected. In this design example, Figure 12 can be used to estimate a suitable value for  $R_{ISO}$ .  $R_{ISO}$  represents the total resistance in series with  $C_{FLT}$ , which in this example is equivalent to 2 ×  $R_{FLT}$ .

For step-by-step design procedure, circuit schematics, bill of materials, printed circuit board (PCB) files, simulation results, and test results, refer to the 18-Bit Data Acquisition (DAQ) Block Optimized for 1-µs Full-Scale Step Response reference guide.

#### 9.2.2.3 Application Curves

Figure 66 and Figure 67 show the performance of the circuit in Figure 64.





Figure 66. Positive Transient Response for Figure 64

Figure 67. Negative Transient Response for Figure 64



#### 10 Power Supply Recommendations

The OPA2626 is specified for operation from 2.7 V to 5.5 V (±1.35 V to ±2.75 V); many specifications apply from -40°C to +125°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the *Typical Characteristics* section. Place bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see the *Layout* section.

#### **CAUTION**

Supply voltages larger than 6 V can cause permanent damage to the device. See the *Absolute Maximum Ratings* section.

#### 11 Layout

#### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Use bypass capacitors to reduce the noise coupled from the power supply. Connect low ESR, ceramic, bypass capacitors between the power-supply pins (V+ and V-) and the ground plane. Place the bypass capacitors as close to the device as possible with the 100-nF capacitor closest to the device, as indicated in Figure 68. For single-supply applications, bypass capacitors on the V- pin are not required.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most-effective
  methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes.
  A ground plane helps distribute heat and reduces electromagnetic interference (EMI) noise pickup. Make sure
  to physically separate digital and analog grounds paying attention to the flow of the ground current. (For more
  details, see the Circuit Board Layout Techniques chapter extract.)
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as
  possible. If the traces cannot be kept separate, crossing the sensitive trace perpendicular is better as
  opposed to in parallel with the noisy trace.
- Minimize parasitic coupling between +IN and OUT for best ac performance.
- Place the external components as close to the device as possible. As illustrated in Figure 68, keeping RF, CF, and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit can experience performance shifts resulting from moisture ingress into the
  plastic package. Following any aqueous PCB cleaning process, bake the PCB assembly to remove moisture
  introduced into the device packaging during the cleaning process. A low-temperature, post-cleaning bake at
  85°C for 30 minutes is sufficient for most circumstances.



#### 11.2 Layout Example



Figure 68. PCB Layout Example



#### 12 Device and Documentation Support

#### 12.1 Device Support

#### 12.1.1 Development Support

#### 12.1.1.1 TINA-TI™ (Free Software Download)

TINA<sup>TM</sup> is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### 12.1.1.2 TI Precision Designs

TI Precision Designs are available online at <a href="http://www.ti.com/ww/en/analog/precision-designs/">http://www.ti.com/ww/en/analog/precision-designs/</a>. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

#### 12.2 Documentation Support

#### 12.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Fast Settling 16-bit 1MSPS Multiplexed Data Acquisition Reference Design design guide
- Texas Instruments, Power-optimized 16-bit 1MSPS Data Acquisition Block for Lowest Distortion and Noise Reference Design reference guide
- Texas Instruments, 18-Bit Data Acquisition (DAQ) Block Optimized for 1-μs Full-Scale Step Response reference guide
- Texas Instruments, Circuit Board Layout Techniques chapter extract
- Texas Instruments, THS427x Low Noise, High Slew Rate, Unity Gain Stable Voltage Feedback Amplifier data sheet
- Texas Instruments, ADS8860 16-bit, 1-MSPS, serial interface, micropower, miniature, single-ended input, SAR analog-to-digital converter data sheet

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 12.4 Community Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

TINA-TI is a trademark of Texas Instruments, Inc and DesignSoft, Inc.

TINA is a trademark of DesignSoft, Inc.

All other trademarks are the property of their respective owners.



#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| OPA2626IDGKR     | ACTIVE | VSSOP        | DGK                | 8    | 2500           | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | 16R6                    | Samples |
| OPA2626IDGKT     | ACTIVE | VSSOP        | DGK                | 8    | 250            | RoHS & Green | NIPDAUAG                      | Level-2-260C-1 YEAR | -40 to 125   | 16R6                    | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Jul-2020

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2626IDGKR | VSSOP           | DGK                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2626IDGKT | VSSOP           | DGK                | 8 | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 17-Jul-2020



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2626IDGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| OPA2626IDGKT | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |

## DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



## DGK (S-PDSO-G8)

## PLASTIC SMALL OUTLINE PACKAGE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated