

# PN7462 family

# NFC Cortex-M0 microcontroller

Rev. 4.7 — 17 December 2021 406347

Product data sheet COMPANY PUBLIC

# 1 General description

The PN7462 family is a family of 32-bit Arm Cortex-M0-based NFC microcontrollers offering high performance and low power consumption. It has a simple instruction set and memory addressing along with a reduced code size compared to existing architectures. PN7462 family offers an all in one solution, with features such as NFC, supporting all NFC Forum modes, microcontroller, optional contact smart card reader, and software in a single chip. It operates at CPU frequencies of up to 20 MHz.

Table 1. Comparison of the PN7462 family members

|                                 | PN7462AUHN    | PN7462AUEV  | PN7412AUHN    | PN7362AUHN  | PN7362AUEV  | PN7360AUHN  | PN7360AUEV  |
|---------------------------------|---------------|-------------|---------------|-------------|-------------|-------------|-------------|
| Contact<br>smart card<br>reader | Class A, B, C | No          | Class A, B, C | No          | No          | No          | No          |
| ISO/IEC 7816<br>UART            | Yes           | Yes         | Yes           | No          | No          | No          | No          |
| Contactless interface           | Yes           | Yes         | No            | Yes         | Yes         | Yes         | Yes         |
| Available<br>Flash<br>memory    | 160 kB        | 160 kB      | 160 kB        | 160 kB      | 160 kB      | 80 kB       | 80 kB       |
| SRAM data memory                | 12 kB         | 12 kB       | 12 kB         | 12 kB       | 12 kB       | 12 kB       | 12 kB       |
| General purposes I/O            | 12 up-to 21   | 14 up-to 21 | 12 up-to 21   | 14 up-to 21 | 14 up-to 21 | 14 up-to 21 | 14 up-to 21 |
| Package<br>type                 | HVQFN64       | VFBGA64     | HVQFN64       | HVQFN64     | VFBGA64     | HVQFN64     | VFBGA64     |

Having the differences listed in the table above, all products within the PN7462 family are equipped with 12 kB of SRAM data memory and 4 kB EEPROM. All products within the family also include one host interface with either high-speed mode I<sup>2</sup>C-bus, SPI, USB or high-speed UART, and two master interfaces, SPI and Fast-mode Plus I<sup>2</sup>C-bus. Four general-purpose counter/timers, a random number generator, one CRC coprocessor and up to 21 general-purpose I/O pins.

The PN7462 family NFC microcontroller offers a one chip solution to build contactless, or contact and contactless applications. It is equipped with a highly integrated high-power output NFC-IC for contactless communication at 13.56 MHz enabling EMV-compliance on RF level, without additional external active components.

By integrating a contact ISO/IEC 7816 interface on a single chip, the PN7462AUHN provides a solution for dual interface smart card readers. Whereas the PN7412AUHN offers a solution for a contact reader only. The PN7462AUHN and PN7412AUHN contact interfaces offer a high level of security for the card by performing current limiting, short-circuit detection, ESD protection as well as supply supervision. On PN7462AUHN, PN7412AUHN and PN7462AUEV, an additional UART output is also implemented to



PN7462 family

**NFC Cortex-M0 microcontroller** 

address applications where more than one contact card slot is needed. It enables an easy connection to multiple smart card slot interfaces like TDA8026.

PN7462AUHN and PN7412AUHN provide thermal and short-circuit protection on all card contacts. It also provides automatic activation and deactivation sequences initiated by software or hardware.

## 2 Features and benefits

# 2.1 Integrated contact interface frontend

#### This chapter applies to the products with contact interface only.

- Class A, B, and C cards can work on 1.8 V, 3 V, and 5 V supply
- Specific ISO UART, variable baud rate through frequency or division ratio programming, error management at character level for T = 0, and extra guard time register
- DC-to-DC converter for class A support starting at 3 V, and class B support starting at 2.7 V
- Thermal and short-circuit protection on contact cards
- Automatic activation and deactivation sequence, initiated by software or by hardware in case of short-circuit, card removal, overheating, and V<sub>DD</sub> or V<sub>DD</sub> drop-out
- Enhanced ESD protection (> 12 kV)
- ISO/IEC 7816 compliant
- Compliance with EMV contact protocol specification
- Clock generation up to 13.56 MHz
- · Synchronous card support
- Possibility to extend the number of contact interfaces, with the addition of slot extenders such as TDA8026

### 2.2 Integrated ISO/IEC 7816-3&4 UART interface

# This chapter applies to the products with Integrated ISO/IEC 7816 UART interface only.

The PN7462 family offers the possibility to extend the number of contact interfaces available. It uses an I/O auxiliary interface to connect a slot extension (TDA8035 - 1 slot, TDA8020 - 2 slots, and TDA8026 - 5 slots).

- Class A (5 V), class B (3 V), and class C (1.8 V) smart card supply
- · Protection of smart card
- Three protected half-duplex bidirectional buffered I/O lines (C4, C7, and C8)
- Compliant with ISO/IEC 7816 and EMVCo standards

#### 2.3 Integrated contactless interface frontend

# This chapter applies to the products with integrated contactless interface only.

- High RF output power frontend IC for transfer speed up to 848 kbit/s
- NFC IP1 and NFC IP2 support
- Full NFC Forum tag support (type 1, type 2, type 3, type 4A, type 4B and type 5)
- P2P active and passive, target, and initiator
- Card emulation ISO14443 type A
- ISO/IEC 14443 type A and type B
- MIFARE products using Crypto 1
- ISO/IEC 15693, and ISO/IEC 18000-3 mode 3
- · Low-power card detection
- Dynamic Power Control (DPC)

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

- Adaptive Wave Control (AWC)
- Adaptive Range Control (ARC)
- Compliance with EMV contactless protocol specification

#### 2.4 Cortex-M0 microcontroller

- · Processor core
  - Arm Cortex: 32-bit M0 processor
  - Built-in Nested Vectored Interrupt Controller (NVIC)
  - Non-maskable interrupt
  - 24-bit system tick timer
  - Running frequency of up to 20 MHz
  - Clock management to enable low power consumption
- Memory
  - Flash: 160 kB / 80 kB
  - SRAM: 12 kB
  - EEPROM: 4 kB
  - 40 kB boot ROM included, including USB mass storage primary boot loader for code download
- Debug option
  - Serial Wire Debug (SWD) interface
- · Peripherals
  - Host interface:
  - USB 2.0 full speed with USB 3.0 hub connection capability
  - HSUART for serial communication, supporting standards speeds from 9600 bauds to 115200 bauds, and faster speed up to 1.288 Mbit/s
  - SPI with half-duplex and full duplex capability with speeds up to 7 Mbit/s
  - I<sup>2</sup>C supporting standard mode, fast mode, and high-speed mode with multiple address supports
  - Master interface:
  - SPI with half-duplex capability from 1 Mbit/s to 6.78 Mbit/s
  - I<sup>2</sup>C supporting standard mode, fast mode, fast mode plus, and clock stretching
- Up to 21 General-Purpose I/O (GPIO) with configurable pull-up/pull-down resistors
- GPIO1 to GPIO12 can be used as edge and level sensitive interrupt sources
- Power
  - Two reduced power modes: standby mode and hard power-down mode
  - Supports suspend mode for USB host interface
  - Processor wake-up from hard power-down mode, standby mode, suspend mode via host interface, GPIOs, RF field detection
  - Integrated PMU to adjust internal regulators automatically, to minimize the power consumption during all possible power modes
  - Power-on reset
  - RF supply: external, or using an integrated LDO (TX LDO, configurable with 3 V, 3.3 V, 3.6 V, 4.5 V, and 4.75 V)
  - Pad voltage supply: external 3.3 V or 1.8 V, or using an integrated LDO (3.3 V supply)

PN7462\_FAM

- Timers
  - Four general-purpose timers
  - Programmable Watchdog Timer (WDT)
- CRC coprocessor
- Random number generator
- Clocks
  - Crystal oscillator at 27.12 MHz
  - Dedicated PLL at 48 MHz for the USB
  - Integrated HFO 20 MHz and LFO 365 kHz
- General
  - HVQFN64 package
  - VFBGA64 package
  - Temperature range: -40 °C to +85 °C

# 3 Applications

- Physical access control
- Gaming
- USB NFC reader, including dual interface smart card readers
- Home banking, payment readers EMVCo compliant
- High integration devices
- NFC applications

# 4 Quick reference data

Table 2. Quick reference data

Operating range: -40 °C to +85 °C unless specified; contact interface:  $V_{DDP(VBUSP)} = V_{DDP(VBUS)}$ ; contactless interface: internal LDO not used

| Symbol                 | Parameter                        | Conditions                                                                                         | Min  | Тур | Max  | Unit |
|------------------------|----------------------------------|----------------------------------------------------------------------------------------------------|------|-----|------|------|
| V <sub>DDP(VBUS)</sub> | power supply voltage on pin VBUS | card emulation, passive target (PLM)                                                               | 2.3  | -   | 5.5  | V    |
|                        |                                  | all RF modes; class B and class<br>C contact interface support                                     | 2.7  | -   | 5.5  | V    |
|                        |                                  | all RF modes; class A, class B and class C contact interface support                               | 3    | -   | 5.5  | V    |
| $V_{DD(PVDD)}$         | PVDD supply voltage              | 1.8 V                                                                                              | 1.65 | 1.8 | 1.95 | V    |
|                        |                                  | 3.3 V <sup>[1]</sup>                                                                               | 3    | 3.3 | 3.6  | V    |
| I <sub>DDP(VBUS)</sub> | power supply current on pin VBUS | in hard power-down mode; T = $25 ^{\circ}$ C; $V_{DDP(VBUS)} = 5.5 \text{V}$ ; RST_N = 0           | -    | 12  | 18   | μА   |
|                        |                                  | stand by mode; T = 25 °C;<br>V <sub>DDP(VBUS)</sub> = 3.3 V; external<br>PVDD LDO used             | -    | 18  | -    | μА   |
|                        |                                  | stand by mode; T = 25 °C;<br>V <sub>DDP(VBUS)</sub> = 5.5 V; internal<br>PVDD LDO used             | -    | 55  | -    | μΑ   |
|                        |                                  | suspend mode, USB interface;<br>V <sub>DDP(VBUS)</sub> = 5.5 V; external<br>PVDD supply; T = 25 °C | -    | 120 | 250  | μА   |
| I <sub>DD(TVDD)</sub>  | TVDD supply current              | on pin TVDD_IN; maximum supported operating current by the contactless interface                   | -    | -   | 250  | mA   |
| P <sub>max</sub>       | maximum power dissipation        |                                                                                                    | -    | -   | 1050 | mW   |
| T <sub>amb</sub>       | ambient temperature              | JEDEC PCB                                                                                          | -40  | -   | +85  | °C   |

<sup>[1]</sup> If the USB interface is used, PVDD\_IN voltage must be between 3.0 and 3.6 V, according to the USB specification.

# 5 Ordering information

The table below lists the ordering information of the PN7462 family.

Table 3. Ordering information

| Type number | Package |                                                                                                                                                                                                |           |
|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
|             | Name    | Description                                                                                                                                                                                    | Version   |
| PN7462AUHN  | HVQFN64 | 160 kB memory; contact interface; ISO/IEC 7816-3&4 UART interface; plastic thermal enhanced very thin quad flat package; no leads; 64 terminals; body 9 × 9 × 0.85 mm                          | SOT804-4  |
| PN7462AUEV  | VFBGA64 | 160 kB memory; no contact interface; ISO/IEC 7816-3&4 UART interface; plastic very thin fine-pitch ball grid array package; 64 balls; 4.5 mm x 4.5 mm x 0.80 mm                                | SOT1307-2 |
| PN7412AUHN  | HVQFN64 | 160 kB memory; contact interface; ISO/IEC 7816-3&4 UART interface; no contactless interface plastic thermal enhanced very thin quad flat package; no leads; 64 terminals; body 9 × 9 × 0.85 mm | SOT804-4  |
| PN7362AUHN  | HVQFN64 | 160 kB memory; no contact interface; no ISO/IEC 7816-3&4 UART interface; plastic thermal enhanced very thin quad flat package; no leads; 64 terminals; body 9 × 9 × 0.85 mm                    | SOT804-4  |
| PN7362AUEV  | VFBGA64 | 160 kB memory; no contact interface; no ISO/IEC 7816-3&4 UART interface; plastic very thin fine-pitch ball grid array package; 64 balls; 4.5 mm x 4.5 mm x 0.80 mm                             | SOT1307-2 |
| PN7360AUHN  | HVQFN64 | 80 kB memory; no contact interface; no ISO/IEC 7816-3&4 UART interface; plastic thermal enhanced very thin quad flat package; no leads; 64 terminals; body 9 × 9 × 0.85 mm                     | SOT804-4  |
| PN7360AUEV  | VFBGA64 | 80 kB memory; no contact interface; no ISO/IEC 7816-3&4 UART interface; plastic very thin fine-pitch ball grid array package; 64 balls; 4.5 mm x 4.5 mm x 0.80 mm                              | SOT1307-2 |

# 6 Block diagram

# 6.1 Block diagram PN7462 HVQFN64



# 6.2 Block diagram PN7462 VFBGA64



# 6.3 Block diagram PN7412 HVQFN64



# 6.4 Block diagram PN736X



# 7 Pinning information

# 7.1 Pinning HVQFN64



Important note: the inner leads below the package are internally connected to the PIN. Special care needs to be taken during the design so that no conductive part is present under these PINs, which could cause short cuts.

# 7.2 Pin description HVQFN64

Table 4. Pin description

| Pin | Symbol PN736X | Description PN736X                                                                                 | Symbol<br>PN7462 | Description PN7462                                                                                 | Symbol<br>PN7412 | Description PN7412                                                                                 |
|-----|---------------|----------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------|
| 1   | I2CM_<br>SDA  | I <sup>2</sup> C-bus serial data I/O<br>master/GPIO13                                              | I2CM_<br>SDA     | I <sup>2</sup> C-bus serial data I/O<br>master/GPIO13                                              | I2CM_<br>SDA     | I <sup>2</sup> C-bus serial data I/O<br>master/GPIO13                                              |
| 2   | CLK_AU        | XGPIO14                                                                                            | CLK_AU           | Yauxiliary card contact clock/<br>GPIO14                                                           | CLK_AUX          | ⁄auxiliary card contact clock/<br>GPIO14                                                           |
| 3   | IO_AUX        | GPIO15                                                                                             | IO_AUX           | auxiliary card contact I/O/<br>GPIO15                                                              | IO_AUX           | auxiliary card contact I/O/<br>GPIO15                                                              |
| 4   | INT_AUX       | GPIO16                                                                                             | INT_AUX          | auxiliary card contact interrupt/GPIO16                                                            | INT_AUX          | auxiliary card contact interrupt/GPIO16                                                            |
| 5   | n.c.          | not connected                                                                                      | PRES             | card presence                                                                                      | PRES             | card presence                                                                                      |
| 6   | ATX_A         | SPI slave select input<br>(NSS_S)/I <sup>2</sup> C-bus serial<br>clock input (SCL_S)/<br>HSUART RX | ATX_A            | SPI slave select input<br>(NSS_S)/I <sup>2</sup> C-bus serial<br>clock input (SCL_S)/<br>HSUART RX | ATX_A            | SPI slave select input<br>(NSS_S)/I <sup>2</sup> C-bus serial<br>clock input (SCL_S)/<br>HSUART RX |
| 7   | ATX_B         | SPI slave data input<br>(MOSI_S)/I <sup>2</sup> C-bus serial<br>data I/O (SDA_S)/HSUART<br>TX      | ATX_B            | SPI slave data input<br>(MOSI_S)/I <sup>2</sup> C-bus serial<br>data I/O (SDA_S)/HSUART<br>TX      | ATX_B            | SPI slave data input<br>(MOSI_S)/I <sup>2</sup> C-bus serial<br>data I/O (SDA_S)/HSUART<br>TX      |
| 8   | ATX_C         | USB D+/SPI slave data<br>output (MISO_S)/I <sup>2</sup> C-bus<br>address bit0 input/HSUART<br>RTS  | ATX_C            | USB D+/SPI slave data<br>output (MISO_S)/I <sup>2</sup> C-bus<br>address bit0 input/HSUART<br>RTS  | ATX_C            | USB D+/SPI slave data<br>output (MISO_S)/I <sup>2</sup> C-bus<br>address bit0 input/HSUART<br>RTS  |
| 9   | ATX_D         | USB D-/SPI clock input<br>(SCK_S)/I <sup>2</sup> C-bus address<br>bit1 input/HSUART CTS            | ATX_D            | USB D-/SPI clock input<br>(SCK_S)/I <sup>2</sup> C-bus address<br>bit1 input/HSUART CTS            | ATX_D            | USB D-/SPI clock input<br>(SCK_S)/I <sup>2</sup> C-bus address<br>bit1 input/HSUART CTS            |
| 10  | PVDD_IN       | pad supply voltage input                                                                           | PVDD_IN          | pad supply voltage input                                                                           | PVDD_IN          | lpad supply voltage input                                                                          |
| 11  | DVDD          | digital core logic supply voltage input                                                            | DVDD             | digital core logic supply voltage input                                                            | DVDD             | digital core logic supply voltage input                                                            |
| 12  | DWL_RE        | <b>@</b> ntering in download mode                                                                  | DWL_RE           | <b>@</b> ntering in download mode                                                                  | DWL_RE           | @ntering in download mode                                                                          |
| 13  | IRQ           | interrupt request output                                                                           | IRQ              | interrupt request output                                                                           | IRQ              | interrupt request output                                                                           |
| 14  | SWDCLK        | SW serial debug line clock                                                                         | SWDCLK           | SW serial debug line clock                                                                         | SWDCLK           | SW serial debug line clock                                                                         |
| 15  | SWDIO         | SW serial debug line input/<br>output                                                              | SWDIO            | SW serial debug line input/<br>output                                                              | SWDIO            | SW serial debug line input/<br>output                                                              |
| 16  | GPIO1         | general-purpose I/O/SPI<br>master select2 output                                                   | GPIO1            | general-purpose I/O/SPI<br>master select2 output                                                   | GPIO1            | general-purpose I/O/SPI<br>master select2 output                                                   |
| 17  | GPIO2         | general-purpose I/O                                                                                | GPIO2            | general-purpose I/O                                                                                | GPIO2            | general-purpose I/O                                                                                |
| 18  | GPIO3         | general-purpose I/O                                                                                | GPIO3            | general-purpose I/O                                                                                | GPIO3            | general-purpose I/O                                                                                |
| 19  | GPIO4         | general-purpose I/O                                                                                | GPIO4            | general-purpose I/O                                                                                | GPIO4            | general-purpose I/O                                                                                |
| 20  | GPIO5         | general-purpose I/O                                                                                | GPIO5            | general-purpose I/O                                                                                | GPIO5            | general-purpose I/O                                                                                |
| 21  | GPIO6         | general-purpose I/O                                                                                | GPIO6            | general-purpose I/O                                                                                | GPIO6            | general-purpose I/O                                                                                |
| 22  | GPIO7         | general-purpose I/O                                                                                | GPIO7            | general-purpose I/O                                                                                | GPIO7            | general-purpose I/O                                                                                |
| 23  | GPIO8         | general-purpose I/O                                                                                | GPIO8            | general-purpose I/O                                                                                | GPIO8            | general-purpose I/O                                                                                |

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

Table 4. Pin description...continued

| Iabic | 74. FIII U    | escriptioncontinued                                                                            |                  |                                                                                                |                  |                                              |
|-------|---------------|------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------|------------------|----------------------------------------------|
| Pin   | Symbol PN736X | Description PN736X                                                                             | Symbol<br>PN7462 | Description PN7462                                                                             | Symbol<br>PN7412 | Description PN7412                           |
| 24    | GPIO9         | general-purpose I/O                                                                            | GPIO9            | general-purpose I/O                                                                            | GPIO9            | general-purpose I/O                          |
| 25    | GPIO10        | general-purpose I/O                                                                            | GPIO10           | general-purpose I/O                                                                            | GPIO10           | general-purpose I/O                          |
| 26    | GPIO11        | general-purpose I/O                                                                            | GPIO11           | general-purpose I/O                                                                            | GPIO11           | general-purpose I/O                          |
| 27    | GPIO12        | general-purpose I/O                                                                            | GPIO12           | general-purpose I/O                                                                            | GPIO12           | general-purpose I/O                          |
| 28    | RXN           | receiver input                                                                                 | RXN              | receiver input                                                                                 | n.c.             | See UM10858 for connection details           |
| 29    | RXP           | receiver input                                                                                 | RXP              | receiver input                                                                                 | n.c.             | See UM10858 for connection details           |
| 30    | VMID          | receiver reference voltage input                                                               | VMID             | receiver reference voltage input                                                               | n.c.             | See UM10858 for connection details           |
| 31    | TX2           | antenna driver output                                                                          | TX2              | antenna driver output                                                                          | n.c.             | keep unconnected                             |
| 32    | TVSS          | ground for antenna power supply                                                                | TVSS             | ground for antenna power supply                                                                | TVSS             | ground for antenna power supply              |
| 33    | TX1           | antenna driver output                                                                          | TX1              | antenna driver output                                                                          | n.c.             | keep unconnected                             |
| 34    | TVDD_IN       | antenna driver supply<br>voltage input                                                         | TVDD_IN          | lantenna driver supply<br>voltage input                                                        | n.c.             | Connect to GND                               |
| 35    | ANT1          | antenna connection for<br>load modulation in card<br>emulation and P2P passive<br>target modes | ANT1             | antenna connection for<br>load modulation in card<br>emulation and P2P passive<br>target modes | n.c.             | See UM10858 for connection details           |
| 36    | ANT2          | antenna connection for load modulation in card emulation and P2P passive target modes          | ANT2             | antenna connection for<br>load modulation in card<br>emulation and P2P passive<br>target modes | n.c.             | See UM10858 for connection details           |
| 37    | TVDD_<br>OUT  | antenna driver supply, output of TX_LDO                                                        | TVDD_<br>OUT     | antenna driver supply, output of TX_LDO                                                        | TVDD_<br>OUT     | antenna driver supply, output of TX_LDO      |
| 38    | VUP_TX        | supply of the contactless TX_LDO                                                               | VUP_TX           | supply of the contactless TX_LDO                                                               | VUP_TX           | supply of the contactless TX_LDO             |
| 39    | VDD           | 1.8 V regulator output for digital blocks                                                      | VDD              | 1.8 V regulator output for digital blocks                                                      | VDD              | 1.8 V regulator output for digital blocks    |
| 40    | XTAL1         | 27.12 MHz clock input for crystal                                                              | XTAL1            | 27.12 MHz clock input for crystal                                                              | XTAL1            | 27.12 MHz clock input for crystal            |
| 41    | XTAL2         | 27.12 MHz clock input for crystal                                                              | XTAL2            | 27.12 MHz clock input for crystal                                                              | XTAL2            | 27.12 MHz clock input for crystal            |
| 42    | RST_N         | reset pin                                                                                      | RST_N            | reset pin                                                                                      | RST_N            | reset pin                                    |
| 43    | VBUS          | main supply voltage input of microcontroller                                                   | VBUS             | main supply voltage input of microcontroller                                                   | VBUS             | main supply voltage input of microcontroller |
| 44    | PVDD_<br>OUT  | output of PVDD_LDO for pad voltage supply                                                      | PVDD_<br>OUT     | output of PVDD_LDO for pad voltage supply                                                      | PVDD_<br>OUT     | output of PVDD_LDO for pad voltage supply    |
| 45    | GNDP          | Ground                                                                                         | GNDP             | Ground                                                                                         | GNDP             | Ground                                       |
| 46    | n.c.          | not connected                                                                                  | SAM              | DC-to-DC converter connection                                                                  | SAM              | DC-to-DC converter connection                |

Table 4. Pin description...continued

| Tubic      |                  | escriptioncontinuea                                       |                  |                                                             |                  |                                                             |
|------------|------------------|-----------------------------------------------------------|------------------|-------------------------------------------------------------|------------------|-------------------------------------------------------------|
| Pin        | Symbol<br>PN736X | Description PN736X                                        | Symbol<br>PN7462 | Description PN7462                                          | Symbol<br>PN7412 | Description PN7412                                          |
| 47         | n.c.             | not connected                                             | SCVDD            | input LDO for DC-to-DC converter                            | SCVDD            | input LDO for DC-to-DC converter                            |
| 48         | VBUSP            | Connected to VBUS                                         | VBUSP            | main supply for the contact interface                       | VBUSP            | main supply for the contact interface                       |
| 49         | n.c.             | not connected                                             | SAP              | DC-to-DC converter connection                               | SAP              | DC-to-DC converter connection                               |
| 50         | n.c.             | not connected                                             | VUP              | reserved; connected to GND through a decoupling capacitance | VUP              | reserved; connected to GND through a decoupling capacitance |
| 51         | n.c.             | not connected                                             | VCC              | card supply output of contact interface                     | VCC              | card supply output of contact interface                     |
| 52         | n.c.             | not connected                                             | RST              | reset pin of contact interface                              | RST              | reset pin of contact interface                              |
| 53         | n.c.             | not connected                                             | CLK              | clock pin of contact interface                              | CLK              | clock pin of contact interface                              |
| 54         | GNDC             | connected to the ground                                   | GNDC             | connected to the ground                                     | GNDC             | connected to the ground                                     |
| 55         | n.c.             | not connected                                             | AUX1             | C4 card I/O pin of contact interface                        | AUX1             | C4 card I/O pin of contact interface                        |
| 56         | n.c.             | not connected                                             | AUX2             | C8 card I/O pin of contact interface                        | AUX2             | C8 card I/O pin of contact interface                        |
| 57         | n.c.             | not connected                                             | Ю                | card I/O                                                    | Ю                | card I/O                                                    |
| 58         | USB_<br>VBUS     | used for USB VBUS<br>detection                            | USB_<br>VBUS     | used for USB VBUS<br>detection                              | USB_<br>VBUS     | used for USB VBUS<br>detection                              |
| 59         | PVDD_<br>M_IN    | pad supply voltage input for master interfaces            | PVDD_<br>M_IN    | pad supply voltage input for master interfaces              | PVDD_<br>M_IN    | pad supply voltage input for master interfaces              |
| 60         | SPIM_<br>SSN     | SPI master select 1 output/<br>GPIO17                     | SPIM_<br>SSN     | SPI master select 1 output/<br>GPIO17                       | SPIM_<br>SSN     | SPI master select 1 output/<br>GPIO17                       |
| 61         | SPI_<br>SCLK     | SPI master clock output/<br>GPIO18                        | SPI_<br>SCLK     | SPI master clock output/<br>GPIO18                          | SPI_<br>SCLK     | SPI master clock output/<br>GPIO18                          |
| 62         | SPIM_<br>MOSI    | SPI master data output/<br>GPIO19                         | SPIM_<br>MOSI    | SPI master data output/<br>GPIO19                           | SPIM_<br>MOSI    | SPI master data output/<br>GPIO19                           |
| 63         | SPIM_<br>MISO    | SPI master data input/<br>GPIO20                          | SPIM_<br>MISO    | SPI master data input/<br>GPIO20                            | SPIM_<br>MISO    | SPI master data input/<br>GPIO20                            |
| 64         | I2CM_<br>SCL     | I <sup>2</sup> C-bus serial clock output<br>master/GPIO21 | I2CM_<br>SCL     | I <sup>2</sup> C-bus serial clock output<br>master/GPIO21   | I2CM_<br>SCL     | I <sup>2</sup> C-bus serial clock output<br>master/GPIO21   |
| Die<br>pad | GND              | Ground                                                    | GND              | Ground                                                      | GND              | Ground                                                      |

# 7.3 Pinning VFBGA64



# 7.4 Pin description VFBGA64

Table 5. Pin description

| Pin | Symbol<br>PN736X | Description PN736X                                                                       | Symbol<br>PN7462 | Description PN7462                                                                       |
|-----|------------------|------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------|
| A1  | I2CM_SDA         | I <sup>2</sup> C-bus serial data I/O master/GPIO13                                       | I2CM_SDA         | I <sup>2</sup> C-bus serial data I/O master/GPIO13                                       |
| A2  | SPIM_MISO        | SPI master data input/GPIO20                                                             | SPIM_MISO        | SPI master data input/GPIO20                                                             |
| A3  | PVDD_M_IN        | pad supply voltage input for master interfaces                                           | PVDD_M_IN        | pad supply voltage input for master interfaces                                           |
| A4  | VBUSP            | Connected to VBUS                                                                        | VBUSP            | Connected to VBUS                                                                        |
| A5  | VBUS             | main supply voltage input of microcontroller                                             | VBUS             | main supply voltage input of microcontroller                                             |
| A6  | PVSS             | Pad ground                                                                               | PVSS             | Pad ground                                                                               |
| A7  | PVDD_OUT         | output of PVDD_LDO for pad voltage supply                                                | PVDD_OUT         | output of PVDD_LDO for pad voltage supply                                                |
| A8  | XTAL2            | 27.12 MHz clock input for crystal                                                        | XTAL2            | 27.12 MHz clock input for crystal                                                        |
| B1  | INT_AUX          | GPIO16                                                                                   | INT_AUX          | auxiliary card contact interrupt/GPIO16                                                  |
| B2  | ATX_A            | SPI slave select input (NSS_S)/I <sup>2</sup> C-bus serial clock input (SCL_S)/HSUART RX | ATX_A            | SPI slave select input (NSS_S)/I <sup>2</sup> C-bus serial clock input (SCL_S)/HSUART RX |
| В3  | SPIM_MOSI        | SPI master data output/GPIO19                                                            | SPIM_MOSI        | SPI master data output/GPIO19                                                            |
| B4  | SPIM_SSN         | SPI master select 1 output/GPIO17                                                        | SPIM_SSN         | SPI master select 1 output/GPIO17                                                        |
| B5  | USB_VBUS         | used for USB VBUS detection                                                              | USB_VBUS         | used for USB VBUS detection                                                              |
| B6  | PVSS             | Pad ground                                                                               | PVSS             | Pad ground                                                                               |
| B7  | PVSS             | Pad ground                                                                               | PVSS             | Pad ground                                                                               |
| B8  | XTAL1            | 27.12 MHz clock input for crystal                                                        | XTAL1            | 27.12 MHz clock input for crystal                                                        |
| C1  | CLK_AUX          | GPIO14                                                                                   | CLK_AUX          | auxiliary card contact clock/GPIO14                                                      |
| C2  | ATX_B            | SPI slave data input (MOSI_S)/l <sup>2</sup> C-bus serial data I/O (SDA_S)/HSUART TX     | ATX_B            | SPI slave data input (MOSI_S)/I <sup>2</sup> C-bus serial data I/O (SDA_S)/HSUART TX     |

Table 5. Pin description...continued

| Pin | Symbol<br>PN736X | Description PN736X                                                                        | Symbol<br>PN7462 | Description PN7462                                                                              |
|-----|------------------|-------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------|
| C3  | I2CM_SCL         | I <sup>2</sup> C-bus serial clock output master/<br>GPIO21                                | I2CM_SCL         | I <sup>2</sup> C-bus serial clock output master/<br>GPIO21                                      |
| C4  | SPI_SCLK         | SPI master clock output/GPIO18                                                            | SPI_SCLK         | SPI master clock output/GPIO18                                                                  |
| C5  | DVSS             | Digital ground                                                                            | DVSS             | Digital ground                                                                                  |
| C6  | PVSS             | Pad ground                                                                                | PVSS             | Pad ground                                                                                      |
| C7  | RST_N            | reset pin                                                                                 | RST_N            | reset pin                                                                                       |
| C8  | VDD              | 1.8 V regulator output for digital blocks                                                 | VDD              | 1.8 V regulator output for digital blocks                                                       |
| D1  | PVDD_IN          | pad supply voltage input                                                                  | PVDD_IN          | pad supply voltage input                                                                        |
| D2  | ATX_C            | USB D+/SPI slave data output (MISO_S)/I <sup>2</sup> C-bus address bit0 input/ HSUART RTS | ATX_C            | USB D+/SPI slave data output<br>(MISO_S)/I <sup>2</sup> C-bus address bit0 input/<br>HSUART RTS |
| D3  | IRQ              | interrupt request output                                                                  | IRQ              | interrupt request output                                                                        |
| D4  | IO_AUX           | GPIO15                                                                                    | IO_AUX           | auxiliary card contact I/O/GPIO15                                                               |
| D5  | DVSS             | Digital ground                                                                            | DVSS             | Digital ground                                                                                  |
| D6  | PVSS             | Pad ground                                                                                | PVSS             | Pad ground                                                                                      |
| D7  | PVSS             | Pad ground                                                                                | PVSS             | Pad ground                                                                                      |
| D8  | VUP_TX           | supply of the contactless TX_LDO                                                          | VUP_TX           | supply of the contactless TX_LDO                                                                |
| E1  | DVDD             | digital core logic supply voltage input                                                   | DVDD             | digital core logic supply voltage input                                                         |
| E2  | ATX_D            | USB D-/SPI clock input (SCK_S)/I <sup>2</sup> C-bus address bit1 input/HSUART CTS         | ATX_D            | USB D-/SPI clock input (SCK_S)/I <sup>2</sup> C-bus address bit1 input/HSUART CTS               |
| E3  | GPIO1            | general-purpose I/O/SPI master select2 output                                             | GPIO1            | general-purpose I/O/SPI master select2 output                                                   |
| E4  | GPIO5            | general-purpose I/O                                                                       | GPIO5            | general-purpose I/O                                                                             |
| E5  | DVSS             | Digital ground                                                                            | DVSS             | Digital ground                                                                                  |
| E6  | AVSS             | Analog ground                                                                             | AVSS             | Analog ground                                                                                   |
| E7  | ANT2             | antenna connection for load modulation in card emulation and P2P passive target modes     | ANT2             | antenna connection for load modulation in card emulation and P2P passive target modes           |
| E8  | TVDD_OUT         | antenna driver supply, output of TX_LDO                                                   | TVDD_OUT         | antenna driver supply, output of TX_LDO                                                         |
| F1  | DWL_REQ          | entering in download mode                                                                 | DWL_REQ          | entering in download mode                                                                       |
| F2  | SWDIO            | SW serial debug line input/output                                                         | SWDIO            | SW serial debug line input/output                                                               |
| F3  | GPIO6            | general-purpose I/O                                                                       | GPIO6            | general-purpose I/O                                                                             |
| F4  | GPIO9            | general-purpose I/O                                                                       | GPIO9            | general-purpose I/O                                                                             |
| F5  | GPIO12           | general-purpose I/O                                                                       | GPIO12           | general-purpose I/O                                                                             |
| F6  | AVSS             | Analog ground                                                                             | AVSS             | Analog ground                                                                                   |
| F7  | ANT1             | antenna connection for load modulation in card emulation and P2P passive target modes     | ANT1             | antenna connection for load modulation in card emulation and P2P passive target modes           |
| F8  | TVDD_IN          | antenna driver supply voltage input                                                       | TVDD_IN          | antenna driver supply voltage input                                                             |

Table 5. Pin description...continued

| Pin | Symbol<br>PN736X | Description PN736X               | Symbol<br>PN7462 | Description PN7462               |
|-----|------------------|----------------------------------|------------------|----------------------------------|
| G1  | SWDCLK           | SW serial debug line clock       | SWDCLK           | SW serial debug line clock       |
| G2  | GPIO4            | general-purpose I/O              | GPIO4            | general-purpose I/O              |
| G3  | GPIO7            | general-purpose I/O              | GPIO7            | general-purpose I/O              |
| G4  | GPIO8            | general-purpose I/O              | GPIO8            | general-purpose I/O              |
| G5  | GPIO10           | general-purpose I/O              | GPIO10           | general-purpose I/O              |
| G6  | GPIO11           | general-purpose I/O              | GPIO11           | general-purpose I/O              |
| G7  | AVSS             | Analog ground                    | AVSS             | Analog ground                    |
| G8  | TX1              | antenna driver output            | TX1              | antenna driver output            |
| H1  | GPIO3            | general-purpose I/O              | GPIO3            | general-purpose I/O              |
| H2  | GPIO2            | general-purpose I/O              | GPIO2            | general-purpose I/O              |
| НЗ  | VMID             | receiver reference voltage input | VMID             | receiver reference voltage input |
| H4  | RXN              | receiver input                   | RXN              | receiver input                   |
| H5  | RXP              | receiver input                   | RXP              | receiver input                   |
| H6  | TVSS             | Antenna driver ground            | TVSS             | Antenna driver ground            |
| H7  | TX2              | antenna driver output            | TX2              | antenna driver output            |
| H8  | TVSS             | Antenna driver ground            | TVSS             | Antenna driver ground            |

# 8 Functional description

#### 8.1 Arm Cortex-M0 microcontroller

The PN7462 family is an Arm Cortex-M0-based 32-bit microcontroller, optimized for low-cost designs, high energy efficiency, and simple instruction set.

The CPU operates on an internal clock, which can be configured to provide frequencies such as 20 MHz, 10 MHz, and 5 MHz.

The peripheral complement of the PN7462 family includes a 160 kB flash memory, a 12 kB SRAM, and a 4 kB EEPROM. It also includes one configurable host interface (Fast-mode Plus and high-speed I<sup>2</sup>C, SPI, HSUART, and USB), two master interfaces (Fast-mode Plus I<sup>2</sup>C, SPI), 4 timers, 12 general-purpose I/O pins, one ISO/IEC 7816 contact card interface (PN7462AUHN only), one ISO/IEC 7816-3&4 UART (PN7462AUHN and PN7462AUEV only) and one 13.56 MHz NFC interface.

#### 8.2 Memories

#### 8.2.1 On-chip flash programming memory

The PN7462 family contains 160 / 80 kB on-chip flash program memory depending on the version. The flash can be programmed using In-System Programming (ISP) or In-Application Programming (IAP) via the on-chip boot loader software.

The flash memory is divided into two instances of 80 kB each, with each sector consisting of individual pages of 64 bytes.

#### 8.2.1.1 Memory mapping

The flash memory mapping is described in Figure 9.



PN7462\_FAM

#### 8.2.2 **EEPROM**

The PN7462 family embeds 4 kB of on-chip byte-erasable and byte-programmable EEPROM data memory.

The EEPROM can be programmed using In-System Programming (ISP).

### 8.2.2.1 Memory mapping



#### 8.2.3 **SRAM**

The PN7462 family contains a total of 12 kB on-chip static RAM memory.

# 8.2.3.1 Memory mapping

The SRAM memory mapping is shown in Figure 11.



PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

#### 8.2.4 ROM

The PN7462 family contains 40 kB of on-chip ROM memory. The on-chip ROM contains boot loader, USB mass storage primary download, and the following Application Programming Interfaces (APIs):

- In-Application Programming (IAP) support for flash
- Lifecycle management of debug interface, code write protection of flash memory and USB mass storage primary download
- USB descriptor configuration
- · Configuration of timeout and source of pad supply

# 8.2.5 Memory map

The PN7462 family incorporates several distinct memory regions. <u>Figure 12</u> shows the memory map, from the user program perspective, following reset.

The APB peripheral area is 512 kB in size, and is divided to allow up to 32 peripherals. Only peripherals from 0 to 15 are accessible. Each peripheral allocates 16 kB, which simplifies the address decoding for the peripherals. APB memory map is described in Figure 13 and Figure 14.



| APB ID   | APB IF name   | Connected IP                   | ] <sub>0x4004 8000</sub> |
|----------|---------------|--------------------------------|--------------------------|
| 16 to 31 | Rese          | erved                          | 0x4004 0000              |
| 15       | Rese          | erved                          | 0x4003 C000              |
| 14       | Rese          | erved                          | 0x4003 8000              |
| 13       | SPIMASTER_APB | SPI Master IF                  | 0x4003 4000              |
| 12       | I2CMASTER_APB | I2C Master IF                  | 0x4003 0000              |
| 11       | Rese          | erved                          | 0x4002 C000              |
| 10       | USB_APB       | HostIF (USB) IP                | 0x4002 8000              |
| 9        | PCR_APB       | PowerClockResetModule IP       | 0x4002 4000              |
| 8        | HOST_APB      | HostIF (I2C/SPI/HSU/BufMgt) IP | 0x4002 0000              |
| 7        | TIMERS_APB    | Timer IP                       | 0x4001 C000              |
| 6        | RNG_APB       | RNG IP                         | 0x4001 8000              |
| 5        | Rese          | erved                          | 0x4001 4000              |
| 4        | CLOCKGEN_APB  | Clock Gen module               | 0x4001 0000              |
| 3        | CRC_APB       | CRC IP                         | 0x4000 C000              |
| 2        | PMU_APB       | PMU modules                    | 0x4000 8000              |
| 1        | CL_APB        | Contactless IP                 | 0x4000 4000              |
| 0        | Rese          | 0x4000 0000                    |                          |
|          |               |                                | aaa-021127               |

Figure 13. APB memory map PN736X

| APB ID   | APB IF name   | Connected IP                   | 0x4004 8000 |
|----------|---------------|--------------------------------|-------------|
| 16 to 31 | Rese          | erved                          | 0x4004 0000 |
| 15       | Rese          | erved                          | 0x4003 C000 |
| 14       | Rese          | erved                          | 0x4003 8000 |
| 13       | SPIMASTER_APB | SPI Master IF                  | 0x4003 4000 |
| 12       | I2CMASTER_APB | I2C Master IF                  | 0x4003 0000 |
| 11       | Rese          | erved                          | 0x4002 C000 |
| 10       | USB_APB       | HostIF (USB) IP                | 0x4002 8000 |
| 9        | PCR_APB       | PowerClockResetModule IP       | 0x4002 4000 |
| 8        | HOST_APB      | HostIF (I2C/SPI/HSU/BufMgt) IP | 0x4002 0000 |
| 7        | TIMERS_APB    | Timer IP                       | 0x4001 C000 |
| 6        | RNG_APB       | RNG IP                         | 0x4001 8000 |
| 5        | CTUART_APB    | Contact UART IP                | 0x4001 4000 |
| 4        | CLOCKGEN_APB  | Clock Gen module               | 0x4001 0000 |
| 3        | CRC_APB       | CRC IP                         | 0x4000 C000 |
| 2        | PMU_APB       | PMU modules                    | 0x4000 8000 |
| 1        | CL_APB        | Contactless IP                 | 0x4000 4000 |
| 0        | Rese          | erved                          | 0x4000 0000 |

Figure 14. APB memory map PN7462

aaa-028697

| APB ID   | APB IF name   | Connected IP                   | 0x4004 8000                |
|----------|---------------|--------------------------------|----------------------------|
| 16 to 31 | Rese          | erved                          | 1                          |
| 15       | Rese          | erved                          | 0x4004 0000                |
| 14       | Rese          | erved                          | 0x4003 C000                |
| 13       | SPIMASTER APB | SPI Master IF                  | 0x4003 8000<br>0x4003 4000 |
| 12       | I2CMASTER APB | I2C Master IF                  | 1                          |
| 11       |               | erved                          | 0x4003 0000                |
| 10       | USB APB       | HostIF (USB) IP                | 0x4002 C000                |
| 9        | PCR APB       | PowerClockResetModule IP       | 0x4002 8000                |
| 8        | HOST APB      | HostIF (I2C/SPI/HSU/BufMgt) IP | 0x4002 4000<br>0x4002 0000 |
| 7        | TIMERS APB    | Timer IP                       | 0x4002 0000<br>0x4001 C000 |
| 6        | RNG_APB       | RNG IP                         | 0x4001 C000<br>0x4001 8000 |
| 5        | CTUART_APB    | Contact UART IP                | 0x4001 4000                |
| 4        | CLOCKGEN_APB  | Clock Gen module               | 0x4001 4000<br>0x4001 0000 |
| 3        | CRC_APB       | CRC IP                         | 0x4001 0000<br>0x4000 C000 |
| 2        | PMU_APB       | PMU modules                    | 0x4000 C000                |
| 1        | Rese          | erved                          | 0x4000 0000<br>0x4000 4000 |
| 0        | Rese          | Reserved                       |                            |
|          |               |                                | 0x4000 0000<br>aaa-030119  |

Figure 15. APB memory map PN7412

# 8.3 Nested Vectored Interrupt Controller (NVIC)

Cortex-M0 includes a Nested Vectored Interrupt Controller (NVIC). The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

### 8.3.1 NVIC features

- · System exceptions and peripheral interrupts control
- Support 32 vectored interrupts
- · Four interrupt priority levels with hardware priority level masking
- One Non-Maskable Interrupt (NMI) connected to the watchdog interrupt
- Software interrupt generation

### 8.3.2 Interrupt sources

The following table lists the interrupt sources available in the PN7462 family microcontroller.

Table 6. Interrupt sources

| EIRQ# | Source        | Description                                                    |  |
|-------|---------------|----------------------------------------------------------------|--|
| 0     | timer 0/1/2/3 | general-purpose timer 0/1/2/3 interrupt                        |  |
| 1     | -             | reserved                                                       |  |
| 2     | CLIF          | NFC interface module interrupt                                 |  |
| 3     | EECTRL        | EEPROM controller                                              |  |
| 4     | -             | reserved                                                       |  |
| 5     | -             | reserved                                                       |  |
| 6     | host IF       | TX or RX buffer from I <sup>2</sup> C, SPI, HSU, or USB module |  |

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

Table 6. Interrupt sources...continued

| EIRQ# | Source Description      |                                                                                                                                                                                        |  |  |
|-------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7     | contact IF              | ISO7816 contact module interrupt                                                                                                                                                       |  |  |
| 8     | _                       | reserved                                                                                                                                                                               |  |  |
| 9     | PMU                     | power management unit (temperature sensor, over current, overload, and VBUS level)                                                                                                     |  |  |
| 10    | SPI master              | TX or RX buffer from SPI master module                                                                                                                                                 |  |  |
| 11    | I <sup>2</sup> C master | TX or RX buffer from I <sup>2</sup> C master module                                                                                                                                    |  |  |
| 12    | PCR                     | high temperature from temperature sensor 0 and 1; interrupt to CPU from PCR to indicate wake-up from suspend mode; out of standby; out of suspend; event on GPIOs configured as inputs |  |  |
| 13    | PCR                     | interrupt common GPIO1 to GPIO12                                                                                                                                                       |  |  |
| 14    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO1                                                                                                     |  |  |
| 15    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO2                                                                                                     |  |  |
| 16    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO3                                                                                                     |  |  |
| 17    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO4                                                                                                     |  |  |
| 18    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO5                                                                                                     |  |  |
| 19    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO6                                                                                                     |  |  |
| 20    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO7                                                                                                     |  |  |
| 21    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO8                                                                                                     |  |  |
| 22    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO9                                                                                                     |  |  |
| 23    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO10                                                                                                    |  |  |
| 24    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO11                                                                                                    |  |  |
| 25    | PCR                     | interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO12                                                                                                    |  |  |
| 26    | -                       | reserved                                                                                                                                                                               |  |  |
| 27    | -                       | reserved                                                                                                                                                                               |  |  |
| 28    | -                       | reserved                                                                                                                                                                               |  |  |
| 29    | -                       | reserved                                                                                                                                                                               |  |  |
| 30    | -                       | reserved                                                                                                                                                                               |  |  |
| 31    | -                       | reserved                                                                                                                                                                               |  |  |

Table 6. Interrupt sources...continued

| EIRQ#              | Source | Description                                                       |
|--------------------|--------|-------------------------------------------------------------------|
| NMI <sup>[1]</sup> | WDT    | watchdog interrupt is connected to the non-maskable interrupt pin |

[1] The NMI is not available on an external pin.

#### 8.4 GPIOs

The PN7462 family has up to 21 general-purpose I/O (GPIO) with configurable pull-up and pull-down resistors, up to 9 of those GPIOs are multiplexed with SPI master, I<sup>2</sup>C-bus master and AUX pins (if available).

Pins can be dynamically configured as inputs or outputs. GPIO read/write are made by the FW using dedicated registers that allow reading, setting, or clearing inputs. The value of the output register can be read back, as well as the current state of the input pins.

#### 8.4.1 GPIO features

- · Dynamic configuration as input or output
- 3.3 V and 1.8 V signaling
- Programmable weak pull-up and weak pull-down
- Independent interrupts for GPIO1 to GPIO12
- · Interrupts: edge or level sensitive
- GPIO1 to GPIO12 can be programmed as wake-up sources, when configured as input
  - To wake-up the device from Standby or Suspend mode, the transition on the GPIO must be from 0 to 1
- Programmable spike filter (3 ns)
- Programmable slew rate (3 ns and 10 ns)
- Hysteresis receiver with disable option

### 8.4.2 GPIO configuration

The GPIO configuration is done through the PCR module (power, clock, and reset).

#### 8.4.3 GPIO interrupts

GPIO1 to GPIO12 can be programmed to generate an interrupt on a level, a rising or falling edge or both.

# 8.5 CRC engine 16/32 bits

The PN7462 family has a configurable 16/32-bit parallel CRC coprocessor.

The 16-bit CRC is compliant to X.25 (CRC-CCITT, <u>ISO/IEC 13239</u>) standard with a generator polynomial of:

$$g(x) = x^{16} + x^{12} + x^5 + 1$$

The 32-bit CRC is compliant to the ethernet/AAL5 (IEEE 802.3) standard with a generator polynomial of:

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

$$g(x) = x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1$$

CRC calculation is performed in parallel, meaning that one CRC calculation is performed in one clock cycle. The standard CRC 32 polynomial is compliant with FIPS140-2.

Note: No final XOR calculation is performed.

Following are the CRC engine features:

- · Configurable CRC preset value
- · Selectable LSB or MSB first
- · CRC 32 calculation based on 32-bit, 16-bit, and 8-bit words
- CRC16 calculation based on 32-bit, 16-bit, and 8-bit words
- · Supports bit order reverse

# 8.6 Random Number Generator (RNG)

The PN7462 family integrates a random number generator. It consists of an analog True Random Number Generator (TRNG), and a digital Pseudo Random Number Generator (PRNG). The TRNG is used for loading a new seed in the PRNG.

The random number generator features:

- 8-bit random number
- Compliant with FIPS 140-2
- Compliant with BSI AIS 20 and SP800-22

#### 8.7 Master interfaces

# 8.7.1 I<sup>2</sup>C master interface

#### 8.7.1.1 I<sup>2</sup>C features

The I<sup>2</sup>C master interface supports the following features:

- Standard I<sup>2</sup>C-compliant bus interface with open-drain pins
- Standard-mode, fast mode, and fast mode plus (up to 1 Mbit/s).
- Support I<sup>2</sup>C master mode only.
- Programmable clocks allowing versatile rate control.
- · Clock stretching
- 7-bit and 10-bit I<sup>2</sup>C slave addressing
- LDM/STM instruction support
- Maximum data frame size up to 1024 bytes

#### 8.7.2 SPI interface

The PN7462 family contains one SPI master controller and one SPI slave controller.

The SPI master controller transmits the data from the system RAM to the SPI external slaves. Similarly, it receives data from the SPI external slaves and stores them into the system RAM. It can compute a CRC for received frames and automatically compute and append CRC for outgoing frames (optional feature).

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

#### 8.7.2.1 SPI features

The SPI master interface provides the following features:

- SPI master interface: synchronous, half-duplex
- Supports Motorola SPI frame formats only (SPI block guide V04.0114 (Freescale) specification)
- Maximum SPI data rate of 6.78 Mbit/s
- Multiple data rates such as 1, 1.51, 2.09, 2.47, 3.01, 4.52, 5.42 and 6.78 Mbit/s
- · Up to two slaves select with selectable polarity
- · Programmable clock polarity and phase
- Supports 8-bit transfers only
- Maximum frame size: 511 data bytes payload + 1 CRC byte
- · Optional 1 byte CRC calculation on all data of TX and RX buffer
- · AHB master interface for data transfer

### 8.8 Host interfaces

The PN7462 family embeds four different interfaces for host connection: USB, HSUART, I<sup>2</sup>C, and SPI.

The four interfaces share the buffer manager and the pins; see <u>Table 7</u>.

Table 7. Pin description for host interface

| Name  | SPI    | I <sup>2</sup> C      | USB | HSU       |
|-------|--------|-----------------------|-----|-----------|
| ATX_A | NSS_S  | SCL_S                 | -   | HSU_RX    |
| ATX_B | MOSI_S | SDA_S                 | -   | HSU_TX    |
| ATX_C | MISO_S | I <sup>2</sup> C_ADR0 | DP  | HSU_RTS_N |
| ATX_D | SCK_S  | I <sup>2</sup> C_ADR1 | DM  | HSU_CTS_N |

The interface selection is done by configuring the Power Clock Reset (PCR) registers.

Note: The host interface pins should not be kept floating.

# 8.8.1 High-speed UART

The PN7462 family has a high-speed UART which can operate in slave mode only. Following are the HSUART features:

- Standard bit-rates are 9600, 19200, 38400, 57600, 115200, and up to 1.288 Mbit/s
- Supports full duplex communication
- Supports only one operational mode: start bit, 8 data bits (LSB), and stop bits
- The number of "stop bits" programmable for RX and TX is 1 stop bit or 2 stop bits
- Configurable length of EOF (1-bit to 122-bits)

Table 8. HSUART baudrates

| Bit rate (kBd) |  |
|----------------|--|
| 9.6            |  |
| 19.2           |  |
| 38.4           |  |

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

Table 8. HSUART baudrates...continued

| Bit rate (kBd) |  |  |
|----------------|--|--|
| 57.6           |  |  |
| 115.2          |  |  |
| 230.4          |  |  |
| 460.8          |  |  |
| 921.6          |  |  |
| 1288 K         |  |  |
|                |  |  |

# 8.8.2 I<sup>2</sup>C host interface controller

The I<sup>2</sup>C-bus is bidirectional and uses only two wires: a Serial Clock Line (SCL) and a Serial Data Line (SDA). I<sup>2</sup>C standard mode (100 kbit/s), fast mode (400 kbit/s and up to 1 Mbit/s), and high-speed mode (3.4 Mbit/s) are supported.

### 8.8.2.1 I<sup>2</sup>C host interface features

The PN7462 family I<sup>2</sup>C slave interface supports the following features:

- Support slave I<sup>2</sup>C bus
- Standard mode, fast mode (extended to 1 Mbit/s support), and high-speed modes
- Supports 7-bit addressing mode only
- Selection of the I<sup>2</sup>C address done by two pins
  - It supports multiple addresses
  - The upper bits of the I<sup>2</sup>C slave address are hard-coded. The value corresponds to the NXP identifier for I<sup>2</sup>C blocks. The value is 0101 0XXb.
- General call (software reset only)
- Software reset (in standard mode and fast mode only)

Table 9. I<sup>2</sup>C interface addressing

| I <sup>2</sup> C_ADR1 | I <sup>2</sup> C_ADR0 | I <sup>2</sup> C address (R/W = 0, write) | I <sup>2</sup> C address (R/W = 0, read) |
|-----------------------|-----------------------|-------------------------------------------|------------------------------------------|
| 0                     | 0                     | 0 × 28                                    | 0 × 28                                   |
| 0                     | 1                     | 0 × 29                                    | 0 × 29                                   |
| 1                     | 0                     | 0 × 2A                                    | 0 × 2A                                   |
| 1                     | 1                     | 0 × 2B                                    | 0 × 2B                                   |

#### 8.8.3 SPI host/Slave interface

The PN7462 family host interface can be used as SPI slave interface.

The SPI slave controller operates on a four wire SSI: Master In Slave Out (MISO), Master Out Slave In (MOSI), Serial Clock (SCK), and Not Slave Select (NSS). The SPI slave select polarity is fixed to positive polarity.

#### 8.8.3.1 SPI host interface features

The SPI host/slave interface has the following features:

- SPI speeds up to 7 Mbit/s
- · Slave operation only

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

- · 8-bit data format only
- Programmable clock polarity and phase
- SPI slave select polarity selection fixed to positive polarity
- · Half-duplex in HDLL mode
- · Full-duplex in native mode

If no data is available, the MISO line is kept idle by making all the bits high (0xFF). Toggling the NSS line indicates a new frame.

**Note**: Programmable echo-back operation is not supported.

#### Table 10. SPI configuration

#### connection

CPHA switch: Clock phase: Defines the sampling edge of MOSI data

- · CPHA = 1: Data are sampled on MOSI on the even clock edges of SCK, after NSS goes low
- CPHA = 0: Data are sampled on MOSI on the odd clock edges of SCK, after NSS goes low

CPOL switch: Clock polarity

- IFSEL1 = 0: The clock is idle low, and the first valid edge of SCK is a rising one
- IFSEL1 = 0: The clock is idle high, and the first valid edge of SCK is a falling one

#### 8.8.4 USB interface

The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a host and up to 127 peripherals. The host controller allocates the USB bandwidth to attached devices through a token-based protocol. The bus supports hot-plugging and dynamic configuration of devices. The host controller initiates all transactions. The PN7462 family USB interface consists of a full-speed device controller with on-chip PHY (physical layer) for device functions.

#### 8.8.4.1 Full speed USB device controller

The PN7462 family embeds a USB device peripheral, compliant with USB 2.0 specification, full speed. It is interoperable with USB 3.0 host devices.

The device controller enables 12 Mbit/s data exchange with a USB host controller. It consists of a register interface, serial interface engine, and endpoint buffer memory. The serial interface engine decodes the USB data stream and writes data to the appropriate endpoint buffer.

The status of a completed USB transfer or error condition is indicated via status registers. If enabled, an interrupt is generated.

Following are the USB interface features:

- Fully compliant with USB 2.0 specification (full speed)
- · Dedicated USB PLL available
- Supports 12 physical (6 logical) endpoints including one control endpoint
- Each non-control endpoint supports bulk, interrupt, or isochronous endpoint types
- · Single or double buffering allowed
- · Support wake-up from suspend mode on USB activity and remote wake-up
- · Soft-connect supported

PN7462\_FAM

#### 8.9 Contact interface

**Note:** This following chapter applies to PN7462AUHN, PN7412AUHN and PN7462AUEV only. PN7462AUHN and PN7412AUHN embed a contact interface and I/O auxiliary interface. PN7462AUEV embeds the I/O auxiliary interface only.

The PN7462 and PN7412 integrate an ISO/IEC 7816 interface to enable the communication with a contact smart card. It does not require addition of an external contact frontend for reading payment cards, SAM for secure applications, etc. It offers a high level of security for the card by performing current limitation, short-circuit detection, ESD protection as well as supply supervision.

PN7462 and PN7412 also offer the possibility to extend the number of contact interfaces available. They use an I/O auxiliary interface to connect a slot extension (TDA8035 - 1 slot, TDA8020 - 2 slots, and TDA8026 - 5 slots).

- Class A (5 V), class B (3 V), and class C (1.8 V) smart card supply
- · Protection of smart card
- Three protected half-duplex bidirectional buffered I/O lines (C4, C7, and C8)
- Compliant with ISO/IEC 7816 and EMVCo 4.3 standards

#### 8.9.1 Contact interface features and benefits

- · Protection of the smart card
  - Thermal and current limitation in the event of short-circuit (pins I/O, V<sub>CC</sub>)
  - V<sub>CC</sub> regulation: 5 V, 3 V, and 1.8 V
  - Automatic deactivation initiated by hardware in the event of a short-circuit, card takeoff, overheating, falling of PN7462 supply
  - Enhanced card-side ElectroStatic Discharge (ESD) protection of greater than 8 kV
- Support of class A, class B, and class C contact smart cards
- $\bullet$  DC-to-DC converter for  $V_{CC}$  generation to enable support of class A and class B cards with low input voltages
- Built-in debouncing on card presence contact
- Compliant with ISO/IEC 7816 and EMVCo 4.3 standards
- Card clock generation up to 13.56 MHz using external crystal oscillator (27.12 MHz); provides synchronous frequency changes of f<sub>XTAL</sub> / 2, f<sub>XTAL</sub> / 3, f<sub>XTAL</sub> / 4, f<sub>XTAL</sub> / 5, f<sub>XTAL</sub> / 6, f<sub>XTAL</sub> / 8, and f<sub>XTAL</sub> / 16
- Specific ISO/IEC UART with APB access for automatic convention processing, variable baud rate through frequency or division ratio programming, error management at character level for T = 0 and extra guard time register
  - FIFO 1 character to 32 characters in both reception and transmission mode
  - Parity error counter in reception mode and transmission mode with automatic retransmission
  - Cards clock stop (at HIGH or LOW level)
  - Automatic activation and deactivation sequence through a sequencer
  - Supports the asynchronous protocols T = 0 and T = 1 in accordance with ISO/IEC 7816 and EMV
  - Versatile 24-bit timeout counter for Answer To Reset (ATR) and waiting times processing
  - Specific Elementary Time Unit (ETU) counter for Block Guard Time (BGT); 22 ETU in T = 1 and 16 ETU in T = 0
  - Supports synchronous cards

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

### 8.9.2 Voltage supervisor

The PN7462 integrates a voltage monitor to ensure that sufficient voltage is available for the contact interface; see Section 8.15.4 and Section 9.1.3.

In order to provide the right voltage needed for the various ISO/IEC 7816 contact card classes (A, B, or C), the following voltages are needed:

- V<sub>DDP(VBUSP)</sub> > 2.7 V for support of class B and class C contact cards
- V<sub>DDP(VBUSP)</sub> > 3 V for support of class A contact cards
- Remark: To support class A cards, DC-to-DC converter is used in doubler mode. To support class B cards with V<sub>DDP(VBUSP)</sub> < 3.9 V, DC-to-DC converter is used in doubler mode. To support class B cards with V<sub>DDP(VBUSP)</sub> > 3.9 V, DC-to-DC converter is used in follower mode.

Figure 16 shows the classes that are supported, depending on V<sub>DDP(VBUSP)</sub>.



When the  $V_{DDP(VBUSP)}$  is going below the threshold value, in the one of the conditions indicated below, a card deactivation is performed:

- Class A card activated, and V<sub>DDP(VBUSP)</sub> going below 3 V
- Class B card activated, and V<sub>DDP(VBUSP)</sub> going below 3.9 V (DC-to-DC converter in follower mode)
- Class B card activated, and V<sub>DDP(VBUSP)</sub> going below 2.7 V (DC-to-DC converter in doubler mode)
- Class C card activated, and V<sub>DDP(VBUSP)</sub> going below 2.7 V

The VBUSP voltage monitor can be configured so that an automatic "card deactivation" sequence is performed automatically when  $V_{DDP(VBUSP)}$  is going below the threshold value.

#### 8.9.3 Clock circuitry

The card clock is generated from the crystal oscillator, connected on the pin XTAL1 and XTAL2.

The card frequency is configured through the contact interface registers. The following value can be chosen:  $f_{XTAL}$  / 2,  $f_{XTAL}$  / 3,  $f_{XTAL}$  / 4,  $f_{XTAL}$  / 5,  $f_{XTAL}$  / 6,  $f_{XTAL}$  / 8, and  $f_{XTAL}$  / 16.

It is possible to put the card clock to a logical level 0 or 1 (clock stop feature).

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

The duty cycle on the pin CLK is between 45 % and 55 %, for all the available clock dividers.

### 8.9.4 I/O circuitry

The three data lines I/O, AUX1, and AUX2 are identical.

I/O is referenced to  $V_{CC}$ . To enter in the idle state, the I/O line is pulled HIGH via a 10 k $\Omega$  resistor (I/O to  $V_{CC}$ ).

The active pull-up feature ensures fast LOW to HIGH transitions. At the end of the active pull-up pulse, the output voltage depends on the internal pull-up resistor and the load current.

The maximum frequency on these lines is 1.5 MHz.

# 8.9.5 VCC regulator

VCC regulator delivers up to 60 mA for class A cards (0 V to 5 V). It also delivers up to 55 mA for class B cards (0 V to 3 V) and up to 35 mA for class C cards (from 0 V to 1.8 V).

The VCC has an internal overload detection at approximately 110 mA for class A and B, and 90 mA for class C.

This detection is internally filtered, allowing the card to draw spurious current pulses as defined in EMVCo specification, without causing a deactivation. The average current value must remain below the maximum.

# 8.9.6 Activation sequence

The presence of a contact card is indicated to PN7462 through PRESN signal. If all supply conditions are met, the PN7462 may start an activation sequence. Figure 17 shows the activation sequence.

The sequencer clock is based on the crystal oscillator:  $f_{seq} = f_{XTAL}/10$ . When the contact interface is active, the period for activation phases is:  $T = 64/f_{seq} = 23.6 \ \mu s$ .



Once the activation sequence is triggered, the following sequence takes place:

- Contact LDOs and DC-to-DC converter (when relevant) starts at t<sub>1</sub>
- VCC starts rising from 0 to the required voltage (5 V, 3 V, and 1.8 V) at t2
- IO rises to VCC at t<sub>3</sub>
- CLK starts at t4
- RST pin is enabled at t5

### 8.9.7 Deactivation sequence

When triggered by the PN7462, the deactivation following sequence takes place:

- · Card reset (pin RST) status goes LOW
- · Clock (CLK) stopped at LOW level
- Pin IO falls to 0 V
- VCC falls to 0 V



The deactivation sequence is performed in the following cases:

- Removal of card; generated automatically by the PN7462
- Overcurrent detection on pin VCC; generated automatically by the PN7462
- Overcurrent detection on pin IO; generated automatically by the PN7462
- Detection for overheating; generated automatically by the PN7462
- Pin VBUSP going below relevant voltage threshold (optional); part of the pin VBUSP monitor
- · Reset request through software

### 8.9.8 I/O auxiliary - connecting TDA slot extender

To address applications where multiple ISO/IEC 7816 interfaces are needed, the PN7462 integrates the possibility to connect contact slot extenders like TDA8026, TDA8020, or TDA8035.

The following pins are available:

- INT AUX
- CLK AUX
- IO\_AUX

For more details about the connection, refer to the slot extender documentation.

#### 8.10 Contactless interface - 13.56 MHz

#### This chapter applies to the products with contactless interface only.

The PN7462 family embeds a high power 13.56 MHz RF frontend. The RF interface implements the RF functionality like antenna driving, the receiver circuitry, and all the low-level functionalities. It helps to realize an NFC forum or an EMVCo compliant reader.

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

The PN7462 family allows different voltages for the RF drivers. For information related to the RF interface supply, refer <u>Section 8.15</u>.

The PN7462 family uses an external oscillator, at 27.12 MHz. It is a clock source for generating RF field and its internal operation.

Key features of the RF interface are:

- ISO/IEC 14443 type A & B compliant
- MIFARE functionality, including MIFARE Classic encryption in read/write mode
- ISO/IEC 15693 compliant
- NFC Forum NFCIP-1 & NFCIP-2 compliant
  - P2P, active and passive mode
  - reading of NFC forum tag types 1, 2, 3, 4, and 5
- FeliCa
- ISO/IEC 18000-3 mode 3
- EMVCo contactless 2.6
  - RF level can be achieved without the need of booster circuitry (for some antenna topologies the EMV RF-level compliance might physically not be achievable)
- Card mode enabling the emulation of an ISO/IEC 14443 type A card
  - Supports Passive Load Modulation (PLM) and Active Load Modulation (ALM)
- Low Power Card Detection (LPCD)
- Adjustable RX-voltage level

A minimum voltage of 2.3 V helps to use card emulation, and P2P passive target functionality in passive load modulation.

A voltage above 2.7 V enables all contactless functionalities.

# 8.10.1 RF functionality

#### 8.10.1.1 Communication mode for ISO/IEC 14443 type A and for MIFARE Classic

The physical level of the communication is shown in Figure 19.



- 1. Reader to Card: 100 % ASK; modified miller coded; transfer speed 106 kbit/s to 848 kbit/s
- Card to Reader: Subcarrier load modulation Manchester coded or BPSK, transfer speed 106 kbit/s to 848 kbit/s

Figure 19. Read/write mode for ISO/IEC 14443 type A and read/write mode for MIFARE Classic

The physical parameters are described in Table 11

| Communication direction                                                                         | Signal type             | Transfer speed              |                             |                             |                             |  |
|-------------------------------------------------------------------------------------------------|-------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|--|
|                                                                                                 |                         | 106 kbit/s                  | 212 kbit/s                  | 424 kbit/s                  | 848 kbit/s                  |  |
| reader to card (send<br>data from the PN7462<br>family to a card)<br>f <sub>c</sub> = 13.56 MHz | reader side modulation  | 100 % ASK                   | 100 % ASK                   | 100 % ASK                   | 100 % ASK                   |  |
|                                                                                                 | bit encoding            | modified miller encoding    | modified miller encoding    | modified miller encoding    | modified miller encoding    |  |
|                                                                                                 | bit rate (kbit/s)       | f <sub>c</sub> / 128        | f <sub>c</sub> / 64         | f <sub>c</sub> / 32         | f <sub>c</sub> / 16         |  |
| card to reader (PN7462<br>family receives data<br>from a card)                                  | card side<br>modulation | sub carrier load modulation |  |
|                                                                                                 | subcarrier<br>frequency | f <sub>c</sub> / 16         |  |
|                                                                                                 | bit encoding            | Manchester encoding         | BPSK                        | BPSK                        | BPSK                        |  |

Figure 20 shows the data coding and framing according to ISO/IEC 14443 A.



The internal CRC coprocessor calculates the CRC value based on the selected protocol. In card mode for higher baudrates, the parity is automatically inverted as end of communication indicator.

# 8.10.1.2 ISO/IEC14443 B functionality

The physical level of the communication is shown in Figure 21



- 1. Reader to Card: NRZ; transfer speed 106 kbit/s to 848 kbit/s
- 2. Card to reader: Subcarrier load modulation Manchester coded or BPSK, transfer speed 106 kbit/s to 848 kbit/s

Figure 21. ISO/IEC 14443 B read/write mode communication diagram

PN7462\_FAM

All information provided in this document is subject to legal disclaimers

The physical parameters are described in Table 12

Table 12. Communication overview for ISO/IEC 14443 B reader/writer

| Communication direction                                                               | Signal type              | Transfer speed              |                             |                             |                             |  |
|---------------------------------------------------------------------------------------|--------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------------|--|
|                                                                                       |                          | 106 kbit/s                  | 212 kbit/s                  | 424 kbit/s                  | 848 kbit/s                  |  |
| reader to card (send data from the PN7462 family to a card) $f_c = 13.56 \text{ MHz}$ | reader side modulation   | 10 % ASK                    | 10 % ASK                    | 10 % ASK                    | 10 % ASK                    |  |
|                                                                                       | bit encoding             | NRZ                         | NRZ                         | NRZ                         | NRZ                         |  |
|                                                                                       | bit rate [kbit/s]        | 128/f <sub>c</sub>          | 64/f <sub>c</sub>           | 32/f <sub>c</sub>           | 16/f <sub>c</sub>           |  |
| card to reader (PN7462 family receives data from a card)                              | card side<br>modulation  | sub carrier load modulation |  |
|                                                                                       | sub carrier<br>frequency | f <sub>c</sub> / 16         |  |
|                                                                                       | bit encoding             | BPSK                        | BPSK                        | BPSK                        | BPSK                        |  |

# 8.10.1.3 FeliCa functionality

The FeliCa mode is a general reader/writer to card communication scheme, according to the FeliCa specification. The communication on a physical level is shown in Figure 22.



The physical parameters are described in **Table 13**.

Table 13. Communication overview for FeliCa reader/writer

| Communication direction                                        | Signal type            | Transfer speed FeliCa | FeliCa higher transfer speeds |
|----------------------------------------------------------------|------------------------|-----------------------|-------------------------------|
|                                                                |                        | 212 kbit/s            | 424 kbit/s                    |
| reader to card (send data                                      | reader side modulation | 8 % to 30 % ASK       | 8 % to 30 % ASK               |
| from the PN7462 family to a card)                              | bit encoding           | Manchester encoding   | Manchester encoding           |
| f <sub>c</sub> = 13.56 MHz                                     | bit rate               | f <sub>c</sub> / 64   | f <sub>c</sub> / 32           |
| card to reader (PN7462<br>family receives data from a<br>card) | card side modulation   | load modulation       | load modulation               |
|                                                                | bit encoding           | Manchester encoding   | Manchester encoding           |

Note: The PN7462 family does not manage FeliCa security aspects.

PN7462 family supports FeliCa multiple reception cycles.



# 8.10.1.4 ISO/IEC 15693 functionality

The physical level of the communication is shown in Figure 24.



The physical parameters are described in Table 14.

Table 14. Communication overview for ISO/IEC 15693 reader to label

| Communication direction                                            | Signal type            | Transfer speed                   |                                       |  |
|--------------------------------------------------------------------|------------------------|----------------------------------|---------------------------------------|--|
|                                                                    |                        | f <sub>c</sub> / 8192 kbit/s     | f <sub>c</sub> / 512 kbit/s           |  |
| reader to label (send data<br>from the PN7462 family to a<br>card) | reader side modulation | 10 % to 30 % ASK or<br>100 % ASK | 10 % to 30 % ASK or 90 % to 100 % ASK |  |
|                                                                    | bit encoding           | 1/256                            | 1/4                                   |  |
|                                                                    | bit length             | 4.833 µs                         | 302.08 μs                             |  |

Table 15. Communication overview for ISO/IEC 15693 label to reader

| Communication                                             | Signal type                   | Transfer speed |                             |                                                     |                                           |  |
|-----------------------------------------------------------|-------------------------------|----------------|-----------------------------|-----------------------------------------------------|-------------------------------------------|--|
| direction                                                 |                               | 6.62 kbit/s    | 13.24 kbit/s <sup>[1]</sup> | 26.48 kbit/s                                        | 52.96 kbit/s                              |  |
| label to reader<br>(PN7462 family<br>receives data from a | card side<br>modulation       | not supported  | not supported               | single (dual)<br>sub carrier load<br>modulation ASK | single sub carrier<br>load modulation ASK |  |
| card) f <sub>c</sub> = 13.56 MHz                          | bit length (µs)               | -              | -                           | 37.76                                               | 18.88                                     |  |
|                                                           | bit encoding                  | -              | -                           | Manchester coding                                   | Manchester coding                         |  |
|                                                           | subcarrier<br>frequency (MHz) | -              | -                           | f <sub>c</sub> / 32                                 | f <sub>c</sub> / 32                       |  |

[1] Fast inventory (page) read command only (ICODE proprietary command).

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.



#### 8.10.1.5 ISO/IEC18000-3 mode 3 functionality

The ISO/IEC 18000-3 mode 3 is not described in this document. For a detailed explanation of the protocol, refer to the ISO/IEC 18000-3 standard.

PN7462 family supports the following features:

- TARI = 9.44 μs or 18.88 μs
- Downlink: Four subcarrier pulse Manchester and two subcarrier pulse Manchester
- Subcarrier: 423 kHz ( $f_c$  / 32) with DR = 0 kHz and 847 kHz ( $f_c$  / 16) with DR = 1

#### 8.10.1.6 NFCIP-1 modes

The NFCIP-1 communication differentiates between an active and a passive communication mode.

- In active communication mode, both initiator and target use their own RF field to transmit data
- In passive communication mode, the target answers to an initiator command in a load modulation scheme. The initiator is active in terms of generating the RF field
- The initiator generates RF field at 13.56 MHz and starts the NFCIP-1 communication
- In passive communication mode, the target responds to initiator command in load modulation scheme. In active communication mode, it uses a self-generated and selfmodulated RF field.

PN7462 family supports NFCIP-1 standard. It supports active and passive communication mode at transfer speeds of 106 kbit/s, 212 kbit/s, and 424 kbit/s, as defined in the NFCIP-1 standard.



Table 16. Communication overview for active communication mode

| Communication direction | Transfer speed                                             |                                |                                |  |  |
|-------------------------|------------------------------------------------------------|--------------------------------|--------------------------------|--|--|
|                         | 106 kbit/s                                                 | 212 kbit/s                     | 424 kbit/s                     |  |  |
| initiator to target     | according to ISO/IEC 14443<br>A 100 % ASK, modified miller | according to<br>FeliCa, 8-30 % | according to<br>FeliCa, 8-30 % |  |  |
| target to initiator     | coded                                                      | ASK Manchester coded           | ASK Manchester coded           |  |  |

Note: Transfer speeds above 424 kbit/s are not defined in the NFCIP-1 standard.



Table 17. Communication overview for passive communication mode

| Communication direction | Transfer speed                                                      |                                                        |                                                        |  |  |
|-------------------------|---------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--|--|
|                         | 106 kbit/s                                                          | 212 kbit/s                                             | 424 kbit/s                                             |  |  |
| initiator to target     | according to ISO/IEC<br>14443 A 100 % ASK,<br>modified miller coded | according to<br>FeliCa, 8-30 % ASK<br>Manchester coded | according to<br>FeliCa, 8-30 % ASK<br>Manchester coded |  |  |

Table 17. Communication overview for passive communication mode...continued

| Communication direction | Transfer speed                                                   |                                                  |                                                  |  |  |
|-------------------------|------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--|--|
|                         | 106 kbit/s                                                       | 212 kbit/s                                       | 424 kbit/s                                       |  |  |
| target to initiator     | according to ISO/IEC<br>14443 A @106 kB<br>modified miller coded | according to FeliCa, > 12 % ASK Manchester coded | according to FeliCa, > 12 % ASK Manchester coded |  |  |

The NFCIP-1 protocol is managed in the PN7462 family customer application firmware.

Note: Transfer speeds above 424 kbit/s are not defined in the NFCIP-1 standard.

ISO/IEC14443 A card operation mode

PN7462 family can be addressed as a ISO/IEC 14443 A card. It means that it can generate an answer in a load modulation scheme according to the ISO/IEC 14443 A interface description.

**Note**: PN7462 family components do not support a complete card protocol. The NFC controller customer application firmware handles it.

The following table describes the physical layer of a ISO/IEC14443 A card mode:

Table 18. ISO/IEC14443 A card operation mode

| Communication direction        | ISO/IEC 14443 A (transfer        | speed: 106 kbit per second) |
|--------------------------------|----------------------------------|-----------------------------|
| reader/writer to PN7462 family | modulation on reader side        | 100 % ASK                   |
|                                | bit coding                       | modified miller             |
|                                | bit length                       | 128/f <sub>c</sub>          |
| PN7462 family to reader/writer | modulation on PN7462 family side | sub carrier load modulation |
|                                | subcarrier frequency             | f <sub>c</sub> / 16         |
|                                | bit coding                       | Manchester coding           |

NFCIP-1 framing and coding

The NFCIP-1 framing and coding in active and passive communication mode is defined in the NFCIP-1 standard.

PN7462 family supports the following data rates:

Table 19. Framing and coding overview

| Transfer speed | Framing and coding                             |
|----------------|------------------------------------------------|
| 106 kbit/s     | according to the ISO/IEC 14443 A/MIFARE scheme |
| 212 kbit/s     | according to the FeliCa scheme                 |
| 424 kbit/s     | according to the FeliCa scheme                 |

NFCIP-1 protocol support

The NFCIP-1 protocol is not elaborated in this document. The PN7462 family component does not implement any of the high-level protocol functions. These high-level protocol functions are implemented in the microcontroller. For detailed explanation of the protocol, refer to the NFCIP-1 standard. However, the datalink layer is according to the following policy:

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

- Speed shall not be changed while there is continuous data exchange in a transaction.
- Transaction includes initialization, anticollision methods, and data exchange (in a continuous way means no interruption by another transaction).

In order not to disturb current infrastructure based on 13.56 MHz, the following general rules to start NFCIP-1 communication are defined:

- 1. By default, NFCIP-1 device is in target mode. It means that its RF field is switched off.
- 2. The RF level detector is active.
- 3. Only if the application requires, the NFCIP-1 device switches to initiator mode.
- 4. An initiator shall only switch on its RF field if the RF level detector does not detect external RF field during a time of T<sub>IDT</sub>.
- 5. The initiator performs initialization according to the selected mode.

#### 8.10.2 NFC interface

#### 8.10.2.1 Transmitter (TX)

The transmitter is able to drive an antenna circuit connected to outputs TX1 and TX2 with a 13.56 MHz carrier signal. The signal delivered on pins TX1 and pin TX2 is a 13.56 MHz carrier, modulated by an envelope signal for energy and data transmission. It can be used to drive an antenna directly, using a few passive components for matching and filtering. For a differential antenna configuration, either TX1 or TX2 can be configured to put out an inverted clock.

100 % modulation and several levels of amplitude modulation on the carrier can be performed to support 13.56 MHz carrier-based RF-reader/writer protocols. The standards ISO/IEC14443 A and B, FeliCa, and ISO/IEC18092 define the protocols.

The PN7462 family embeds an overshoot and undershoot protection. It is used to configure additional signals on the transmitter output, for controlling the signal shape at the antenna output.



# 8.10.2.2 Receiver (RX)

In reader mode, the response of the PICC device is coupled from the PCB antenna to the differential input RXP/RXN. The reader mode receiver extracts this signal by first removing the carrier in passive mixers (direct conversion for I and Q). It then filters and amplifies the baseband signal before converting to digital values. The conversion to digital values is done with two separate ADCs, for I and Q channels. Both I and Q channels have a differential structure, which improves the signal quality.

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

The I/Q mixer mixes the differential input RF-signal down to the baseband. The mixer has a bandwidth of 2 MHz.

The down-mixed differential RX input signals are passed to the BBA and a band-pass filter. For considering all the protocols (type A/B, FeliCa), the high-pass cut-off frequency of BBA is configured between 45 kHz and 250 kHz. The configuration is done in four different steps. The low-pass cut-off frequency is greater than 2 MHz.

The output of band-pass filter is further amplified with a gain factor which is configurable between 30 dB and 60 dB. The baseband amplifier (BBA)/ADC I-channel and Q-channel can be enabled separately. It is required for ADC-based card mode functionality as only the I-channel is used in this case.



# **VMID**

A resistive divider between AVDD and GND generates VMID. The resistive divider is connected to the VMID pin. An external blocking capacitor of typical value 100 nF is connected.

#### Automatic Gain Control (AGC)

The NFC interface AGC is used to control the amplitude of 13.56 MHz sine-wave input signal received. The signal is received at the antenna connected between the pins RXP and RXN. A comparator is used to compare the peak value of the input signal with a reference voltage.

A voltage divider circuit is used to generate the reference voltage. An external resistor (typically 3.3 k $\Omega$ ) is connected to the RX input, which forms a voltage divider with an on-chip variable resistor. The voltage divider circuit so formed has a 10-bit resolution.

Note: The comparator monitors the RXP signal only.

By varying the on-chip resistor, the amplitude of the input signal can be modified. The value of on-chip resistor is increased or decreased, depending on the output of the sampled comparator. The on-chip resistor value is adjusted until the peak of the input signal matches the reference voltage. Thus, the AGC circuit automatically controls the amplitude of the RX input.

The internal amplitude controlling resistor in the AGC has a default value of 10 K $\Omega$ . It means that, when the resistor control bits in AGC\_VALUE\_REG <9:0> are all 0, the resistance is 10 K $\Omega$ . As the control bits are increased, resistors are switched in parallel to the 10 K $\Omega$  resistor. It lowers the resultant resistance value to 5 k $\Omega$  (AGC\_VALUE\_REG <9:0>, all bits set to 1).

Mode detector

The mode detector is a functional block of the PN7462 family which senses for an RF field generated by another device. The mode detector facilitates to distinguish between type A and FeliCa target mode. The host responds depending on the recognized protocol generated by an initiator peer device.

**Note**: The PN7462 family emulates type A cards and peer-to-peer active target modes according to ISO / IEC18092.

# 8.10.3 Low-Power Card Detection (LPCD)

The low-power card detection is an energy saving feature of the PN7462 family. It detects the presence of a card without starting a communication. Communication requires more energy to power the card and takes time, increasing the energy consumption.

It is based on antenna detuning detection. When a card comes close to the reader, it affects the antenna tuning, which is detected by PN7462 family.

The sensitivity can be varied for adjusting to various environment and applications constraints.

Remark: Reader antenna detuning may have multiple sources such as cards and metal near the antenna. Hence it is important to adjust the sensitivity with care to optimize the detection and power consumption. As the generated field is limited, distance for card detection might be reduced compared to normal reader operation. Performances depend on the antenna and the sensitivity used.

#### 8.10.4 Active Load Modulation (ALM)

When PN7462 family is used in card emulation mode or P2P passive target mode, it modulates the field emitted by the external reader or NFC passive initiator.



- 1. Type A reader or NFC passive initiator generate the RF and sends commands
- 2. PN7462 family modulates the field of reader for sending its answer

Figure 30. Communication in card emulation of NFC passive target

To modulate the field, PN7462 family offers two possibilities:

- Passive Load Modulation (PLM): The PN7462 family modifies the antenna characteristics, which are detected by the reader through antenna coupling.
- Active Load Modulation (ALM): The PN7462 family generates a small field, in phase opposition with the field emitted by the reader. This modulation is detected by the reader reception stage.

The modulation type to use depends on the external reader and the antenna of PN7462 family and the application.

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

# 8.10.5 Dynamic Power Control (DPC)

The PN7462 family supports the Dynamic Power Control (DPC) feature.

A lookup table is used to configure the output voltage and to control the transmitter current. In addition to the control of the transmitter current, wave shaping settings can be controlled as well, depending on the selected protocol and the measured antenna load.

#### 8.10.5.1 RF output control

The DPC controls the RF output current and output voltage depending on the loading condition of the antenna.

# 8.10.5.2 Adaptive Waveform Control (AWC)

The DPC includes the Adaptive Waveform Control (AWC) feature.

Depending on the level of detected detuning on the antenna, RF wave shaping related register settings can be automatically updated, according to the selected protocol. A lookup table is used to configure the modulation index, the rise time and the fall time.

#### 8.11 Timers

The PN7462 family includes two 12-bit general-purpose timers (on LFO clock domain) with match capabilities. It also includes two 32-bit general-purpose timers (on HFO clock domain) and a Watchdog Timer (WDT).

The timers and WDT can be configured through software via a 32-bit APB slave interface.

Table 20. Timer characteristics

| Name     | Clock<br>source | Frequency | Counter length | Resolution | Maximum<br>delay | Chaining |
|----------|-----------------|-----------|----------------|------------|------------------|----------|
| Timer 0  | LFO/2           | 182.5 kHz | 12 bit         | 300 µs     | 1.2 s            | No       |
| Timer 1  | LFO/2           | 182.5 kHz | 12 bit         | 300 µs     | 1.2 s            | Yes      |
| Timer 2  | HFO             | 20 MHz    | 32 bit         | 50 ns      | 214 s            | No       |
| Timer 3  | HFO             | 20 MHz    | 32 bit         | 50 ns      | 214 s            | No       |
| Watchdog | LFO/128         | 2.85 kHz  | 10 bit         | 21.5 ms    | 22 s             | No       |

#### 8.11.1 Features of timer 0 and timer 1

- 12-bit counters
- One match register per timer, no capture registers and capture trigger pins are needed
- One common output line gathering the four timers (Timer 0, Timer 1, Timer 2, and Timer 3)
- Interrupts
- Timer 0 and timer 1 can be concatenated (multiplied)
- Timer 0 and timer 1 have two count modes: single-shot or free-running
- Timer 0 and timer 1 timeout interrupts can be individually masked
- Timer 0 and timer 1 clock source is LFO clock (LFO/2 = 182.5 kHz)

Remark: The timers 0 and 1 are dedicated for NFC communication.

PN7462 FAM

All information provided in this document is subject to legal disclaimers.

#### 8.11.2 Features of timer 2 and timer 3

- 32-bit counters
- 1 match register per timer, no capture registers and capture trigger pins are needed
- 1 common output line gathering four timers (Timer 0, Timer 1, Timer 2, and Timer 3)
- Interrupts
- Timer 2 and timer 3 have two count modes: single-shot and free-running
- Timer 2 and timer 3 timeout interrupts can be individually masked
- Timer 2 and timer 3 clock source is the system clock

# 8.12 System tick timer

The PN7462 family microcontroller includes a standard Arm system tick timer (SYSTICK) that generates a dedicated SYSTICK exception.

# 8.13 Watchdog timer

If the microcontroller enters an erroneous state, the watchdog timer resets the microcontroller. When the watchdog timer is enabled, if the user program fails to "feed" (reload) the watchdog timer within a predetermined time, it generates a system reset.

The watchdog timer can be enabled through software. If there is a watchdog timeout leading to a system reset, the timer is disabled automatically.

- 10-bit counter
- · Based on a 2.85 kHz clock
- Triggers an interrupt when a predefined counter value is reached
- Connected to the Arm subsystem NMI (non-maskable interrupt)
- If the watchdog timer is not periodically loaded, it resets PN7462 family

# 8.14 Clocks

The PN7462 family clocks are based on the following clock sources:

- 27.12 MHz external quartz
- 27.12 MHz crystal oscillator
- Internal oscillator: 20 MHz High Frequency Oscillator (HFO)
- Internal oscillator: 365 kHz Low Frequency Oscillator (LFO)
- Internal PLL at 48 MHz for the USB interface

Figure 31 indicates the clocks used by each IP.



# 8.14.1 Crystal oscillator (27.12 MHz)

The 27.12 MHz quartz oscillator is used as a reference for all operations where the stability of the clock frequency is important for reliability. It includes contactless interface, SPI and I<sup>2</sup>C master interfaces, USB PLL for the USB interface, and HSUART.

Regular and low-power crystals can be used. <u>Figure 32</u> shows the circuit for generating stable clock frequency. The quartz and trimming capacitors are off-chip.



Table 21 describes the levels of accuracy and stability required on the crystal.

Table 21. Crystal requirements

| Tuble 21. Grystal requirements |                              |                            |     |     |       |     |      |  |  |
|--------------------------------|------------------------------|----------------------------|-----|-----|-------|-----|------|--|--|
| Symbol                         | Parameter                    | Conditions                 |     | Min | Тур   | Max | Unit |  |  |
| f <sub>xtal</sub>              | crystal frequency            | ISO/IEC and FCC compliancy |     | -   | 27.12 | -   | MHz  |  |  |
| $\Delta f_{xtal}$              | crystal frequency accuracy   |                            | [1] | -50 | -     | +50 | ppm  |  |  |
| ESR                            | equivalent series resistance |                            |     | -   | 50    | 100 | Ω    |  |  |

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

Table 21. Crystal requirements...continued

| Symbol             | Parameter        | Conditions | Min | Тур | Max | Unit |
|--------------------|------------------|------------|-----|-----|-----|------|
| C <sub>L</sub>     | load capacitance |            | -   | 10  | -   | pF   |
| P <sub>drive</sub> | drive power      |            | -   | -   | 100 | μW   |

<sup>[1]</sup> This requirement is according to FCC regulations requirements. The frequency should be +/- 7 kHz.

#### 8.14.2 USB PLL

The PN7462 family integrates a dedicated PLL to generate a low-noise 48 MHz clock, by using the 27.12 MHz from the external crystal. The 48 MHz clock generated is used as the USB main clock.

Following are the USB PLL features:

- Low-skew, peak-to-peak cycle-to-cycle jitter, 48 MHz output clock
- · Low power in active mode, low power-down current
- · On-chip loop filter, external RC components not needed

# 8.14.3 High Frequency Oscillator (HFO)

The PN7462 family has an internal low-power High Frequency Oscillator (HFO) that generates a 20 MHz clock. The HFO is used to generate the system clock. The system clock default value is 20 MHz, and it can be configured to 10 MHz and 5 MHz for reducing power consumption.

#### 8.14.4 Low Frequency Oscillator (LFO)

The PN7462 family has an internal low-power Low Frequency Oscillator (LFO) that generates a 365 kHz clock. The LFO is used by EEPROM, POR sequencer, NFC interface, timers, and watchdog.

#### 8.14.5 Clock configuration and clock gating

In order to reduce the overall power consumption, the PN7462 family facilitates adjustment of system clock. It integrates clock gating mechanisms.

The system clock can be configured to the following values: 20 MHz, 10 MHz, and 5 MHz.

The clock of the following blocks can be activated or deactivated, depending on the peripherals used:

- · NFC interface
- · Contact interface
- · Host interfaces
- I<sup>2</sup>C master interface
- · SPI master interface
- CRC engine
- Timers
- · Random generator
- · System clock
- EEPROM
- · Flash memory

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

# 8.15 Power management

# 8.15.1 Power supply sources

The PN7462 family is powered using the following supply inputs:

- VBUS: main supply voltage for internal analog modules, digital logic, and memories
- VBUSP: supply voltage for the contact interface
- TVDD\_IN: supply for the NFC interface
- PVDD\_IN: pad voltage reference and supply of the host interface (HSU, USB, I<sup>2</sup>C, and SPI) and the GPIOs

PVDD\_IN supply voltage is independent from VBUS supply level.

**Note:** Any digital IO pad (host interface, GPIO) must not be externally driven, when PVDD IN supply voltage is absent.

- PVDD\_M\_IN: pad voltage reference and supply for the master interface (SPI and I<sup>2</sup>C)
   Note: Any digital IO pad (master interface, IO\_AUX) must not be externally driven, when PVDD\_M\_IN supply voltage is absent.
- · DVDD: supply for the internal digital blocks

# 8.15.2 Power Management Unit (PMU)

#### 8.15.2.1 PMU - General

The integrated Power Management Unit (PMU) provides supply for internal analog modules, internal digital logic and memories, pads. It also provides supply voltages for the contactless and contact interface.

It automatically adjusts internal regulators to minimize power consumption during all possible power states.

The power management unit embeds a mechanism to prevent the IC from overheat, over consumption, or overloading the DC-to-DC converter:

- TXLDO 5 V monitoring
- VCC current limiter (PN7462 and PN7412 only)
- DC-to-DC converter current overload (PN7462 and PN7412 only)
- SCVDD current overload (PN7462 and PN7412 only)
- · Temperature sensor





PN7462 embeds five Low Drop-Out regulators (LDO), for ensuring the stability of power supply, while the application is running.

Due to the non-availability of the contact interface, PN736X embeds three Low Drop-Out regulators (LDO).

- MLDO (main LDO): It provides 1.8 V supply for internal analog, digital and memory modules
- TXLDO: This LDO can be used to supply the RF transmitter
- PVDD LDO: PVDD LDO provides 3.3 V that can be used for all pads supply
- SCLDO: This LDO provides a 2.4 V output to be used for contact card supply. The main aim is to be able to address class B operation when the voltage available is

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

below 3.9 V. It is achieved by providing a stable input voltage to the internal DC-to-DC converter.

• VCC LDO: the VCC LDO provides the supply for the contact smart card

Some are used while some are optional, like the TX\_LDO which is proposed for the RF interface. It is up to the application designer to decide whether LDOs should be used.

#### 8.15.2.1.1 Main LDO

The Main LDO (MLDO) provides a 1.8 V supply for all internal, digital and memory modules. It takes input from VBUS. MLDO includes a current limiter that avoids damage to the output transistors.

Output supply is available on VDD pin which must be connected externally to the DVDD pin.

Following are the main LDO features:

- Main Low-Drop-Out (MLDO) voltage regulator powered by VBUS (external supply)
- · Current limiter to avoid damaging the output transistors

#### 8.15.2.1.2 PVDD LDO

The PVDD\_LDO provides 3.3 V supply, that can be used for all digital pads. It may also be used to provide 3.3 V power to external components, avoiding an external LDO. It is supplied by VBUS, and requires a minimum voltage of 4 V to be functional. It delivers a maximum of 30 mA.

The output pin for PVDD LDO is PVDD OUT.

PVDD\_LDO is used to provide the necessary supply to PVDD\_IN and PVDD\_M\_IN (pad supply for master interfaces).

When an external supply is used, PVDD\_OUT must be connected to the ground. When the LDO output is connected to the ground, the chip switches off the PVDD\_LDO.

The PVDD\_LDO has a low-power mode, which is used automatically when the chip is in standby mode or suspend mode. It facilitates supply to HOST pads and GPIOS, and to detect wake-up signals coming from these interfaces.

Following are the PVDD LDO features:

- Low-Drop-Out voltage regulator powered by V<sub>DDP(VBUS)</sub> (external supply)
- Supports soft-start mode to limit inrush current during the initial charge of the external capacitance when the LDO is powered up
- · Current limiter to avoid damaging the output transistors

**Note**: When PVDD\_LDO is used, there must not be any load current drawn from PVDD\_LDO during the soft start of the PVDD\_LDO.

# 8.15.2.1.3 Contact interface - SCLDO LDO (PN7462 and PN7412 only)

The SCLDO provides a regulated voltage to the DC-to-DC converter, to enable class B operation when  $V_{\text{DDP(VBUS)}}$  is in between 2.7 V to 3.9 V.

Following are the contact interface features:

- Current limiter for short circuit protection
- Supports soft-start mode to limit the inrush current during the initial charge of the external capacitance when the LDO is powered up

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

# 8.15.2.1.4 Contact interface DC-to-DC converter (PN7462 and PN7412 only)

The PN7462 includes a DC-to-DC converter that supports class A and class B cards, when the input voltage  $V_{DDP(VBUSP)}$  is not sufficient.

The DC-to-DC converter is a capacitance voltage doubler. It takes power from the SCLDO. The DC-to-DC converter can be bypassed. Its output (VUP) is regulated between 3.3 V to 5.5 V.

The DC-to-DC converter can work in the following modes:

- Follower mode: This mode is used when V<sub>DDP(VBUSP)</sub> is high enough to provide the desired power to the VCC LDO
- Doubler mode: This mode is used when  $V_{\text{DDP(VBUSP)}}$  is not high enough to supply the requested  $V_{\text{CC}}$  output

The doubler mode is used in the following conditions:

- · Class A cards support
- Class B cards support, when V<sub>DDP(VBUSP)</sub> is less than 3.9 V

For class C cards, the DC-to-DC converter is always in a follower mode.

An external capacitor (470 nF) should be connected between SAM and SAP pins, to ensure the functioning of the DC-to-DC converter.

Table 22. SCLDO and DC-to-DC converter modes

| Supported card | V <sub>DDP</sub> (VBUSP)                | SCLCO mode    | DC-to-DC converter mode |
|----------------|-----------------------------------------|---------------|-------------------------|
| Class A        | > 3 V                                   | follower mode | doubler mode            |
| Class B        | 2.7 V < V <sub>DDP(VBUSP)</sub> < 3.9 V | LDO mode      | doubler mode            |
| Class B        | > 3.9 V                                 | follower mode | follower mode           |
| Class C        | > 2.7 V                                 | follower mode | follower mode           |

#### 8.15.2.1.5 VCC LDO (PN7462 and PN7412 only)

The VCC LDO supplies contact interface supply V<sub>CC</sub>.

Following are the VCC LDO features:

- · Low drop-out voltage regulator
- · Current limiter for chip and card protection
- · Automatic deactivation in case of overload

#### 8.15.2.1.6 TXLDO

The PN7462 family consists of an internal transmitter supply LDO. The TXLDO can be used to maintain a constant output voltage for the NFC interface.

The TXLDO is designed to protect the chip from voltage ripple introduced by the power supply on the pin VUP\_TX. It is powered through the pin VUP\_TX.

The programmable output voltages are: 3.0 V, 3.3 V, 3.6 V, 4.5 V, and 4.75 V.

For a given output voltage, VUP\_TX shall always be higher than 0.3 V. In other words, to supply a 3 V output, the minimum voltage to be applied on VUP\_TX is 3.3 V. If the voltage is not sufficient, then the voltage at the pin TVDD\_OUT follows the voltage at the pin VUP\_TX, lowered of 0.3 V.

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

When it is not used, TVDD\_OUT shall be connected to TVDD\_IN and VUP\_TX, and TX\_LDO shall be turned off. It must be ensured, that TVDD\_IN and TVDD\_OUT are never higher than VUP\_TX.

Following are the TXLDO features:

- Low-Drop-Out (TXLDO) voltage regulator
- Supports soft-start mode to limit inrush current during the initial charge of the external capacitance
- Current limiter to avoid damaging the output transistors

# 8.15.3 Power-up sequence



Table 23. Power-up sequence

| Symbol                    | Min  | Max | Description                              |
|---------------------------|------|-----|------------------------------------------|
| t <sub>VBUS;VUP_TX</sub>  | 0 µs | -   | VUP_TX must not be supplied before VBUS  |
| t <sub>VBUS;TVDD_IN</sub> | 0 µs | -   | TVDD_IN must not be supplied before VBUS |

VUP TX, TVDD IN must never rise before VBUS at any time.

TVDD\_IN shall be lower or equal to VUP\_TX.

#### 8.15.4 Power modes

The PN7462 family offers four different power modes, that enable the user to optimize its energy consumption. They are:

- · Hard power-down mode
- · Standby mode
- USB suspend mode
- · Active mode

#### 8.15.4.1 Active mode

In active mode, all functionalities are available and all IPs can be accessed. It is possible to configure the various clocks (IP clock, system clock) using register settings so that chip consumption is reduced. If IPs are not used, they can be disabled.

#### 8.15.4.2 Standby mode

In standby mode, only a reduced part of the digital and the analog is active. It reduces the chip power consumption. The possible wake-up sources are still powered.

The LFO clock is used to lower the energy needs.

**Active part in standby mode**: Main LDO is active, in a low-power mode, plus all configured wake-up sources.

Depending on the application requirements, it is possible to configure PVDD\_LDO in active mode, low-power mode or shut down mode when PN7462 family is going to standby mode. PVDD\_LDO is active in a low-power mode by default.

**Entering in standby mode**: The application code triggers standby mode. Before entering in standby mode, the PN7462 manages the deactivation of the contact card.

The PN7462 family has two internal temperature sensors. If these sensors detect an overheat, the chip is put into standby mode by the application firmware. It leaves the standby mode when both temperature sensors indicate that the temperature has come below the configured limit.

**Limitations**: Standby mode is not possible in the following cases:

- A host communication is in progress.
- A wake-up condition is fulfilled. For example, external NFC field presence is a wake-up source, and a field is detected.
- The NFC field detector is a possible wake-up source, and the NFC field detector is disabled.
- PVDD is **not** present.

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

#### 8.15.4.3 Suspend mode

In suspend mode, clock sources are stopped except LFO. It reduces the chip power consumption.

**Entering in suspend mode**: An interrupt indicates to the application firmware when no activity has been detected on the USB port for more that 3 ms. The application code triggers the suspend mode.

Before entering in suspend mode, the PN7462 manages automatically, the deactivation of the contact card.

**Limitations**: Suspend mode is prevented in the following cases:

- A host communication is in progress.
- A wake-up condition is fulfilled. For example, external RF field presence is a wake-up source, and a field is detected.
- The RF field detector is a possible wake-up source, and the RF field detector is disabled.
- · No voltage at pin PVDD.

#### 8.15.4.4 Wake-up from standby mode and suspend mode

PN7462 family can be woken-up from standby mode, and suspend mode, using the following means:

- Host Interface: SPI, HSUART, I<sup>2</sup>C, and USB if already selected before standby mode (SPI, HSUART, and I<sup>2</sup>C) or suspend mode (USB).
- RF field detection (presence of a reader or an NFC device in reader mode or P2P initiator)
- GPIO (configured as input)
  - To wake-up the device from Standby or Suspend mode, the transition on the GPIO must be from 0 to 1
- Contact card insertion, contact card removal (PN7462AUHN only)
- Interrupt generated on the auxiliary UART interface, through the interrupt pin (PN7462AUHN and PN7462AUEV only)
- Wake-up counter, for example to timely check for the presence of any contact or contactless card
- Current overconsumption on the PVDD\_OUT, voltage above 5 V on TVDD\_IN
- Temperature sensor: When the chip goes in to standby mode because of over-heating, and when the temperature goes below the sensor-configured value, it wakes-up automatically. Each temperature sensor can be configured separately.

It is possible to configure the sources as enabled or disabled.

#### 8.15.4.5 Hard Power-Down (HPD) mode

The Hard Power-Down (HPD) reduces the chip power consumption, by powering down most of its blocks. All clocks and LDOs are turned off, except the main LDO which is set in low-power mode.

**Entering in HPD mode**: If the RST\_N pin is set to low, the NFC controller enters in to Hard Power Down (HPD) mode. It also enters in to HPD mode if the  $V_{DDP(VBUS)}$  goes below the critical voltage necessary for the chip to work (2.3 V) and the auto HPD feature is enabled.

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

**Exiting the HPD mode**: The NFC controller leaves the HPD mode, when both RST\_N pin is set to high level and the  $V_{DDP(VBUS)}$  voltage is above 2.3 V.

# 8.15.5 Voltage monitoring

The voltage monitoring mode detects whether the voltage is within the operational conditions to enable a proper operation of the RF interface or the contact interface. The following power supplies are monitored: VBUS (two voltage monitors), VBUS\_P (one voltage monitor).

<u>Section 9.1.2</u> discusses about the minimum voltages necessary for NFC interface operation and <u>Section 9.1.3</u> for the contact interface operation.

Table 24. Threshold configuration for voltage monitor

| Voltage monitor | Threshold 1 | Threshold 2 | Threshold 3         |
|-----------------|-------------|-------------|---------------------|
| VBUSMON1        | 2.3 V       | 2.7 V       | n.a. <sup>[1]</sup> |
| VBUSMON2        | 2.7 V       | 4.0 V       | n.a. <sup>[1]</sup> |
| VBUSP           | 2.7 V       | 3.0 V       | 3.9 V               |

<sup>[1]</sup> n.a. means not applicable.

# 8.15.5.1 VBUS monitor

The PN7462 family includes up to two levels (2.3 V or 2.7 V) for monitoring the voltage on the VBUS pin. If this voltage falls below one of the selected levels, the BOD asserts an interrupt signal to the PCR. This signal may be enabled for interrupt in the interrupt enable register in the PCR, to cause a CPU interrupt. Alternatively, software can monitor the signal by reading a dedicated status register. Two threshold levels (2.3 V or 2.7 V) can be selected to cause a forced Hard Power-Down (HPD) of chip.

#### 8.15.5.2 VBUSP monitor

The PN7462 family includes three levels (2.7 V, 3.0 V, and 3.9 V) for monitoring the voltage on the VBUSP pin.

In addition to the above, the following applies to products with contact interface: When the voltage falls below the selected threshold value, and CT automatic deactivation is enabled in the PCR system register, hardware automatically de-activates the CT interface. An interrupt signal is also asserted to the PCR. This signal can be enabled for interrupt in the interrupt enable register in the PCR, to cause a CPU interrupt. Software must check VBUSP monitor levels by reading dedicated status registers before starting card activation sequence.

#### 8.15.5.3 PVDD LDO supply monitor

The PN7462 family includes up to two levels (VBUSMON2: 2.7 V or 4.0 V) for monitoring the voltage on the PVDD LDO input supply. If supply voltage is 4.0 V or above, PVDD LDO can be enabled. The software has to check whether the voltage is sufficient before enabling the LDO.

# 8.15.6 Temperature sensor

The PN7462 family power management unit provides temperature sensors, associated to the TX\_LDO. It detects problems that would result in high power consumption and heating, which could damage the chip and the user device.

Triggering levels are configurable. Following temperatures can be chosen: 135  $^{\circ}$ C, 130  $^{\circ}$ C, 125  $^{\circ}$ C, and 120  $^{\circ}$ C. By default, the temperature sensor is set to 120  $^{\circ}$ C.

Once the configured threshold is reached, an interrupt is generated. The application decides whether to enter standby or suspend mode. The triggering temperature sensor is indicated in the interrupt register.

Once the temperature goes below the configured threshold temperature, the NFC controller wakes up automatically.

# 8.16 System control

#### 8.16.1 Reset

PN7462 family has six possible sources for reset. The list of sources is described in Table 21.

Table 25. Reset sources

| Source                     | Description                                                                                                     |
|----------------------------|-----------------------------------------------------------------------------------------------------------------|
| software - PCR             | soft reset from the PCR peripheral                                                                              |
| software - Arm             | software reset form the Arm processor                                                                           |
| I <sup>2</sup> C interface | I <sup>2</sup> C Standard 3.0 defines a method to reset the chip via an I <sup>2</sup> C command <sup>[1]</sup> |
| watchdog                   | reset the chip if the watchdog threshold is not periodically reloaded                                           |
| VBUS voltage               | power-on reset sequence; if the voltage is above 2.3 V, reset the chip                                          |

<sup>[1]</sup> This feature can be disabled.

The watchdog reset, I<sup>2</sup>C reset and soft resets from PCR and Arm processor resets the chip except the PCR and the Arm debug interface. The Power-On Reset (POR) resets the complete chip including the PCR and Arm debug interface.

Upon reset, the processor executes the first instruction at address 0, which is initially the reset vector mapped from the boot block. At that point, all the processor and peripheral registers are initialized to predetermined values.

#### 8.16.2 Brown-Out Detection (BOD)

The PN7462 family includes up to two levels for monitoring the voltage on the VBUS pin. If this voltage falls below one of the selected voltages (2.3 V or 2.7 V), the BOD asserts an interrupt signal to the PCR. This signal can be enabled for interrupt in the interrupt enable register in the PCR, to cause a CPU interrupt. Alternatively, software can monitor the signal by reading a dedicated status register. Two threshold levels (2.3 V and 2.7 V) can be selected to cause a forced Hard Power-Down (HPD) of the chip.

#### 8.16.3 APB interface and AHB-Lite

All APB peripherals are connected to one APB bus.

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

The AHB-Lite connects the AHB masters. The AHB masters include the CPU bus of the Arm Cortex-M0, host interface, NFC interface, SPI interface to the flash memory. It also includes EEPROM memory, SRAM, ROM, and AHB to APB bridge.

#### 8.16.4 External interrupts

PN7462 family enables the use of 12 GPIOs as edge or level sensitive inputs (GPIO1 to GPIO12).

# 8.17 SWD debug interface

The Cortex-M0 processor-based devices use serial wire Arm CoreSight<sup>TM</sup> Debug technology. The PN7462 family is configured to support four break points and two watch points.

The SWD interface can be disabled for having code (or data) read/write access protection. A dedicated SWD disable bit is available in the protected area of the EEPROM memory. Once the SWD interface is disabled, it is not possible to enable it anymore.

#### 8.17.1 SWD interface features

- · Run control of the processor allowing to start and stop programs
- Single step one source or assembler line
- · Set breakpoints while the processor is running
- Read/write memory contents and peripheral registers on-the-fly
- · "printf" like debug messages through the SWD interface

# 9 Application design-in information

# 9.1 Power supply connection

The following table indicates the power sources for all the PN7462 family power inputs.

Table 26. Power supply connection

| Power inputs                              | Power sources                         | Comment                                                                                                                                                                |
|-------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VBUS                                      | external source                       |                                                                                                                                                                        |
| VBUSP                                     | external source;<br>connected to VBUS | VBUSP is connected to VBUS, with the addition of a decoupling capacitor                                                                                                |
| TVDD_IN                                   | external supply or using the TX_LDO   |                                                                                                                                                                        |
| PVDD_IN external supply or using PVDD_LDO |                                       | PVDD_LDO can be used, when $V_{DDP(VBUS)} > 4$ V. It makes a regulated 3.3 V supply available to GPIO and host interface pads, without the addition of an external LDO |
|                                           |                                       | for 1.8 V, external supply has to be used                                                                                                                              |
| PVDD_M_IN                                 | external supply or using PVDD_LDO     | PVDD_LDO can be used, when $V_{DDP(VBUS)} > 4$ V. It makes a regulated 3.3 V supply available to GPIO and host interface pads, without the addition of an external LDO |
|                                           |                                       | for 1.8 V, external supply has to be used                                                                                                                              |
| DVDD                                      | connected to the VDD output           | VDD provides 1.8 V stabilized supply, out of the MAIN_LDO                                                                                                              |

**Note:** When PVDD\_IN and PVDD\_M\_IN are externally supplied, PVDD\_OUT must be connected to ground, with a ground resistance of less than 10  $\Omega$ .

# 9.1.1 Powering up the microcontroller



2. Two possibilities for powering the pad interfaces (PVDD IN and PVDD M IN (3)).

Remark: The capacitance must be chosen so that the capacitance value is correct at 5 V

Figure 37. Powering up the microcontroller

The schematics in Figure 37 describe the power supply of the chip (V<sub>DDP(VBUS)</sub>), including the digital blocks supply (DVDD). It indicates two possibilities to supply the pads, using the internal LDO, or using an external supply. The internal LDO requires that V<sub>DDP(VBUS)</sub> > 4 V. It avoids the requirement of a separate LDO when V<sub>DDP(VBUS)</sub> has a sufficient voltage.

Power supply is available to pads through PVDD IN (host interface). Similarly, power supply is available to master interface pads through PVDD M IN. When PVVD LDO is used, maximum total current available from PVDD OUT for the pads supply is 30 mA.

When an external source is used for PVDD IN and PVDD M IN, PVDD OUT must be connected to the ground, with a ground resistance of less than 10  $\Omega$ .

#### 9.1.2 Powering up the contactless interface

Powering of contactless interface is done though TVDD IN. Internal LDO (TXLDO) or external supply can be used.



The capacitance value must be chosen so that the capacitance value is correct at 5 V.

- 1. Using TXLDO
- 2. Without using TXLDO

Figure 38. Powering up the contactless interface using a single power supply



The capacitance value must be chosen so that the capacitance value is correct at 5 V.

- 1. Using TXLDO.
- 2. Without using TXLDO.

Figure 39. Powering up the contactless interface using an external RF transmitter supply

**Note:** The TVDD\_OUT pin must not be left floating. It should be at the same voltage as the TVDD\_IN pin.

The power design must be designed properly to be able to deliver a clean power supply voltage

In any case (external TVDD or internal TX\_LDO internal supply), TVDD\_IN supply must be stable before turning on the RF field. The capacitor shall be 6.8  $\mu$ F or higher (up to 10  $\mu$ F)

Every noise level on top of the supply voltage can disturb the RF communication performance of the PN7462 family. Therefore, special attention must be paid to the filtering circuit.

PN7462\_FAM

All information provided in this document is subject to legal disclaimers

When powering up the device through the USB interface, TVDD capacitor value shall be chosen so that the maximum capacitance on VBUS remains as per the USB specification.

# 9.1.3 Powering up the contact interface



1. The capacitances values must be chosen so that the capacitance values are correct at 5.6 V. Figure 40. Powering up the contact interface

Contact interface is powered through VBUSP. VBUSP must be connected to VBUS, as per the schematic in Figure 40.

In order to provide the right voltage needed for the various ISO/IEC 7816 contact card classes (A, B, or C), the following voltages are needed:

- V<sub>DDP(VBUSP)</sub> > 2.7 V: Support of class B and class C contact cards
- V<sub>DDP(VBUSP)</sub> > 3 V: Support of class A contact cards

Remark: To support class A cards, DC-to-DC converter is used. To support class B cards with  $V_{DDP(VBUSP)}$  < 3.9 V, DC-to-DC converter is used.

Figure 41 indicates the method to connect the pins related to contact interfaces, when no contact interface is used.



Figure 41. Contact interface power supply connection when contact interface is not used

PN7462\_FAM

All information provided in this document is subject to legal disclaimers

# 9.2 Connecting the USB interface



The resistor R<sub>s</sub> is used to minimize the impact of transient responses on the USB line.

When the USB interface is not used, the USB\_VBUS pin shall be connected to the ground.

# 9.3 Connecting the contact interface

The following diagrams indicate the method to connect the contact interface, when the contact interface is used, and when it is not used.



- 1. To place close to C1 (VCC) pin of the card connector, with good connection to the ground.
- 2. Place close to VCC pin, with good connection to GNDC.

Figure 43. Connecting the contact interface



# 9.4 Connecting the RF interface



# 9.5 Unconnected I/Os

When not used, the following pins need to be "not connected":

- I2C Master interface: I2CM SDA, I2CM SCL
- SPI Master interface: SPIM\_SSN, SPIM\_SCLK, SPIM\_MOSI, SPIM\_MISO
- AUX interface: INT\_AUX, IO\_AUX, CLK\_AUX (PN7462 only)

Pads have to be configured in GPIO mode, pad input and output driver need to be disabled.

# 10 Limiting values

#### Table 27. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                       | Conditions                                        | Min | Max  | Unit |
|------------------|---------------------------------|---------------------------------------------------|-----|------|------|
| V <sub>ESD</sub> | electrostatic discharge voltage | human body model (HBM) <sup>[1]</sup>             |     |      |      |
|                  |                                 | on card pins IO, RST, VCC, AUX1, CLK, AUX2, PRESN | -12 | +12  | kV   |
|                  |                                 | on all pins except contact interface pins         | -2  | +2   | kV   |
|                  |                                 | charged device model (CDM) <sup>[2]</sup>         |     |      |      |
|                  |                                 | on all pins                                       | -1  | +1   | kV   |
| T <sub>stg</sub> | storage temperature             | non-operating                                     | -55 | +150 | °C   |
| $T_{j(max)}$     | maximum junction temperature    |                                                   | -   | +125 | °C   |
| P <sub>tot</sub> | total power dissipation         | reader mode; V <sub>DDP(VBUS)</sub> = 5.5 V       | -   | 1050 | mW   |

<sup>[1]</sup> According to ANSI/ESDA/JEDEC JS-001.

# Table 28. Limiting values for GPIO1 to GPIO12

| Symbol | Parameter     | Conditions | Min  | Max | Unit |
|--------|---------------|------------|------|-----|------|
| Vi     | input voltage |            | -0.3 | 4.2 | V    |

# Table 29. Limiting values for I<sup>2</sup>C master pins (i2cm\_sda, i2cm\_scl)

| Symbol         | Parameter     | Conditions | Min  | Max | Unit |
|----------------|---------------|------------|------|-----|------|
| V <sub>i</sub> | input voltage |            | -0.3 | 4.2 | V    |

#### Table 30. Limiting values for SPI master pins ( spim\_nss, spim\_miso, spim\_mosi and spi\_clk)

| Symbol | Parameter     | Conditions | Min  | Max | Unit |
|--------|---------------|------------|------|-----|------|
| Vi     | input voltage |            | -0.3 | 4.2 | V    |

# Table 31. Limiting values for host interfaces atx\_a, atx\_b, atx\_c, atx\_d in all configurations (USB, HSUART, SPI and $I^2C$ )

| Symbol | Parameter     | Conditions | Min  | Max | Unit |
|--------|---------------|------------|------|-----|------|
| Vi     | input voltage |            | -0.3 | 4.2 | V    |

<sup>[2]</sup> According to ANSI/ESDA/JEDEC JS-002.

Table 32. Limiting values for crystal oscillator

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol          | Parameter                | Conditions   | Min | Max | Unit |
|-----------------|--------------------------|--------------|-----|-----|------|
| V <sub>IH</sub> | high-level input voltage | XTAL1, XTAL2 | 0   | 2.2 | V    |

#### Table 33. Limiting values for power supply

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                  | Parameter                             | Conditions                                                 |     | Min  | Max | Unit |
|-------------------------|---------------------------------------|------------------------------------------------------------|-----|------|-----|------|
| V <sub>DDP(VBUS)</sub>  | power supply voltage on pin VBUS      |                                                            | [1] | -0.3 | 7   | V    |
| V <sub>DDP(VBUSP)</sub> | power supply voltage on pin VBUSP     |                                                            | [1] | -0.3 | 7   | V    |
| pin supply v            | voltage for host interface and GPIOs  | (on pin PVDD_IN)                                           |     |      |     |      |
| $V_{DD(PVDD)}$          | PVDD supply voltage                   | on pin PVDD_IN; power supply for host interfaces and GPIOs | [1] | -0.3 | 4.2 | V    |
| pin supply v            | roltage for master interfaces (on pin | PVDD_M_IN)                                                 |     |      |     |      |
| $V_{DD(PVDD)}$          | PVDD supply voltage                   | on pin PVDD_M_IN; power supply for master interfaces       | [1] | -0.3 | 4.2 | V    |
| RF interface            | LDO (pin VUP_TX)                      |                                                            |     | ı    |     |      |
| V <sub>I(LDO)</sub>     | LDO input voltage                     | for RF interface LDO                                       | [1] | -0.3 | 7   | V    |
| RF transmit             | ter (pin TVDD_IN)                     |                                                            |     |      |     |      |
| V <sub>DD(TVDD)</sub>   | TVDD supply voltage                   | for RF interface transmitter                               | [1] | -0.3 | 6   | V    |

<sup>[1]</sup> Maximum/minimum voltage above the maximum operating range and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter life time of the device.

# Table 34. Limiting values for contact interface

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol          | Parameter                | Conditions                               | Min  | Max  | Unit |
|-----------------|--------------------------|------------------------------------------|------|------|------|
| V <sub>IH</sub> | high-level input voltage | on card pins IO, RST, AUX1,<br>AUX2, CLK | -0.3 | 5.75 | V    |

Table 35. Protection and limitations for contact interface

| Symbol            | Parameter                          | Conditions                                   | Min | Тур | Max | Unit |
|-------------------|------------------------------------|----------------------------------------------|-----|-----|-----|------|
| I <sub>Olim</sub> | output current limit on IO, C4, C8 | class A, B, C                                | 5   | 8   | 15  | mA   |
| I <sub>sd</sub>   | shutdown current                   | on pin V <sub>CC</sub> = 5 V                 | 70  | 85  | 110 | mA   |
|                   |                                    | on pin V <sub>CC</sub> = 3 V (doubler mode)  | 75  | 90  | 110 | mA   |
|                   |                                    | on pin V <sub>CC</sub> = 3 V (follower mode) | 75  | 90  | 110 | mA   |
|                   |                                    | on pin V <sub>CC</sub> = 1.8 V               | 60  | 70  | 90  | mA   |

# Table 36. Limiting values for RF interface

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol         | Parameter     | Conditions          | Min | Max | Unit |
|----------------|---------------|---------------------|-----|-----|------|
| V <sub>i</sub> | input voltage | on pins RXN and RXP | 0   | 2.2 | V    |

1. Maximum/minimum voltage above the maximum operating range and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter life time of the device.

Table 37. Limiting values for USB interface

| Symbol               | Parameter               | Conditions |     | Min  | Max | Unit |
|----------------------|-------------------------|------------|-----|------|-----|------|
| $V_{DDP(USB\_VBUS)}$ | Voltage on pin USB_VBUS |            | [1] | -0.3 | 7   | V    |

[1] Maximum/minimum voltage above the maximum operating range and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter life time of the device.

# 11 Recommended operating conditions

Table 38. Operating conditions

| Symbol                 | Parameter                                          | Conditions                                                                                                 | Min  | Тур | Max  | Unit |
|------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| T <sub>amb</sub>       | ambient temperature                                | JDEC PCB - 0.5                                                                                             | -40  | 25  | 85   | °C   |
| V <sub>DDP(VBUS)</sub> | power supply voltage on pin VBUS                   | external PVDD supply, card<br>emulation and passive target<br>(PLM)                                        | 2.3  | -   | 5.5  | V    |
|                        |                                                    | external PVDD supply, reader mode, NFC initiator and passive/ active target mode (ALM and PLM)             | 2.7  | -   | 5.5  | V    |
|                        |                                                    | internal PVDD_LDO supply,<br>reader mode, NFC initiator and<br>passive/active target mode (ALM<br>and PLM) | 4    | -   | 5.5  | V    |
| $V_{DDP(VBUSP)}$       | power supply voltage on pin VBUSP                  | class B and class C contact card                                                                           | 2.7  | -   | 5.5  | V    |
|                        |                                                    | class A, class B, and class C contact card                                                                 | 3    | -   | 5.5  | V    |
| host interfac          | e and GPIOs pin power supply (pin                  | PVDD_IN)                                                                                                   | '    |     |      |      |
| V <sub>DD(PVDD)</sub>  | PVDD supply voltage                                | for digital pins                                                                                           |      |     |      |      |
|                        |                                                    | 1.8 V pin supply                                                                                           | 1.65 | 1.8 | 1.95 | V    |
|                        |                                                    | 3.3 V pin supply                                                                                           | 3    | 3.3 | 3.6  | V    |
| SPI master a           | and I <sup>2</sup> C master interfaces pin power s | supply (on pin PVDD_M_IN)                                                                                  |      |     |      |      |
| V <sub>DD(PVDD)</sub>  | PVDD supply voltage                                | for master pins                                                                                            |      |     |      |      |
|                        |                                                    | 1.8 V pin supply                                                                                           | 1.65 | 1.8 | 1.95 | V    |
|                        |                                                    | 3.3 V pin supply                                                                                           | 3    | 3.3 | 3.6  | V    |
| RF interface           | LDO (pin VUP_TX)                                   |                                                                                                            | · ·  | (   |      |      |
| $V_{I(LDO)}$           | LDO input voltage                                  | TX_LDO supply for powering up RF interface                                                                 | 3    | 5   | 5.5  | V    |
| RF interface           | transmitter                                        |                                                                                                            |      |     |      |      |
| I <sub>DD(TVDD)</sub>  | TVDD supply current                                | on pin TVDD IN                                                                                             | _    | _   | 250  | mA   |

PN7462 family

NFC Cortex-M0 microcontroller

# 12 Thermal characteristics

# Table 39. Thermal characteristics

| Symbol               | Parameter                                                        | Conditions                                                            | Typical VFBGA64 package | Typical HVQFN64 package | Unit |
|----------------------|------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------|-------------------------|------|
| $R_{th(j-a)}$        | thermal resistance<br>from junction to<br>ambient                | in free air with exposed pad<br>soldered on a four-layer JEDEC<br>PCB | 53.4                    | 40.0                    | °K/W |
| $\Psi_{	ext{j-top}}$ | thermal<br>characterization<br>parameter from<br>junction to top | not dependend on PCB                                                  | 11.2                    | 5.75                    | °K/W |

# 13 Characteristics

# 13.1 Static characteristics

Table 40. Static characteristics for RST\_N input pin

Data are given for  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified

| Symbol          | Parameter                | Conditions            | Min | Тур | Max                    | Unit |
|-----------------|--------------------------|-----------------------|-----|-----|------------------------|------|
| V <sub>IH</sub> | high-level input voltage |                       | 1.1 | -   | V <sub>DDP(VBUS)</sub> | V    |
| V <sub>IL</sub> | low-level input voltage  |                       | 0   | -   | 0.4                    | V    |
| I <sub>IH</sub> | high-level input current | $V_i = V_{DDP(VBUS)}$ | -   | -   | 1                      | μA   |
| I <sub>IL</sub> | low-level input current  | V <sub>i</sub> = 0 V  | -1  | -   | -                      | μA   |
| C <sub>in</sub> | input capacitance        |                       | -   | 5   | -                      | pF   |

Table 41. Static characteristics for IRQ output pin

Data are given for T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified

| Symbol                 | Parameter                 | Conditions                          | Min                        | Тур | Max                  | Unit |
|------------------------|---------------------------|-------------------------------------|----------------------------|-----|----------------------|------|
| V <sub>OH</sub>        | high-level output voltage | I <sub>OH</sub> < 3 mA              | V <sub>PVDD_IN</sub> - 0.4 | -   | V <sub>PVDD_IN</sub> | V    |
| V <sub>OL</sub>        | low-level output voltage  | I <sub>OL</sub> < 3 mA              | 0                          | -   | 0.4                  | V    |
| C <sub>L</sub>         | load capacitance          |                                     | -                          | -   | 20                   | pF   |
| R <sub>pull-down</sub> | extra pull-down           | extra pull-down is activated in HDP | 0.45                       | -   | 0.8                  | ΜΩ   |

Table 42. Static characteristics for DWL\_REQ

| Symbol          | Parameter                | Conditions                    | Min                            | Тур | Max                            | Unit |
|-----------------|--------------------------|-------------------------------|--------------------------------|-----|--------------------------------|------|
| V <sub>IH</sub> | high-level input voltage | VV <sub>PVDD_IN</sub> = 1.8 V | 0.65 ×<br>V <sub>PVDD_IN</sub> | -   | -                              | V    |
| $V_{IL}$        | high-level input voltage | VV <sub>PVDD_IN</sub> = 1.8 V | -                              | -   | 0.35 ×<br>V <sub>PVDD_IN</sub> | V    |
| V <sub>IH</sub> | high-level input voltage | VV <sub>PVDD_IN</sub> = 3.3 V | 2                              | -   | -                              | V    |
| V <sub>IL</sub> | high-level input voltage | VV <sub>PVDD_IN</sub> = 3.3 V | -                              | -   | 0.8                            | V    |
| I <sub>IH</sub> | high-level input current | V <sub>I</sub> = PVDD_IN      | -                              | -   | 1                              | μΑ   |
| I <sub>IL</sub> | low-level input current  | V <sub>I</sub> = 0 V          | -1                             | -   | -                              | μΑ   |
| C <sub>L</sub>  | load capacitance         |                               | -                              | 5   | -                              | pF   |

### 13.1.1 GPIO static characteristics

Table 43. Static characteristics for GPIO1 to GPIO21

| Symbol                | Parameter                            | Conditions                                                                                    | Min                            | Тур | Max                         | Unit |
|-----------------------|--------------------------------------|-----------------------------------------------------------------------------------------------|--------------------------------|-----|-----------------------------|------|
| V <sub>OH</sub>       | high-level output voltage            | I <sub>OH</sub> < 3 mA                                                                        | V <sub>PVDD_IN</sub> - 0.4     | -   | $V_{PVDD\_IN}$              | V    |
| V <sub>OL</sub>       | low-level output voltage             | I <sub>OH</sub> < 3 mA                                                                        | 0                              | -   | 0.4                         | V    |
| V <sub>IH</sub>       | high-level input voltage             | V <sub>PVDD_IN</sub> = 3.3 V                                                                  | 2                              | -   | -                           | V    |
|                       |                                      | V <sub>PVDD_IN</sub> = 1.8 V                                                                  | 0.65 ×<br>V <sub>PVDD_IN</sub> | -   | -                           | V    |
| V <sub>IL</sub>       | low-level input voltage              | V <sub>PVDD_IN</sub> = 3.3 V                                                                  | -                              | -   | 0.8                         | V    |
|                       |                                      | V <sub>PVDD_IN</sub> = 1.8 V                                                                  | -                              | -   | 0.35 × V <sub>PVDD_IN</sub> | V    |
| $V_{hys}$             | hysteresis voltage                   | $V_{PVDD\_IN}$ = 1.8 V and $V_{PVDD\_IN}$ = 3.3 V                                             | 0.1 ×<br>V <sub>PVDD_IN</sub>  | -   | -                           | V    |
| l <sub>oz</sub>       | OFF-state output current             | $V_O = 0 \text{ V}; V_O = V_{PVDD\_IN}; \text{ on-chip pull-up/pull-down resistors}$ disabled | -                              | -   | 1000                        | nA   |
| R <sub>pd</sub> pull- | pull-down resistance                 | V <sub>PVDD_IN</sub> = 3.3 V                                                                  | 65                             | 90  | 120                         | kΩ   |
|                       |                                      | V <sub>PVDD_IN</sub> = 1.8 V                                                                  | 65                             | 90  | 120                         | kΩ   |
| R <sub>pu</sub>       | pull-up resistance                   | V <sub>PVDD_IN</sub> = 3.3 V                                                                  | 65                             | 90  | 120                         | kΩ   |
|                       |                                      | V <sub>PVDD_IN</sub> = 1.8 V                                                                  | 65                             | 90  | 120                         | kΩ   |
| I <sub>OSH</sub>      | short circuit current<br>output high | Drive high; cell connected to ground; V <sub>PVDD_IN</sub> = 3.3 V                            | -                              | -   | 58                          | mA   |
|                       |                                      | Drive low; cell connected to PVDD_IN; V <sub>PVDD_IN</sub> = 1.8 V                            | -                              | -   | 30                          | mA   |
| I <sub>OSL</sub>      | short circuit current output low     | V <sub>OH</sub> = V <sub>PVDD_IN</sub> = 3.3<br>V                                             | -                              | -   | 54                          | mA   |
|                       |                                      | V <sub>OH</sub> = V <sub>PVDD_IN</sub> = 1.8<br>V                                             | -                              | -   | 37                          | mA   |
| I <sub>IL</sub>       | low-level input current              | V <sub>I</sub> = 0 V                                                                          | -1                             | -   | -                           | μΑ   |
| Іін                   | high-level input current             | $V_I = V_{PVDD\_IN}$                                                                          | -                              | -   | 1                           | μΑ   |
| I <sub>ОН</sub>       | high-level output current            | $V_{OH} = V_{PVDD\_IN}$                                                                       | -                              | -   | 3                           | mA   |
| I <sub>OL</sub>       | low-level output current             | V <sub>OL</sub> = 0 V                                                                         | -                              | -   | 3                           | mA   |

# 13.1.2 Static characteristics for I<sup>2</sup>C master

Table 44. Static characteristics for I<sup>2</sup>CM\_SDA, I<sup>2</sup>CM\_SCL - S

| Symbol          | Parameter                 | Conditions                | Min                             | Тур | Max                             | Unit |
|-----------------|---------------------------|---------------------------|---------------------------------|-----|---------------------------------|------|
| V <sub>OH</sub> | high-level output voltage | I <sub>OH</sub> < 3 mA    | 0.7 ×<br>V <sub>PVDD_M_IN</sub> | -   | V <sub>PVDD_M_IN</sub>          | V    |
| V <sub>OL</sub> | low-level output voltage  | I <sub>OL</sub> < 3 mA    | 0                               | -   | 0.4                             | V    |
| C <sub>L</sub>  | load capacitance          |                           | -                               | -   | 10                              | pF   |
| V <sub>IH</sub> | High-level input voltage  |                           | 0.7 ×<br>V <sub>PVDD_M_IN</sub> | -   | -                               | V    |
| V <sub>IL</sub> | low-level input voltage   |                           | -                               | -   | 0.3 ×<br>V <sub>PVDD_M_IN</sub> | V    |
| I <sub>IH</sub> | high-level input current  | $V_{I} = V_{PVDD\_M\_IN}$ | -                               | -   | 1                               | μΑ   |
| I <sub>IL</sub> | low-level input current   | V <sub>I</sub> = 0 V      | -1                              | -   | -                               | μΑ   |
| C <sub>in</sub> | input capacitance         |                           | -                               | 5   | -                               | pF   |

#### 13.1.3 Static characteristics for SPI master

### Table 45. Static characteristics for SPIM\_MOSI

| Symbol          | Parameter                 | Conditions             | Min                          | Тур | Max                    | Unit |
|-----------------|---------------------------|------------------------|------------------------------|-----|------------------------|------|
| V <sub>OH</sub> | high-level output voltage | I <sub>OH</sub> < 3 mA | V <sub>PVDD_M_IN</sub> - 0.4 | -   | V <sub>PVDD_M_IN</sub> | V    |
| V <sub>OL</sub> | low-level output voltage  | I <sub>OL</sub> < 3 mA | 0                            | -   | 0.4                    | V    |
| C <sub>L</sub>  | load Capacitance          |                        | -                            | -   | 20                     | pF   |

### Table 46. Static characteristics for SPIM\_NSS

| Symbol          | Parameter                 | Conditions             | Min                          | Тур | Max                    | Unit |
|-----------------|---------------------------|------------------------|------------------------------|-----|------------------------|------|
| V <sub>OH</sub> | high-level output voltage | I <sub>OH</sub> < 3 mA | V <sub>PVDD_M_IN</sub> - 0.4 | -   | V <sub>PVDD_M_IN</sub> | V    |
| V <sub>OL</sub> | low-level output voltage  | I <sub>OL</sub> < 3 mA | 0                            | -   | 0.4                    | V    |
| C <sub>L</sub>  | load Capacitance          |                        | -                            | -   | 20                     | pF   |

## Table 47. Static characteristics for SPIM\_MISO

| Symbol          | Parameter                | Conditions                     | Min                           | Тур | Max                           | Unit |
|-----------------|--------------------------|--------------------------------|-------------------------------|-----|-------------------------------|------|
| V <sub>IH</sub> | high-level input voltage | V <sub>PVDD_M_IN</sub> = 1.8 V | 0.65 × V <sub>PVDD_M_IN</sub> | 1 - | -                             | V    |
| V <sub>IL</sub> | low-level input voltage  | V <sub>PVDD_M_IN</sub> = 1.8 V | -                             | -   | 0.35 × V <sub>PVDD_M_IN</sub> | V    |
| V <sub>IH</sub> | high-level input voltage | V <sub>PVDD_M_IN</sub> = 3.3 V | 2                             | -   | -                             | V    |
| V <sub>IL</sub> | low-level input voltage  | V <sub>PVDD_M_IN</sub> = 3.3 V | -                             | -   | 0.8                           | V    |
| I <sub>IH</sub> | high-level input current | $V_i = V_{PVDD\_M\_IN}$        | -                             | -   | 1                             | μA   |
| I <sub>IL</sub> | low-level input current  | V <sub>i</sub> = 0 V           | -1                            | -   | -                             | μA   |
| C <sub>in</sub> | input capacitance        |                                | -                             | 5   | -                             | pF   |

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

Table 48. Static characteristics for SPI\_SCLK

| Symbol          | Parameter                 | Conditions             | Min                          | Тур | Max                    | Unit |
|-----------------|---------------------------|------------------------|------------------------------|-----|------------------------|------|
| V <sub>OH</sub> | high-level output voltage | I <sub>OH</sub> < 3 mA | V <sub>PVDD_M_IN</sub> - 0.4 | -   | V <sub>PVDD_M_IN</sub> | V    |
| V <sub>OL</sub> | low-level output voltage  | I <sub>OL</sub> < 3 mA | 0                            | -   | 0.4                    | V    |
| C <sub>L</sub>  | load capacitance          |                        | -                            | -   | 20                     | pF   |

### 13.1.4 Static characteristics for host interface

Table 49. Static characteristics for ATX\_ used as SPI\_NSS, ATX\_ used as I<sup>2</sup>CADR0, ATX\_ used as SPI\_SCK, ATX\_ used as SPI\_MOSI

| Symbol          | Parameter                | Conditions                   | Min                           | Тур | Max                           | Unit |
|-----------------|--------------------------|------------------------------|-------------------------------|-----|-------------------------------|------|
| V <sub>IH</sub> | high-level input voltage | V <sub>PVDD_IN</sub> = 1.8 V | 0.65 × V <sub>PVDD_M_IN</sub> | -   | -                             | ٧    |
| V <sub>IL</sub> | low-level input voltage  | V <sub>PVDD_IN</sub> = 1.8 V | -                             | -   | 0.35 × V <sub>PVDD_M_IN</sub> | V    |
| V <sub>IH</sub> | high-level input voltage | V <sub>PVDD_IN</sub> = 3.3 V | 2                             | -   | -                             | V    |
| V <sub>IL</sub> | low-level input voltage  | V <sub>PVDD_IN</sub> = 3.3 V | -                             | -   | 0.8                           | ٧    |
| I <sub>IH</sub> | high-level input current | $V_i = V_{PVDD\_IN}$         | -                             | -   | 1                             | μΑ   |
| I <sub>IL</sub> | low-level input current  | V <sub>i</sub> = 0 V         | -1                            | -   | -                             | μΑ   |
| C <sub>in</sub> | input capacitance        |                              | -                             | 5   | -                             | pF   |

### Table 50. Static characteristics of ATX used as I<sup>2</sup>CSDA, ATX used as I<sup>2</sup>CSCL

| Symbol          | Parameter                 | Conditions             | Min                        | Тур | Max                        | Unit |
|-----------------|---------------------------|------------------------|----------------------------|-----|----------------------------|------|
| V <sub>OH</sub> | high-level output voltage | I <sub>OH</sub> < 3 mA | 0.7 × V <sub>PVDD_IN</sub> | -   | V <sub>PVDD_IN</sub>       | V    |
| V <sub>OL</sub> | low-level output voltage  | I <sub>OL</sub> < 3 mA | 0                          | -   | 0.4                        | V    |
| C <sub>L</sub>  | load capacitance          |                        | -                          | -   | 10                         | pF   |
| V <sub>IH</sub> | high-level input voltage  |                        | 0.7 × V <sub>PVDD_IN</sub> | -   | -                          | V    |
| V <sub>IL</sub> | low-level input voltage   |                        | -                          | -   | 0.3 × V <sub>PVDD_IN</sub> | V    |
| I <sub>IH</sub> | high-level input current  | $V_i = V_{PVDD\_IN}$   | -                          | -   | 1                          | μΑ   |
| I <sub>IL</sub> | low-level input current   | V <sub>i</sub> = 0 V   | -1                         | -   | -                          | μΑ   |
| C <sub>in</sub> | Input capacitance         |                        | -                          | 5   | -                          | pF   |
|                 |                           |                        |                            |     |                            |      |

Table 51. Static characteristics of ATX\_ used as SPIMISO

| Symbol          | Parameter                 | Conditions             | Min                        | Тур | Max                  | Unit |
|-----------------|---------------------------|------------------------|----------------------------|-----|----------------------|------|
| V <sub>OH</sub> | high-level output voltage | I <sub>OH</sub> < 3 mA | V <sub>PVDD_IN</sub> - 0.4 | -   | V <sub>PVDD_IN</sub> | V    |
| V <sub>OL</sub> | low-level output voltage  | I <sub>OL</sub> < 3 mA | 0                          | -   | 0.4                  | V    |
| C <sub>L</sub>  | load capacitance          |                        | -                          | -   | 20                   | pF   |

Table 52. USB characteristics

Data are given for T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified

| Symbol                 | Parameter                                                                | Conditions                                                             | Min | Тур | Max                  | Unit |
|------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|----------------------|------|
| l <sub>OZ</sub>        | OFF-state output current                                                 | 0 V < V <sub>i</sub> < 3.3 V                                           | -10 | -   | 10                   | μA   |
| V <sub>DDP(VBUS)</sub> | power supply voltage on pin VBUS                                         |                                                                        | 4   | -   | 5.5                  | V    |
| $V_{DI}$               | differential input sensitivity voltage                                   | (D+) - (D-)                                                            | 0.2 | -   | -                    | V    |
| $V_{CM}$               | differential common mode voltage range                                   | includes V <sub>DI</sub> range                                         | 0.8 | -   | 2.5                  | V    |
| V <sub>th(rs)se</sub>  | single-ended receiver<br>switching threshold<br>voltage                  |                                                                        | 0.8 | -   | 2                    | V    |
| V <sub>OL</sub>        | low-level output voltage                                                 | for low-speed or full-speed; R <sub>L</sub> of 1.5 k $\Omega$ to 3.6 V | -   | -   | 0.3                  | V    |
| V <sub>OH</sub>        | high-level output voltage                                                | driven; for low-speed or full-speed; $R_L$ of 15 k $\Omega$ to GND     | 2.8 | -   | V <sub>PVDD_IN</sub> | V    |
| C <sub>trans</sub>     | transceiver capacitance                                                  | pin to GND                                                             | -   | 15  | -                    | pF   |
| Z <sub>DRV</sub>       | driver output impedance<br>for driver which is not<br>high-speed capable | with 33 Ω series resistor; steady state drive                          | 28  | -   | 44                   | Ω    |
| V <sub>CRS</sub>       | output signal crossover voltage                                          |                                                                        | 1.3 | -   | 2                    | V    |

# Table 53. Static characteristics of HSU\_TX and HSU RTS pin Data are given for $T_{amb}$ = -40 °C to +85 °C; unless otherwise specified

| Symbol          | Parameter                 | Conditions             | Min                        | Тур | Max                  | Unit |
|-----------------|---------------------------|------------------------|----------------------------|-----|----------------------|------|
| V <sub>OH</sub> | high-level output voltage | I <sub>OH</sub> < 3 mA | V <sub>PVDD_IN</sub> - 0.4 | -   | V <sub>PVDD_IN</sub> | V    |
| V <sub>OL</sub> | low-level output voltage  | I <sub>OL</sub> < 3 mA | 0                          | -   | 0.4                  | V    |
| C <sub>L</sub>  | load capacitance          |                        | -                          | -   | 20                   | pF   |

Table 54. Static characteristics of HSU\_RX, HSU\_CTS

Data are given for  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified

| Symbol          | Parameter                | Conditions                     | Min                         | Тур | Max                         | Unit |
|-----------------|--------------------------|--------------------------------|-----------------------------|-----|-----------------------------|------|
| V <sub>IH</sub> | high-level input voltage | V <sub>PVDD_M_IN</sub> = 1.8 V | 0.65 × V <sub>PVDD_IN</sub> | -   | -                           | V    |
| V <sub>IL</sub> | low-level input voltage  | V <sub>PVDD_M_IN</sub> = 1.8 V | -                           | -   | 0.35 × V <sub>PVDD_IN</sub> | V    |
| V <sub>IH</sub> | high-level input voltage | $V_{PVDD\_M\_IN} = 3.3 V$      | 2                           | -   | -                           | V    |
| V <sub>IL</sub> | low-level input voltage  | $V_{PVDD\_M\_IN} = 3.3 V$      | -                           | -   | 0.8                         | V    |
| I <sub>IH</sub> | high-level input current |                                | -                           | -   | 1                           | μA   |
| I <sub>IL</sub> | low-level input current  |                                | -1                          | -   | -                           | μA   |

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

Table 54. Static characteristics of HSU\_RX, HSU\_CTS...continued Data are given for T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified

| Symb           | ol | Parameter        | Conditions | Min | Тур | Max | Unit |
|----------------|----|------------------|------------|-----|-----|-----|------|
| C <sub>L</sub> |    | load capacitance |            | -   | 5   | -   | pF   |

#### 13.1.5 Clock static characteristics

Table 55. Static characteristics of XTAL pin (XTAL1, XTAL2)

 $T_{amb}$  = -40 °C to +85°C

| Symbol          | Parameter <sup>[1]</sup>   | Conditions           | Min | Typ <sup>[2]</sup> | Max      | Unit |
|-----------------|----------------------------|----------------------|-----|--------------------|----------|------|
| Input cloc      | k characteristics on XTAL  | .1 when using PLL    |     |                    |          |      |
| $V_{i(p-p)}$    | peak-to-peak input voltage |                      | 0.2 | -                  | 1.65     | V    |
| XTAL pin        | characteristics XTAL PLL   | input                |     |                    | '        | -    |
| I <sub>IH</sub> | high-level input current   | $V_i = V_{DD}$       | -   | -                  | 1        | μA   |
| I <sub>IL</sub> | low-level input current    | V <sub>i</sub> = 0 V | -1  | -                  | -        | μA   |
| Vi              | input voltage              |                      | -   | -                  | $V_{DD}$ | V    |
| V <sub>AL</sub> | input voltage amplitude    |                      | 200 | -                  | -        | mV   |
| C <sub>in</sub> | input capacitance          | all power modes      | -   | 2                  | -        | pF   |
| Pin chara       | cteristics for 27.12 MHz c | ystal oscillator     |     | <u> </u>           |          | '    |
| C <sub>in</sub> | input capacitance          | pin XTAL1            | -   | 2                  | -        | pF   |
| C <sub>in</sub> | input capacitance          | pin XTAL2            | -   | 2                  | -        | pF   |
|                 |                            |                      |     |                    |          |      |

### 13.1.6 Static characteristics - power supply

Table 56. Static characteristics for power supply

Data are given for T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified

| Symbol                    | Parameter                            | Conditions                                                       | Min | Тур | Max | Unit     |
|---------------------------|--------------------------------------|------------------------------------------------------------------|-----|-----|-----|----------|
| I <sub>DDP(VBUSP)</sub>   | power supply current<br>on pin VBUSP | external supply current for contact interface, in operating mode | -   | -   | 200 | mA       |
| pin supply: P\            | /DD_LDO                              |                                                                  |     |     | '   |          |
| $V_{O(LDO)}$              | LDO output voltage                   | $V_{DDP(VBUS)} >= 4.0 \text{ V, } I_{PVDDOUT}$<br><= 30 mA       | 3   | 3.3 | 3.6 | V        |
| I <sub>DD(PVDD_OUT)</sub> | maximum supply current               | for pin PVDD_OUT                                                 | -   | -   | 30  | mA       |
| pin supply for            | host interface and GPIC              | Os (on pin PVDD_IN)                                              |     |     |     |          |
| I <sub>DD(PVDD)</sub>     | PVDD supply current                  |                                                                  | -   | -   | 25  | mA       |
| pin supply for            | master interfaces (on p              | in PVDD_M_IN)                                                    |     | -   | -   | <u>'</u> |
| I <sub>DD(PVDD)</sub>     | PVDD supply current                  |                                                                  | -   | -   | 25  | mA       |
| NFC interface             | TX_LDO (pins VUP_TX                  | x, TVDD_OUT)                                                     | ,   | 1   |     |          |

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

Parameters are valid over operating temperature range unless otherwise specified. Typical ratings are not guaranteed. The values listed are at room temperature (25 °C) with nominal supply voltages.

Table 56. Static characteristics for power supply...continued Data are given for  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified

| Symbol                | Parameter                              | Conditions                                                                                 | Min  | Тур                       | Max  | Unit |
|-----------------------|----------------------------------------|--------------------------------------------------------------------------------------------|------|---------------------------|------|------|
| V <sub>I(LDO)</sub>   | LDO input voltage                      |                                                                                            | 3    | -                         | 5.5  | V    |
| $V_{O(LDO)}$          | LDO output voltage                     | DC output voltage (target: 3.0 V)<br>5.5 V > V <sub>I(LDO)</sub> > 3.3 V                   | 2.8  | 3                         | 3.25 | V    |
|                       |                                        | DC output voltage (target: 3.0 V)<br>3.3 V > V <sub>I(LDO)</sub> > 2.7 V                   | -    | V <sub>I(LDO)</sub> - 0.3 | -    | V    |
|                       |                                        | DC output voltage (target: 3.3 V)<br>5.5 V > V <sub>I(LDO)</sub> > 3.6 V                   | 3.1  | 3.3                       | 3.55 | V    |
|                       |                                        | DC output voltage (target: 3.3 V)<br>3.6 V > V <sub>I(LDO)</sub> > 2.7 V                   | -    | V <sub>I(LDO)</sub> - 0.3 | -    | V    |
|                       |                                        | DC output voltage (target: 3.6 V)<br>5.5 V > V <sub>I(LDO)</sub> > 3.9 V                   | 3.4  | 3.6                       | 3.95 | V    |
|                       |                                        | DC output voltage (target: 3.6 V)<br>3.9 V > V <sub>I(LDO)</sub> > 2.7 V                   | -    | V <sub>I(LDO)</sub> - 0.3 | -    | V    |
|                       |                                        | DC output voltage (target: 4.5 V)<br>5.5 V > V <sub>I(LDO)</sub> > 5.0 V                   | 4.3  | 4.5                       | 4.9  | V    |
|                       |                                        | DC output voltage (target: 4.75 V) 5.5 V > V <sub>I(LDO)</sub> > 5.0 V                     | 4.55 | 4.75                      | 5.2  | V    |
| I <sub>O(LDO)</sub>   | LDO output current                     | V <sub>I(LDO)</sub> = 5.5 V                                                                | -    | -                         | 225  | mA   |
| I <sub>O(LDO)</sub>   | LDO peak output current                | V <sub>I(LDO)</sub> = 5.5 V                                                                | -    | -                         | 275  | mA   |
| NFC interfac          | ce: RF transmitter (on pin             | TVDD_IN)                                                                                   | ·    | ·                         |      |      |
| V <sub>DD(TVDD)</sub> | supply voltage                         | Reader mode, Active initiator & target, Passive initiator & target, Card Emulation         | 2.7  | -                         | 5.5  | V    |
|                       |                                        | Passive target, Card Emulation                                                             | 2.3  | -                         | 5.5  | V    |
| I <sub>DD(TVDD)</sub> | maximum continuous TVDD supply current |                                                                                            | -    | -                         | 250  | mA   |
| I <sub>DD(TVDD)</sub> | maximum peak TVDD supply current       |                                                                                            | -    | -                         | 275  | mA   |
| Contact Inte          | rface: smart card power s              | supply (pin VCC)                                                                           |      |                           |      |      |
| C <sub>dec</sub>      | decoupling capacitance                 | connected on pin VCC (220 nF<br>+ 220 nF 10 %)                                             | 396  | 570                       | 1000 | nF   |
| V <sub>CC</sub>       | supply voltage                         | class A; I <sub>CC</sub> < 60 mA                                                           | 4.75 | 5                         | 5.25 | V    |
|                       |                                        | class B; I <sub>CC</sub> < 50 mA                                                           | 2.85 | 3                         | 3.15 | V    |
|                       |                                        | class C; I <sub>CC</sub> < 30 mA                                                           | 1.71 | 1.8                       | 1.89 | V    |
|                       |                                        | class A; current pulses of 40 nA with I <sub>CC</sub> < 200 mA, t <sub>w</sub> < 400 ns    | 4.6  | -                         | 5.4  | V    |
|                       |                                        | class B; current pulses of 40 nA<br>with I <sub>CC</sub> < 200 mA, t <sub>w</sub> < 400 ns | 2.76 | -                         | 3.24 | V    |

Table 56. Static characteristics for power supply...continued Data are given for  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified

| Symbol              | Parameter                                            | Conditions                                                                                 | Min    | Тур | Max   | Unit |
|---------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------|--------|-----|-------|------|
|                     |                                                      | class C; current pulses of 12 nA<br>with I <sub>CC</sub> < 200 mA, t <sub>w</sub> < 400 ns | 1.66   | -   | 1.94  | V    |
| $V_{ripple(p-p)}$   | peak-to-peak ripple voltage                          | from 20 kHz to 200 MHz                                                                     | -      | -   | 350   | mV   |
| SR                  | slew rate on pin VCC                                 | 5 V, class A cards                                                                         | 0.02   | -   | 0.025 | V/µs |
|                     |                                                      | 3 V, class B cards                                                                         | 0.012  | -   | 0.015 | V/µs |
|                     |                                                      | 1.8 V, class C cards                                                                       | 0.0072 | -   | 0.009 | V/µs |
| lcc                 | supply current                                       | class A                                                                                    | -      | -   | 60    | mA   |
|                     |                                                      | class B                                                                                    | -      | -   | 55    | mA   |
|                     |                                                      | class C                                                                                    | -      | -   | 35    | mA   |
|                     |                                                      | Pin VCC shorted to ground                                                                  | -      | -   | 110   | mA   |
| Contact inte        | erface: DC-to-DC converte                            | r                                                                                          |        |     |       |      |
| V <sub>SAP</sub>    | SAP (DC-to-DC converter) - high-level output voltage | $V_{DDP(VBUSP)} = 5 \text{ V}, V_{CC} = 5 \text{ V};$<br>$I_{CC} < 60 \text{ mA DC}$       | -      | -   | 9     | V    |
|                     |                                                      | $V_{DDP(VBUSP)} = 5 \text{ V, } V_{CC} = 3 \text{ V;}$<br>$I_{CC} < 55 \text{ mA DC}$      | -      | -   | 5     | V    |
|                     |                                                      | V <sub>DDP(VBUSP)</sub> = 5 V, V <sub>CC</sub> = 1.8 V;<br>I <sub>CC</sub> < 35 mA DC      | -      | -   | 5     | V    |
|                     |                                                      | $V_{DDP(VBUSP)}$ = 3.3 V, $V_{CC}$ = 5 V;<br>$I_{CC}$ < 60 mA DC                           | -      | -   | 9     | V    |
|                     |                                                      | $V_{\rm DDP(VBUSP)}$ = 3.3 V, $V_{\rm CC}$ = 3 V; $I_{\rm CC}$ < 55 mA DC                  | -      | -   | 9     | V    |
|                     |                                                      | V <sub>DDP(VBUSP)</sub> = 3.3 V, V <sub>CC</sub> = 1.8<br>V; I <sub>CC</sub> < 35 mA DC    | -      | -   | 3.3   | V    |
| $V_{UP}$            | V <sub>UP</sub> - high-level output voltage          | Class A; V <sub>DDP(VBUSP)</sub> = 3 V to 5<br>V, I <sub>CC</sub> < 60 mA                  | 5.35   | -   | 5.9   | V    |
|                     |                                                      | Class B; I <sub>CC</sub> < 55 mA                                                           | 3.53   | -   | 5.5   | V    |
|                     |                                                      | Class C, V <sub>DDP(VBUSP)</sub> = 2.7 V to 5.5 V, I <sub>CC</sub> < 35 mA DC              | 2.4    | -   | 5.5   | V    |
| C <sub>SAPSAM</sub> | DC-to-DC converter capacitance                       | connected between SAP and SAM with V <sub>DDP(VBUSP)</sub> = 3 V                           | 300    | 470 | 600   | nF   |
| C <sub>VUP</sub>    | DC-to-DC converter capacitance                       | connected on pin VUP                                                                       | 1.5    | 2.7 | 4.7   | μF   |
| Voltage det         | ector for the DC-to-DC cor                           | verter                                                                                     |        |     |       |      |
| V <sub>det</sub>    | detection voltage                                    | on pin VBUSP for doubler<br>selection, follower/doubler for<br>class B card                | 3.775  | 3.9 | 4.2   | V    |

Table 57. Static characteristics for voltage monitors

 $T_{amb}$  = -40 °C to +85 °C

| Symbol              | Parameter                           | Conditions    | Min  | Тур   | Max      | Unit |
|---------------------|-------------------------------------|---------------|------|-------|----------|------|
| V <sub>(th)HL</sub> | negative-going                      | VBUS monitor  |      |       |          |      |
|                     | threshold voltage                   | set to 2.3 V  | 2.15 | 2.3   | 2.45     | V    |
|                     |                                     | set to 2.7 V  | 2.6  | 2.75  | 2.95     | V    |
|                     |                                     | set to 4.0 V  | 3.6  | 3.8   | 3.9      | V    |
| V <sub>hys</sub>    | hysteresis voltage                  | VBUS monitor  |      | ,     |          |      |
|                     |                                     | set to 2.3 V  | 100  | 150   | 200      | mV   |
|                     |                                     | set to 2.7 V  | 100  | 150   | 200      | mV   |
|                     |                                     | set to 4.0 V  | 40   | 80    | 100      | mV   |
| V <sub>(th)HL</sub> | negative-going<br>threshold voltage | VBUSP monitor |      |       |          |      |
|                     |                                     | set to 2.7 V  | 2.45 | 2.56  | 2.65     | V    |
|                     |                                     | set to 3.0 V  | 2.68 | 2.825 | 2.95     | V    |
|                     |                                     | set to 3.9 V  | 3.7  | 3.9   | 4.1      | V    |
| V <sub>hys</sub>    | hysteresis voltage                  | VBUSP monitor |      | ,     | <u>'</u> |      |
|                     |                                     | set to 2.7 V  | 12   | 25    | 35       | mV   |
|                     |                                     | set to 3.0 V  | 14   | 30    | 40       | mV   |
|                     |                                     | set to 3.9 V  | 20   | 35    | 55       | mV   |

# 13.1.7 Static characteristics for power modes

Table 58. Static characteristics for power modes

T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified

| Symbol                 | Parameter                        | Conditions                                                                                                                                            | Min | Тур | Max | Unit |
|------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>DDP(VBUS)</sub> | power supply current on pin VBUS | active mode; V <sub>DDP(VBUS)</sub> = 5.5 V,<br>external PVDD, external TVDD, all<br>IP clocks disabled<br>code<br>while(1){}<br>executed from flash; | -   | 6.5 | -   | mA   |
|                        |                                  | active mode; V <sub>DDP(VBUS)</sub> = 5.5 V,<br>external PVDD, external TVDD, all<br>IP clocks enabled<br>code<br>while(1){}<br>executed from flash;  | -   | 8.5 | -   | mA   |
|                        |                                  | suspend mode; V <sub>DDP(VBUS)</sub> = 5.5 V, external PVDD, T = 25 °C                                                                                | -   | 120 | 250 | μА   |
|                        |                                  | V <sub>BUS</sub> = 5.5 V, T = 25 °C, internal<br>PVDD LDO, including D+ and D-<br>pull-up                                                             | -   | 360 | 440 | μΑ   |
|                        |                                  | standby mode; V <sub>DDP(VBUS)</sub> = 3.3 V;<br>external PVDD supply; T <sub>amb</sub> = 25 °C                                                       | -   | 18  | -   | μА   |

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

Table 58. Static characteristics for power modes...continued

T<sub>amb</sub> = -40 °C to +85 °C; unless otherwise specified

| Symb | ol Parameter | Conditions                                                                                                   | Min | Тур | Max | Unit |
|------|--------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
|      |              | standby mode; V <sub>DDP(VBUS)</sub> = 5.5 V;<br>V <sub>internal</sub> PVDD supply; T <sub>amb</sub> = 25 °C | -   | 55  | -   | μΑ   |
|      |              | hard power down; V <sub>DDP(VBUS)</sub> = 5.5 V; RST_N = 0 V; T <sub>amb</sub> = 25 °C                       | -   | 12  | 18  | μА   |

### 13.1.8 Static characteristics for contact interface

Table 59. Static characteristics for contact interface

 $T_{amb}$  = -40 °C to +80 °C

| Symbol           | Parameter                  | Conditions                                                                                         | Min                   | Тур | Max                    | Unit |
|------------------|----------------------------|----------------------------------------------------------------------------------------------------|-----------------------|-----|------------------------|------|
| Data lines       | s (pins IO, AUX1, AUX2)    |                                                                                                    |                       |     |                        |      |
| V <sub>o</sub>   | output voltage on pin IO   | inactive mode, no load                                                                             | 0                     | -   | 0.1                    | V    |
|                  |                            | inactive mode, I <sub>I/O</sub> = 1 mA                                                             | 0                     | -   | 0.3                    | V    |
| V <sub>OL</sub>  | low-level output voltage   | pin IO Configured as output<br>I <sub>OL</sub> = 1 mA (class A,B), 500 μA<br>(class C)             | 0                     | -   | 0.15 × V <sub>CC</sub> | V    |
|                  |                            | pin IO configure as output, I <sub>OL</sub> < 15 mA                                                | 0                     | -   | 0.4                    | V    |
| V <sub>OH</sub>  | high-level output voltage  | pin IO configure as output, $I_{OH}$ < -200 $\mu$ A, $V_{CC}$ = 5 V, 3 V and 1.8 V; active pull-up | 0.9 × V <sub>CC</sub> | -   | Vcc                    | V    |
|                  |                            | pin IO configure as output, $I_{OH}$ < -20 $\mu$ A; $V_{CC}$ = 1.8 $V$                             | 0.8 × V <sub>CC</sub> | -   | V <sub>CC</sub>        | V    |
|                  |                            | pin IO configure as output, I <sub>OH</sub> < 15 mA                                                | 0                     | -   | 0.4                    | V    |
| V <sub>IL</sub>  | low-level input voltage    | pin IO configure as input                                                                          | 0                     | -   | 0.2 × V <sub>CC</sub>  | V    |
| V <sub>IH</sub>  | high-level input voltage   |                                                                                                    | 0.6 × V <sub>CC</sub> | -   | V <sub>CC</sub>        | V    |
| V <sub>hys</sub> | hysteresis voltage         | on pin IO                                                                                          | 20                    | 75  | 120                    | mV   |
| I <sub>IL</sub>  | low-level input current    | on pin IO; V <sub>IL</sub> = 0 V                                                                   | -                     | -   | 750                    | μA   |
| I <sub>LH</sub>  | high-level leakage current | on pin IO; V <sub>IH</sub> = V <sub>CC</sub>                                                       | -                     | -   | 10                     | μA   |
| R <sub>pu</sub>  | pull-up resistance         | connected to V <sub>CC</sub>                                                                       | 7                     | 10  | 13                     | kΩ   |
| Reset out        | tput to the card           |                                                                                                    |                       |     |                        |      |
| V <sub>o</sub>   | output voltage             | inactive mode; no load                                                                             | 0                     | -   | 0.1                    | V    |
|                  |                            | inactive mode; I <sub>o</sub> = 1 mA                                                               | 0                     | -   | 0.3                    | V    |
| V <sub>OL</sub>  | low-level output voltage   | $I_{OL}$ = 200 μA, $V_{CC}$ = 5 V and $V_{CC}$ = 3 V                                               | 0                     | -   | 0.3                    | V    |
|                  |                            | I <sub>OL</sub> = 200 μA, V <sub>CC</sub> = 1.8 V                                                  | 0                     | -   | 0.1 × V <sub>CC</sub>  | V    |
| V <sub>OH</sub>  | high-level output voltage  | Ι <sub>ΟΗ</sub> = -200 μΑ                                                                          | 0.9 × V <sub>CC</sub> | -   | V <sub>CC</sub>        | V    |
| Clock out        | tput to the card           |                                                                                                    | *                     |     |                        |      |
| V <sub>o</sub>   | output voltage             | inactive mode; no load                                                                             | 0                     | _   | 0.1                    | V    |

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

Table 59. Static characteristics for contact interface...continued  $T_{amb}$  = -40 °C to +80 °C

| Symbol           | Parameter                  | Conditions                             | Min                           | Тур | Max                                         | Unit |
|------------------|----------------------------|----------------------------------------|-------------------------------|-----|---------------------------------------------|------|
|                  |                            | inactive mode; I <sub>o</sub> = 1 mA   | 0                             | -   | 0.3                                         | V    |
| V <sub>OL</sub>  | low-level output voltage   | I <sub>OL</sub> = 200 μA               | 0                             | -   | minimum<br>(0.1 × V <sub>CC</sub> ;<br>0.3) | V    |
| V <sub>OH</sub>  | high-level output voltage  | I <sub>OH</sub> = -200 μA              | 0.9 × V <sub>CC</sub>         | -   | V <sub>CC</sub>                             | V    |
| Card pres        | sence input                |                                        |                               |     | '                                           |      |
| V <sub>IL</sub>  | low-level input voltage    |                                        | -0.3                          | -   | 0.3 ×<br>V <sub>PVDD_IN</sub>               | V    |
| V <sub>IH</sub>  | high-level input voltage   |                                        | 0.7 ×<br>V <sub>PVDD_IN</sub> | -   | V <sub>PVDD_IN</sub> + 0.3                  | V    |
| V <sub>hys</sub> | hysteresis voltage         |                                        | 0.03 × V <sub>PVDD_IN</sub>   | -   | -                                           | V    |
| I <sub>LL</sub>  | low-level leakage current  | V <sub>IL</sub> = 0                    | -                             | -   | 1                                           | μA   |
| I <sub>LH</sub>  | high-level leakage current | V <sub>IH</sub> = V <sub>PVDD_IN</sub> | -                             | -   | 5                                           | μA   |

### 13.1.9 Static characteristics NFC interface

Table 60. Static characteristics for NFC interface Data are given for  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified

| Symbol              | Parameter                   | Conditions                                                                | Min                           | Тур | Max                    | Unit               |
|---------------------|-----------------------------|---------------------------------------------------------------------------|-------------------------------|-----|------------------------|--------------------|
| pins ANT1           | and ANT2                    |                                                                           |                               |     |                        | _                  |
| Z                   | impedance                   | between ANT1 and ANT2;<br>low impedance                                   | -                             | 10  | 17                     | Ω                  |
| pins RXN a          | and RXP                     |                                                                           |                               |     |                        |                    |
| V <sub>i(dyn)</sub> | dynamic input voltage       | on pins RXN and RXP                                                       | -                             | -   | V <sub>DD</sub> - 0.05 | V                  |
| C <sub>in</sub>     | input pin capacitance       | on pins RXN and RXP                                                       | -                             | 12  | -                      | pF                 |
| Z                   | impedance                   | between pins RX to VMID;<br>reader, card emulation and<br>P2P modes       | 0                             | -   | 15                     | kΩ                 |
| V <sub>det</sub>    | detection voltage           | card emulation and target<br>modes; configuration for 19<br>mV threshold  | -                             | -   | 30                     | mV <sub>(p-p</sub> |
| pins TX1 a          | nd TX2                      |                                                                           |                               |     |                        |                    |
| V <sub>OH</sub>     | high-level output voltage   | pins TX1 and TX2; T <sub>VDD_IN</sub> = 3.1 V and I <sub>OH</sub> = 30 mA | V <sub>TVDD_IN</sub><br>- 150 | -   | -                      | mV                 |
| V <sub>OL</sub>     | low-level output voltage    | pins TX1 and TX2; T <sub>VDD_IN</sub> = 3.1; I <sub>TX</sub> = 30 mA      | -                             | -   | 200                    | mV                 |
| R <sub>OL</sub>     | low-level output resistance | V <sub>TX</sub> = V <sub>TVDD</sub> - 100 mV;<br>CWGsN = 01h              | -                             | -   | 80                     | Ω                  |
|                     |                             | $V_{TX} = V_{TVDD} - 100 \text{ mV};$<br>CWGsN = 0Fh                      | -                             | -   | 10                     | Ω                  |

Table 60. Static characteristics for NFC interface...continued Data are given for  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified

| Symbol          | Parameter                    | Conditions                           | Min | Тур | Max | Unit |
|-----------------|------------------------------|--------------------------------------|-----|-----|-----|------|
| R <sub>OH</sub> | high-level output resistance | $V_{TX} = V_{TVDD} - 100 \text{ mV}$ | -   | -   | 10  | Ω    |

# 13.2 Dynamic characteristics

Table 61. Dynamic characteristics for IRQ output pin

Data are given for  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified

| Symbol              | Parameter      | Conditions                                                          | Min                                                                 | Тур | Max | Unit |    |
|---------------------|----------------|---------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|------|----|
| t <sub>f</sub> fall | t <sub>f</sub> | fall time                                                           | high speed; C <sub>L</sub> = 12 pF;<br>V <sub>PVDD_IN</sub> = 3.3 V | 1   | -   | 3.5  | ns |
|                     |                | high speed; C <sub>L</sub> = 12 pF;<br>V <sub>PVDD_IN</sub> = 1.8 V | 1                                                                   | -   | 3.5 | ns   |    |
| f                   | fall time      | slow speed; $C_L$ = 12 pF; $V_{PVDD\_IN}$ = 3.3 V                   | 3                                                                   | -   | 10  | ns   |    |
|                     |                | slow speed; $C_L = 12 pF$ ; $V_{PVDD_LIN} = 1.8 V$                  | 2                                                                   | -   | 10  | ns   |    |
| t <sub>r</sub>      | rise time      | high speed: C <sub>L</sub> = 12 pF;<br>V <sub>PVDD_IN</sub> = 3.3 V | 1                                                                   | -   | 3.5 | ns   |    |
|                     |                | high speed: C <sub>L</sub> = 12 pF;<br>V <sub>PVDD_IN</sub> = 1.8 V | 1                                                                   | -   | 3.5 | ns   |    |
| t <sub>r</sub>      | t <sub>r</sub> | rise time                                                           | slow speed: C <sub>L</sub> = 12 pF;<br>V <sub>PVDD_IN</sub> = 3.3 V | 3   | -   | 10   | ns |
|                     |                | slow speed: C <sub>L</sub> = 12 pF;<br>V <sub>PVDD_IN</sub> = 1.8 V | 2                                                                   | -   | 10  | ns   |    |

# 13.2.1 Flash memory dynamic characteristics

Table 62. Dynamic characteristics for flash memory

| Symbol            | Parameter        | Conditions                    | Min | Тур | Max | Unit   |
|-------------------|------------------|-------------------------------|-----|-----|-----|--------|
| t <sub>prog</sub> | programming time | 1 page (64 bytes); slow clock | -   | -   | 2.5 | ms     |
| N <sub>Endu</sub> | endurance        |                               | 200 | 500 | -   | Kcycle |
| t <sub>ret</sub>  | retention time   |                               | -   | 20  | -   | year   |

### 13.2.2 EEPROM dynamic characteristics

Table 63. Dynamic characteristics for EEPROM

| Symbol            | Parameter        | Conditions        | Min | Тур | Max | Unit   |
|-------------------|------------------|-------------------|-----|-----|-----|--------|
| t <sub>prog</sub> | programming time | 1 page (64 bytes) | -   | 2.8 | -   | ms     |
| N <sub>Endu</sub> | endurance        |                   | 300 | 500 | -   | Kcycle |
| t <sub>ret</sub>  | retention time   |                   | -   | 20  | -   | year   |

PN7462\_FAM

### 13.2.3 GPIO dynamic characteristics



Table 64. Dynamic characteristics for GPIO1 to GPIO21

 $T_{amb}$  = -40 °C to +85 °C

| Symbol                   | Parameter                                        | Conditions                                       | Min | Max  | Unit |
|--------------------------|--------------------------------------------------|--------------------------------------------------|-----|------|------|
| t <sub>r</sub> rise time | rise time                                        | C <sub>L</sub> = 12 pF; PVDD = 1.8 V; slow speed | 2.0 | 10.0 | ns   |
|                          | C <sub>L</sub> = 12 pF; PVDD = 1.8 V; fast speed | 1.0                                              | 3.5 | ns   |      |
|                          |                                                  | C <sub>L</sub> = 12 pF; PVDD = 3.3 V; slow speed | 3.0 | 10.0 | ns   |
|                          |                                                  | C <sub>L</sub> = 12 pF; PVDD = 3.3 V; fast speed | 1.0 | 3.5  | ns   |
| t <sub>f</sub>           | f fall time                                      | C <sub>L</sub> = 12 pF; PVDD = 1.8 V; slow speed | 2.0 | 10.0 | ns   |
|                          |                                                  | C <sub>L</sub> = 12 pF; PVDD = 1.8 V; fast speed | 1.0 | 3.5  | ns   |
|                          |                                                  | C <sub>L</sub> = 12 pF; PVDD = 3.3 V; slow speed | 3.0 | 10.0 | ns   |
|                          |                                                  | C <sub>L</sub> = 12 pF; PVDD = 3.3 V; fast speed | 1.0 | 3.5  | ns   |

# 13.2.4 Dynamic characteristics for I<sup>2</sup>C master



Table 65. Timing specification for fast mode plus I<sup>2</sup>C

 $T_{amb}$  = -40 °C to +85 °C

| Symbol           | Parameter           | Conditions                              | Min | Max | Unit |
|------------------|---------------------|-----------------------------------------|-----|-----|------|
| f <sub>SCL</sub> | SCL clock frequency | fast mode plus; C <sub>b</sub> < 100 pF | 0   | 1   | MHz  |

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

Table 65. Timing specification for fast mode plus  $I^2C$ ...continued  $T_{amb} = -40 \, ^{\circ}C$  to +85  $^{\circ}C$ 

| Symbol              | Parameter                                          | Conditions                              | Min                             | Max | Unit |
|---------------------|----------------------------------------------------|-----------------------------------------|---------------------------------|-----|------|
| t <sub>SU;STA</sub> | set-up time for a<br>(repeated) START<br>condition | fast mode plus; C <sub>b</sub> < 100 pF | 260                             | -   | ns   |
| t <sub>HD;STA</sub> | hold time (repeated)<br>START condition            | fast mode plus; C <sub>b</sub> < 100 pF | 260                             | -   | ns   |
| $t_{LOW}$           | low period of the SCL clock                        | fast mode plus; C <sub>b</sub> < 100 pF | 500                             | -   | ns   |
| t <sub>HIGH</sub>   | high period of the SCL clock                       | fast mode plus; C <sub>b</sub> < 100 pF | 260                             | -   | ns   |
| t <sub>SU;DAT</sub> | data set-up time                                   | fast mode plus; C <sub>b</sub> < 100 pF | 50                              | -   | ns   |
| t <sub>HD;DAT</sub> | data hold time                                     | fast mode plus; C <sub>b</sub> < 100 pF | 0                               | -   | ns   |
| t <sub>r(SDA)</sub> | SDA rise time                                      | fast mode plus; C <sub>b</sub> < 100 pF | -                               | 120 | ns   |
| t <sub>f(SDA)</sub> | SDA fall time                                      | fast mode plus; C <sub>b</sub> < 100 pF | -                               | 120 | ns   |
| V <sub>hys</sub>    | hysteresis of Schmitt trigger inputs               | fast mode plus; C <sub>b</sub> < 100 pF | 0.1 ×<br>V <sub>PVDD_M_IN</sub> | -   | V    |

Table 66. Timing specification for fast mode  $I^2C$  $T_{amb} = -40 \, ^{\circ}C$  to +85  $^{\circ}C$ 

| Symbol              | Parameter                                    | Conditions                              | Min                           | Max | Unit |
|---------------------|----------------------------------------------|-----------------------------------------|-------------------------------|-----|------|
| f <sub>SCL</sub>    | SCL clock frequency                          | fast mode; C <sub>b</sub> < 400 pF      | 0                             | 400 | kHz  |
| t <sub>SU;STA</sub> | set-up time for a (repeated) START condition | fast mode; C <sub>b</sub> < 400 pF      | 600                           | -   | ns   |
| t <sub>HD;STA</sub> | hold time (repeated) START condition         | fast mode; C <sub>b</sub> < 400 pF      | 600                           | -   | ns   |
| t <sub>LOW</sub>    | low period of the SCL clock                  | fast mode; C <sub>b</sub> < 400 pF      | 1.3                           | -   | μs   |
| t <sub>HIGH</sub>   | high period of the SCL clock                 | fast mode; C <sub>b</sub> < 400 pF      | 600                           | -   | ns   |
| t <sub>SU;DAT</sub> | data set-up time                             | fast mode; C <sub>b</sub> < 400 pF      | 100                           | -   | ns   |
| t <sub>HD;DAT</sub> | data hold time                               | fast mode; C <sub>b</sub> < 400 pF      | 0                             | 900 | ns   |
| t <sub>r(SDA)</sub> | SDA rise time                                | fast mode plus; C <sub>b</sub> < 100 pF | 30                            | 250 | ns   |
| t <sub>f(SDA)</sub> | SDA fall time                                | fast mode plus; C <sub>b</sub> < 100 pF | 30                            | 250 | ns   |
| V <sub>hys</sub>    | hysteresis of Schmitt trigger inputs         | fast mode; C <sub>b</sub> < 400 pF      | 0.1 ×<br>V <sub>PVDD_IN</sub> | -   | V    |

# 13.2.5 Dynamic characteristics for SPI



Table 67. Dynamic characteristics and Timing specification for SPI master interface

| Symbol                   | Parameter                  | Conditions                                                       | Min | Max  | Unit |
|--------------------------|----------------------------|------------------------------------------------------------------|-----|------|------|
| f <sub>SCK</sub>         | SCK frequency              | controlled by the host                                           | 0   | 6.78 | MHz  |
| t <sub>DS</sub>          | data set-up time           |                                                                  | 25  | -    | ns   |
| t <sub>DH</sub>          | data hold time             |                                                                  | 25  | -    | ns   |
| t <sub>v(Q)</sub>        | data output valid time     |                                                                  | -   | 25   | ns   |
| t <sub>h(Q)</sub>        | data output hold time      |                                                                  | -   | 25   | ns   |
| Dynamic                  | characteristics for SPI_SC | LK, SPIM_NSS, SPIM_MOSI                                          |     | '    |      |
| t <sub>f</sub> fall time | fall time                  | C <sub>L</sub> = 12 pF; high speed; V <sub>PVDD_IN</sub> = 3.3 V | 1   | 3.5  | ns   |
|                          |                            | C <sub>L</sub> = 12 pF; slow speed; V <sub>PVDD_IN</sub> = 3.3 V | 3   | 10   | ns   |
| t <sub>r</sub>           | rise time                  | C <sub>L</sub> = 12 pF; high speed; V <sub>PVDD_IN</sub> = 3.3 V | 1   | 3.5  | ns   |
|                          |                            | C <sub>L</sub> = 12 pF; slow speed; V <sub>PVDD_IN</sub> = 3.3 V | 3   | 10   | ns   |
| t <sub>f</sub>           | fall time                  | C <sub>L</sub> = 12 pF; high speed; V <sub>PVDD_IN</sub> = 1.8 V | 1   | 3.5  | ns   |
|                          |                            | C <sub>L</sub> = 12 pF; slow speed; V <sub>PVDD_IN</sub> = 1.8 V | 2   | 10   | ns   |
|                          |                            |                                                                  |     |      |      |

Table 67. Dynamic characteristics and Timing specification for SPI master interface...continued

| Symbol | Parameter | Conditions                                                       | Min | Max | Unit |
|--------|-----------|------------------------------------------------------------------|-----|-----|------|
|        |           | C <sub>L</sub> = 12 pF; slow speed; V <sub>PVDD_IN</sub> = 1.8 V | 2   | 10  | ns   |

# 13.2.6 Dynamic characteristics of host interface



Table 68. Timing specification for I2C high speed

 $T_{amb}$  = -40 °C to +85 °C

| Symbol              | Parameter                                       | Conditions                          | Min                           | Max | Unit |
|---------------------|-------------------------------------------------|-------------------------------------|-------------------------------|-----|------|
| f <sub>scl</sub>    | clock frequency                                 | high speed; C <sub>b</sub> < 100 pF | 0                             | 3.4 | MHz  |
| t <sub>SU;STA</sub> | set-up time for a (repeated)<br>START condition | high speed; C <sub>b</sub> < 100 pF | 160                           | -   | ns   |
| t <sub>HD;STA</sub> | hold time (repeated) START condition            | high speed; C <sub>b</sub> < 100 pF | 160                           | -   | ns   |
| t <sub>LOW</sub>    | low period of the SCL clock                     | high speed; C <sub>b</sub> < 100 pF | 160                           | -   | ns   |
| t <sub>HIGH</sub>   | high period of the SCL clock                    | high speed; C <sub>b</sub> < 100 pF | 60                            | -   | ns   |
| t <sub>SU;DAT</sub> | data set-up time                                | high speed; C <sub>b</sub> < 100 pF | 10                            | -   | ns   |
| t <sub>HD;DAT</sub> | data hold time                                  | high speed; C <sub>b</sub> < 100 pF | 0                             | -   | μs   |
| t <sub>r(SDA)</sub> | SDA rise time                                   | high speed; C <sub>b</sub> < 100 pF | 10                            | 80  | ns   |
| t <sub>f(SDA)</sub> | SDA fall time                                   | high speed; C <sub>b</sub> < 100 pF | 10                            | 80  | ns   |
| V <sub>hys</sub>    | hysteresis of Schmitt trigger inputs            | high speed; C <sub>b</sub> < 100 pF | 0.1 ×<br>V <sub>PVDD_IN</sub> | -   | V    |

Table 69. Dynamic characteristics for the  $I^2C$  slave interface: ATX\_B used as  $I^2C\_SDA$ , ATX\_A used as  $I^2C\_SCL$ 

| 10_002         |           |                                                                                |     |     |     |      |  |  |  |
|----------------|-----------|--------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|
| Symbol         | Parameter | Conditions                                                                     | Min | Тур | Max | Unit |  |  |  |
| t <sub>f</sub> | fall time | C <sub>L</sub> = 100 pF, R <sub>pull-up</sub> = 2 K,<br>standard and fast mode | 30  | -   | 250 | ns   |  |  |  |
|                |           | C <sub>L</sub> = 100 pF, R <sub>pull-up</sub> = 1 K, high speed                | 10  | -   | 80  | ns   |  |  |  |

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

Table 69. Dynamic characteristics for the I<sup>2</sup>C slave interface: ATX\_B used as I<sup>2</sup>C\_SDA, ATX\_A used as I<sup>2</sup>C SCL...continued

| Symbol         | Parameter | Conditions                                                                     | Min | Тур | Max | Unit |  |  |
|----------------|-----------|--------------------------------------------------------------------------------|-----|-----|-----|------|--|--|
| t <sub>r</sub> | rise time | C <sub>L</sub> = 100 pF, R <sub>pull-up</sub> = 2 K,<br>standard and fast mode | 30  | -   | 250 | ns   |  |  |
|                |           | C <sub>L</sub> = 100 pF, R <sub>pull-up</sub> = 1 K, high speed                | 10  | -   | 100 | ns   |  |  |



Table 70. Dynamic characteristics for SPI slave interface

| Symbol            | Parameter              | Conditions             | Min | Max | Unit |
|-------------------|------------------------|------------------------|-----|-----|------|
| f <sub>SCK</sub>  | SCK frequency          | controlled by the host | 0   | 7   | MHz  |
| t <sub>DS</sub>   | data set-up time       |                        | 25  | -   | ns   |
| t <sub>DH</sub>   | data hold time         |                        | 25  | -   | ns   |
| $t_{v(Q)}$        | data output valid time |                        | -   | 25  | ns   |
| t <sub>h(Q)</sub> | data output hold time  |                        | -   | 25  | ns   |

Table 71. Dynamic characteristics for SPI slave interface: ATX\_C as SPI\_MISO

| Symbol                   | Parameter                                         | Conditions                                           | Min | Тур | Max | Unit |
|--------------------------|---------------------------------------------------|------------------------------------------------------|-----|-----|-----|------|
| t <sub>f</sub>           | fall time                                         | $C_L$ = 12 pF; high speed; $V_{PVDD\_IN}$ = 3.3 V    | 1   | -   | 3.5 | ns   |
|                          |                                                   | $C_L$ = 12 pF; slow speed; $V_{PVDD\_IN}$ = 3.3 V    | 3   | -   | 10  | ns   |
| t <sub>r</sub> rise time | rise time                                         | $C_L$ = 12 pF; high speed; $V_{PVDD\_IN}$ = 3.3 V    | 1   | -   | 3.5 | ns   |
|                          | $C_L$ = 12 pF; slow speed; $V_{PVDD\_IN}$ = 3.3 V | 3                                                    | -   | 10  | ns  |      |
| t <sub>f</sub>           | fall time                                         | $C_L$ = 12 pF; high speed;<br>$V_{PVDD\_IN}$ = 1.8 V | 1   | -   | 3.5 | ns   |
|                          |                                                   | $C_L$ = 12 pF; slow speed;<br>$V_{PVDD\_IN}$ = 1.8 V | 2   | -   | 10  | ns   |
| t <sub>r</sub>           | rise time                                         | $C_L$ = 12 pF; high speed;<br>$V_{PVDD\_IN}$ = 1.8 V | 1   | -   | 3.5 | ns   |
|                          |                                                   | $C_L$ = 12 pF; slow speed;<br>$V_{PVDD\_IN}$ = 1.8 V | 2   | -   | 10  | ns   |

Table 72. Dynamic characteristics for HSUART ATX as HSU TX, ATX as HSU RTS

| Symbol                   | Parameter                                | Conditions <sup>[1]</sup>                | Min | Тур | Max | Unit |
|--------------------------|------------------------------------------|------------------------------------------|-----|-----|-----|------|
| t <sub>f</sub>           | fall time                                | high speed; V <sub>PVDD_IN</sub> = 3.3 V | 1   | -   | 3.5 | ns   |
|                          |                                          | slow speed; V <sub>PVDD_IN</sub> = 3.3 V | 3   | -   | 10  | ns   |
| t <sub>r</sub> rise time | high speed; V <sub>PVDD_IN</sub> = 3.3 V | 1                                        | -   | 3.5 | ns  |      |
|                          | slow speed; V <sub>PVDD_IN</sub> = 3.3 V | 3                                        | -   | 10  | ns  |      |
| t <sub>f</sub>           | fall time                                | high speed; V <sub>PVDD_IN</sub> = 1.8 V | 1   | -   | 3.5 | ns   |
|                          |                                          | slow speed; V <sub>PVDD_IN</sub> = 1.8 V | 2   | -   | 10  | ns   |
| t <sub>r</sub> rise      | rise time                                | high speed; V <sub>PVDD_IN</sub> = 1.8 V | 1   | -   | 3.5 | ns   |
|                          |                                          | slow speed; V <sub>PVDD_IN</sub> = 1.8 V | 2   | -   | 10  | ns   |

<sup>[1]</sup>  $C_L$ =12 pF maximum.

Table 73. Dynamic characteristics for USB interface  $C_L = 50 \ pF$ ;  $R_{pu} = 1.5 \ k\Omega$  on D+ to VBUS

| Symbol             | Parameter                                | Conditions                      | Min | Тур | Max | Unit |
|--------------------|------------------------------------------|---------------------------------|-----|-----|-----|------|
| t <sub>r</sub>     | rise time                                | 10 % to 90 %                    | 4   | -   | 20  | ns   |
| t <sub>f</sub>     | fall time                                | 10 % to 90 %                    | 4   | -   | 20  | ns   |
| t <sub>FRFM</sub>  | differential rise and fall time matching | t <sub>r</sub> / t <sub>f</sub> | -   | -   | 109 | %    |
| V <sub>CRS</sub>   | output signal crossover voltage          |                                 | 1.3 | -   | 2   | V    |
| t <sub>FEOPT</sub> | source SE0 interval of EOP               | T = 25 °C; see <u>Figure 51</u> | 160 | -   | 175 | ns   |

Table 73. Dynamic characteristics for USB interface...continued  $C_l = 50 \text{ pF}$ ;  $R_{DU} = 1.5 \text{ k}\Omega$  on D+ to VBUS

| Symbol             | Parameter                                                   | Conditions                        | Min   | Тур | Max   | Unit |
|--------------------|-------------------------------------------------------------|-----------------------------------|-------|-----|-------|------|
| t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | T = 25 °C; see <u>Figure 51</u>   | -2    | -   | +5    | ns   |
| t <sub>JR1</sub>   | receiver jitter to next transition                          | T = 25 °C                         | -18.5 | -   | +18.5 | ns   |
| t <sub>JR2</sub>   | receiver jitter for paired transitions                      | 10 % to 90 %; T = 25 °C           | -9    | -   | +9    | ns   |
| t <sub>FEOPR</sub> | receiver SE0 interval of EOP                                | must accept as EOP; see Figure 51 | 82    | -   | -     | ns   |



### 13.2.7 Clock dynamic characteristics

Table 74. Dynamic characteristics for internal oscillators

 $T_{amb}$  = -40 °C to +85 °C

| Symbol                | Parameter <sup>[1]</sup>      | Conditions                     | Min | Typ <sup>[2]</sup> | Max | Unit |
|-----------------------|-------------------------------|--------------------------------|-----|--------------------|-----|------|
| low freque            | ncy oscillator                |                                |     |                    |     |      |
| f <sub>osc(int)</sub> | internal oscillator frequency | V <sub>DDP(VBUS)</sub> = 3.3 V | 300 | 365                | 400 | kHz  |
| high frequ            | ency oscillator               |                                |     |                    |     |      |
| f <sub>osc(int)</sub> | internal oscillator frequency | $V_{DDP(VBUS)} = 3.3 V$        | 18  | 20                 | 22  | MHz  |

<sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified.

Table 75. Dynamic characteristics for PLL

 $T_{amb}$  = -40 °C to +85°C

| Symbol | Parameter <sup>[1]</sup> | Conditions                                                                                    | Min | Typ <sup>[2]</sup> | Max | Unit |
|--------|--------------------------|-----------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| Δf     | frequency deviation      | deviation added to CLK_<br>XTAL1 frequency on<br>transmitter frequency<br>generated using PLL | -50 | -                  | 50  | ppm  |

[1] Parameters are valid over operating temperature range unless otherwise specified.

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

PN7462\_FAM

<sup>[2]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C) with nominal supply voltages.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C) with nominal supply voltages.

### 13.2.8 Dynamic characteristics for power supply

Table 76. Dynamic characteristics for power supply

| Symbol                | Parameter                     | Conditions         | Min                                     | Тур  | Max  | Unit |
|-----------------------|-------------------------------|--------------------|-----------------------------------------|------|------|------|
| DC-to-DC              | internal oscillator           | ,                  |                                         |      |      |      |
| f <sub>osc(int)</sub> | internal oscillator frequency | DC-to-DC converter | -                                       | 3.39 | -    | MHz  |
| Main sup              | ply (pin VBUS)                |                    |                                         | '    |      |      |
| SR                    | slew rate                     | rise and fall      | -                                       | -    | 2.75 | V/µs |
| RF interfa            | ace LDO supply (pin VUP_TX)   | ,                  |                                         | '    |      |      |
| SR                    | slew rate                     | rise and fall      | -                                       | -    | 2.75 | V/µs |
| Supply c              | ontact interface (pin VBUSP)  |                    | - · · · · · · · · · · · · · · · · · · · |      | '    |      |
| SR                    | slew rate                     | rise and fall      | -                                       | -    | 2.75 | V/µs |
|                       |                               |                    |                                         |      |      |      |

# 13.2.9 Dynamic characteristics for boot and reset

Table 77. Dynamic characteristics for boot and reset

| Symbol                 | Parameter                  | Conditions                                             | Min | Тур | Max | Unit |
|------------------------|----------------------------|--------------------------------------------------------|-----|-----|-----|------|
| t <sub>wL(RST_N)</sub> | RST_N Low pulse width time |                                                        | 10  | -   | -   | μs   |
| t <sub>boot</sub>      | boot time                  | external PVDD supply; supply is stable at reset        | -   | -   | 320 | μs   |
|                        |                            | internal PVDD_LDO supply;<br>supply is stable at reset | -   | -   | 2.2 | ms   |

### 13.2.10 Dynamics characteristics for power mode

Table 78. Power modes - wake-up timings

| Symbol            | Parameter    | Conditions   |     | Min | Тур | Max | Unit |
|-------------------|--------------|--------------|-----|-----|-----|-----|------|
| t <sub>wake</sub> | wake-up time | standby mode | [1] | -   | -   | 500 | μs   |
|                   |              | suspend mode | [1] | -   | -   | 150 | μs   |

<sup>[1]</sup> Wake-up timings are measured from the wake-up event to the point in which the user application code reads the first instruction.

# 13.2.11 Dynamic characteristics for contact interface

Table 79. Dynamic characteristics for contact interface

| Symbol            | Parameter                | Conditions                                              | Min | Тур | Max | Unit |
|-------------------|--------------------------|---------------------------------------------------------|-----|-----|-----|------|
| Data line         | es (pins IO, AUX1, AUX2) |                                                         |     |     |     |      |
| f <sub>data</sub> | data rate                | on data lines                                           | -   | -   | 1.5 | Mbps |
| t <sub>r(i)</sub> | input rise time          | from V <sub>IL</sub> maximum to V <sub>IH</sub> minimum | -   | -   | 1.2 | μs   |
| t <sub>f(i)</sub> | input fall time          | from $V_{\rm IL}$ maximum to $V_{\rm IH}$ minimum       | -   | -   | 1.2 | μs   |
| t <sub>r(o)</sub> | output rise time         | $C_L$ < = 80 pF; 10 % to 90 % from 0 to $V_{CC}$        | -   | -   | 0.1 | μs   |

PN7462\_FAM All information provided in this document is subject to legal disclaimers.

Table 79. Dynamic characteristics for contact interface...continued

| Symbol             | Parameter             | Conditions                                                       |     | Min   | Тур | Max   | Unit |
|--------------------|-----------------------|------------------------------------------------------------------|-----|-------|-----|-------|------|
| t <sub>f(o)</sub>  | output fall time      | C <sub>L</sub> < = 80 pF; 10 % to 90 % from 0 to V <sub>CC</sub> |     | -     | -   | 0.1   | μs   |
| t <sub>w(pu)</sub> | pull-up pulse width   |                                                                  |     | -     | 295 | -     | ns   |
| Reset out          | out to the card       |                                                                  |     |       |     | '     |      |
| t <sub>r</sub>     | rise time             | C <sub>L</sub> = 100 pF                                          |     | -     | -   | 0.1   | μs   |
| t <sub>f</sub>     | fall time             | C <sub>L</sub> = 100 pF                                          |     | -     | -   | 0.1   | μs   |
| Clock out          | out to the card (CLK) |                                                                  |     |       |     | '     |      |
| t <sub>r</sub>     | rise time             | C <sub>L</sub> = 30 pF; f <sub>CLK</sub> = 10 MHz                | [1] | -     | -   | 8     | ns   |
| t <sub>r</sub>     | rise time             | C <sub>L</sub> = 30 pF; f <sub>CLK</sub> = 5 MHz                 | [1] | -     | -   | 16    | ns   |
| t <sub>f</sub>     | fall time             | C <sub>L</sub> = 30 pF; f <sub>CLK</sub> = 10 MHz                | [1] | -     | -   | 8     | ns   |
| t <sub>f</sub>     | fall time             | C <sub>L</sub> = 30 pF; f <sub>CLK</sub> = 5 MHz                 | [1] | -     | -   | 16    | ns   |
| f <sub>CLK</sub>   | frequency on pin CLK  | operational                                                      |     | 0     | -   | 13.56 | MHz  |
| δ                  | duty cycle            | C <sub>L</sub> = 30 pF                                           | [1] | 45    | -   | 55    | %    |
| SR                 | slew rate             | rise and fall; C <sub>L</sub> = 30 pF; V <sub>CC</sub> = +5 V    |     | 0.2   | -   | -     | V/ns |
|                    |                       | rise and fall; $C_L = 30 \text{ pF}$ ; $V_{CC} = +3 \text{ V}$   |     | 0.12  | -   | -     | V/ns |
|                    |                       | rise and fall; $C_L = 30 \text{ pF}$ ; $V_{CC} = +1.8 \text{ V}$ |     | 0.072 | -   | -     | V/ns |
| PRESN              |                       |                                                                  |     |       |     | ,     |      |
| t <sub>deb</sub>   | debounce time         | on pin PRESN                                                     |     | -     | 6   | -     | ms   |
| Timings            |                       |                                                                  |     |       |     |       |      |
| t <sub>act</sub>   | activation time       | see figure below; T = 25 °C                                      |     | 11    | -   | 22    | ms   |
| t <sub>deact</sub> | deactivation time     | see figure below; T = 25 °C                                      |     | 60    | 100 | 250   | μs   |

<sup>[1]</sup> The transition time and duty factor definitions are shown in Figure below.



# 14 Marking

# 14.1 Marking HVQFN64

Table 80. Marking codes

| Type number | Line   | Marking code                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PN7462AUHN  | Line A | 7462AU-00                                                                                                                                                                                                                                                                                                                                                                                |
| PN7362AUHN  | ]      | 7362AU-00                                                                                                                                                                                                                                                                                                                                                                                |
| PN7360AUHN  |        | 7360AU-00                                                                                                                                                                                                                                                                                                                                                                                |
| PN7412AUHN  |        | 7412AU-00                                                                                                                                                                                                                                                                                                                                                                                |
| Common      | Line B | Diffusion Batch ID, Assembly Sequence ID                                                                                                                                                                                                                                                                                                                                                 |
|             | Line C | Characters: Diffusion and assembly location, date code, product version (indicated by mask version), product life cycle status. This line includes the following elements at 8 positions:  1. Diffusion center code: Z  2. Assembly center code: S  3. RHF-2006 indicator: D "Dark Green"  4. Year code (Y) 1  5. Year code (Y) 2  6. Week code (W) 1  7. Week code (W) 2  8. HW version |
|             | Line D | Empty                                                                                                                                                                                                                                                                                                                                                                                    |
|             | Line E | Empty                                                                                                                                                                                                                                                                                                                                                                                    |

# 14.1.1 Package marking drawing



PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

# 14.2 Marking VFBGA64

Table 81. Marking codes

| Type number | Line   | Marking code                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PN7462AUEV  | Line A | 7462x<br>x: means version number                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PN7362AUEV  |        | 7362x<br>x: means version number                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PN7360AUEV  |        | 7360x<br>x: means version number                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Common      | Line B | DBID+ASID Diffusion batch, 2 digits + Assembly batch, 2digits                                                                                                                                                                                                                                                                                                                                                                                           |
|             | Line C | ZSDyywwX  Manufacturing code including:  • Diffusion center code, 1 digit (Z for SSMC)  • Assembly center code, 1 digit (S for ATKH)  • RoHS compliancy indicator, 1 digit (D: Dark Green; fully compliant RoHS and no halogen and antimony)  • Manufacturing year and week, digits:  — YY: production year  — WW: production week code  • Product life cycle status code, 1 digit:  — X: means not qualified product  — nothing means released product |

# 14.2.1 Package marking drawing



# 15 Package outline HVQFN64





# 16 Package outline VFBGA64





Figure 58. Package outline VFBGA64





THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

| © NXP B.V.                 | DATE: 1   | 0 DEC 2018      |           |  |
|----------------------------|-----------|-----------------|-----------|--|
| MECHANICAL OUTLINE         | STANDARD: | DRAWING NUMBER: | REVISION: |  |
| PRINT VERSION NOT TO SCALE | NON JEDEC | 98ASA01148D     | А         |  |

Figure 60. Package outline VFBGA64



#### NOTES:

- 1. ALL DIMENSIONS IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.

3.

/3.\ PIN A1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY.

MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM C.

DATUM C, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.



PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

© NXP B.V. ALL RIGHTS RESERVED

DATE: 10 DEC 2018
REVISION:

| MECHANICAL OUTLINE         | STANDARD: |
|----------------------------|-----------|
| PRINT VERSION NOT TO SCALE | NON JEDEC |

DRAWING NUMBER: 98ASAO1148D

A A

Figure 62. Package outline VFBGA64

# 17 Handling information

### **CAUTION**



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices. Such precautions are described in the *ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A* or equivalent standards.

For assembly guidelines refer to AN1902.

# 18 Packing information

### 18.1 Packing information HVQFN64

Moisture Sensitivity Level (MSL) evaluation has been performed according to JEDEC J-STD-020C. MSL for this package is level 3 which means 260 °C Pb-free convection reflow maximum temperature peak.

Dry packing is required with following floor conditions: 168 hours out of bag floor life at maximum ambient temperature 30 °C/60 % RH.

For information on packing, refer to the PIP relating to this product at http://www.nxp.com.

# 18.2 Packing information VFBGA64

Moisture Sensitivity Level (MSL) evaluation has been performed according to JEDEC J-STD-020C. MSL for this package is level 3 which means 260 °C Pb-free convection reflow maximum temperature peak.

Dry packing is required with following floor conditions: 168 hours out of bag floor life at maximum ambient temperature 30°C/60 % RH.

For information on packing, refer to the PIP relating to this product at http://www.nxp.com.

# 19 Abbreviations

Table 82. Abbreviations

| Acronym          | Description                                         |
|------------------|-----------------------------------------------------|
| ADC              | Analog to Digital Convertor                         |
| ALM              | Active Load Modulation                              |
| ASK              | Amplitude Shift Keying                              |
| BPSK             | Binary Phase Shift Keying                           |
| CLIF             | Contactless Interface                               |
| CRC              | Cyclic Redundancy Check                             |
| DPC              | Dynamic Power Control                               |
| EEPROM           | Electrically Erasable Programmable Read-Only Memory |
| GPIO             | General-Purpose Input Output                        |
| I <sup>2</sup> C | Inter-Interchanged Circuit                          |
| IC               | Integrated Circuit                                  |
| IAP              | In-Application Programming                          |
| ISP              | In-System Programming                               |
| LDO              | Low DropOut                                         |
| LPCD             | Low-Power Card Detection                            |
| MSL              | Moisture Sensitivity Level                          |
| NFC              | Near Field Communication                            |
| NRZ              | Non-Return to Zero                                  |
| NVIC             | Nested Vectored Interrupt Controller                |
| P2P              | Peer-to-Peer                                        |
| PLL              | Phase-Locked Loop                                   |
| PLM              | Passive Load Modulation                             |
| SPI              | Serial Peripheral Interface                         |
| SWD              | Serial Wire Debug                                   |
| UART             | Universal Asynchronous Receiver Transmitter         |
| USB              | Universal Serial Bus                                |

# 20 Revision history

Table 83. Revision history

| Table 83. Revision his |                                                                                                                             |                                                                                                                                                                                                                                                          |                                                |                                                          |  |  |  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------------|--|--|--|
| Document ID            | Release date                                                                                                                | Data sheet status                                                                                                                                                                                                                                        | Change notice                                  | Supersedes                                               |  |  |  |
| PN7462_FAM v. 4.7      | 20211217                                                                                                                    | Product data sheet                                                                                                                                                                                                                                       | -                                              | PN7462_FAM v. 4.6                                        |  |  |  |
| Modifications:         |                                                                                                                             | features" and Section 8.1 O configuration in case it                                                                                                                                                                                                     |                                                | standby mode and suspend<br>ource                        |  |  |  |
| PN7462_FAM v. 4.6      | 20200710                                                                                                                    | Product data sheet                                                                                                                                                                                                                                       | -                                              | PN7462_FAM v. 4.5                                        |  |  |  |
| Modifications:         | Added note about po<br>"Quick reference dat                                                                                 | wer supply requirements a".                                                                                                                                                                                                                              | for the usage of the L                         | JSB interface in <u>Table 2</u>                          |  |  |  |
| PN7462_FAM v. 4.5      | 20200414                                                                                                                    | Product data sheet                                                                                                                                                                                                                                       | -                                              | PN7462_FAM v. 4.4                                        |  |  |  |
| Modifications:         | <ul><li><u>Section 8.15.1</u>: Note</li><li><u>Figure 35</u>, <u>Figure 36</u></li><li><u>Table 23</u>: PVDD_IN 1</li></ul> | and <u>Figure 45</u> : updated                                                                                                                                                                                                                           |                                                |                                                          |  |  |  |
| PN7462_FAM v. 4.4      | 20190611                                                                                                                    | Product data sheet                                                                                                                                                                                                                                       | -                                              | PN7462_FAM v. 4.3                                        |  |  |  |
| Modifications:         | <ul><li>Clarified chapter abo</li><li>Added information al</li><li>Added thermal chara</li></ul>                            | oout peak current at Trans                                                                                                                                                                                                                               | smitter LDO and RF T                           | ransmitter.                                              |  |  |  |
| PN7462_FAM v. 4.3      | 20190124                                                                                                                    | Product data sheet                                                                                                                                                                                                                                       | -                                              | PN7462_FAM v. 4.2                                        |  |  |  |
| Modifications:         | <ul><li>Added Slew Rates for</li><li>Added OVP to USB</li><li>Added diagrams for</li></ul>                                  | Corrected AMR values for: VBUS, VBUSP, VUP_TX and USB_VBUS Added Slew Rates for: VBUS, VUP_TX and VBUSP Added OVP to USB supply example Added diagrams for Power-up sequences Corrected drawing Figure 39, showing the use case where TX_LDO is not used |                                                |                                                          |  |  |  |
| PN7462_FAM v. 4.2      | 20180910                                                                                                                    | Product data sheet                                                                                                                                                                                                                                       | -                                              | PN7462_FAM v. 4.1                                        |  |  |  |
| Modifications:         | Marking code of HV0                                                                                                         | QFN64 package in <u>Sectio</u> r                                                                                                                                                                                                                         | n 14.1 corrected                               |                                                          |  |  |  |
| PN7462_FAM v. 4.1      | 20180628                                                                                                                    | Product data sheet                                                                                                                                                                                                                                       | -                                              | PN7462_FAM v. 4.0<br>and PN7462_FAM incl<br>PN7412 v.3.0 |  |  |  |
| Modifications:         | <ul><li>New type PN7412AL</li><li>Combined data shee</li></ul>                                                              | JHN added<br>ts PN7462_FAM and PN7                                                                                                                                                                                                                       | 7462_FAM incl PN741                            | 12                                                       |  |  |  |
| PN7462_FAM v. 4.0      | 20180201                                                                                                                    | Product data sheet                                                                                                                                                                                                                                       | -                                              | PN7462 v. 3.2 and PN736X v. 3.3                          |  |  |  |
| Modifications:         |                                                                                                                             | ts PN736X and PN7462.<br>Sout VFBGA64 package v                                                                                                                                                                                                          | ersions.                                       |                                                          |  |  |  |
| PN736X v. 3.3          | 20170907                                                                                                                    | Product data sheet                                                                                                                                                                                                                                       | -                                              | PN736X v.3.2                                             |  |  |  |
| Modifications:         | <ul><li>product.</li><li>Updated Pin descrip</li><li>Updated <u>Section 9.5</u></li></ul>                                   | 9 "I/O auxiliary - ISO/IEC<br>tion, removed pin fuinction<br>"Unconnected I/O's", rem<br>which is not available on t                                                                                                                                     | nality INT_AUX , CLK<br>noved description of A | _AUX and IO_AUX                                          |  |  |  |
| PN736X v. 3.2          | 20161213                                                                                                                    | Product data sheet                                                                                                                                                                                                                                       | -                                              | PN746X_736X v.3.1                                        |  |  |  |
| Modifications:         | Product name title ar     Editorial changes                                                                                 | nd Descriptive title update                                                                                                                                                                                                                              | d                                              | ,                                                        |  |  |  |

NFC Cortex-M0 microcontroller

### Table 83. Revision history...continued

| Document ID       | Release date                                                           | Data sheet status  | Change notice | Supersedes        |  |  |
|-------------------|------------------------------------------------------------------------|--------------------|---------------|-------------------|--|--|
| PN746X_736X v.3.1 | 20160405                                                               | Product data sheet | -             | PN746X_736X v.3.0 |  |  |
| Modifications:    | Descriptive title updated     Section 1 "General description": updated |                    |               |                   |  |  |
| PN746X_736X v.3.0 | 20160330                                                               | Product data sheet | -             | -                 |  |  |

# 21 Legal information

#### 21.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### 21.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 21.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PN7462\_FAM

All information provided in this document is subject to legal disclaimers.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="mailto:PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

#### 21.4 Licenses

#### Purchase of NXP ICs with ISO/IEC 14443 type B functionality



RATP/Innovatron Technology
This NXP Semiconductors IC is ISO/IEC
14443 Type B software enabled and is
licensed under Innovatron's Contactless
Card patents license for ISO/IEC 14443 B.

The license includes the right to use the IC in systems and/or end-user equipment.

Purchase of NXP ICs with NFC technology — Purchase of an NXP Semiconductors IC that complies with one of the Near Field Communication (NFC) standards ISO/IEC 18092 and ISO/IEC 21481 does not convey an implied license under any patent right infringed by implementation of any of those standards. Purchase of NXP Semiconductors IC does not include a license to any NXP patent (or other IP right) covering combinations of those products with other products, whether hardware or software.

#### 21.5 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile — are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved.

FeliCa — is a trademark of Sony Corporation.

ICODE and I-CODE — are trademarks of NXP B.V.

**I2C-bus** — logo is a trademark of NXP B.V.

MIFARE — is a trademark of NXP B.V.

MIFARE Classic — is a trademark of NXP B.V.

PN7462\_FAM

NFC Cortex-M0 microcontroller

# **Tables**

| Tab. 1.       | Comparison of the PN7462 family               |           | Tab. 43. | Static characteristics for GPIO1 to GPIO2173          |
|---------------|-----------------------------------------------|-----------|----------|-------------------------------------------------------|
|               | members                                       |           | Tab. 44. | Static characteristics for I2CM_SDA,                  |
| Tab. 2.       | Quick reference data                          |           |          | I2CM_SCL - S74                                        |
| Tab. 3.       | Ordering information                          |           | Tab. 45. | Static characteristics for SPIM_MOSI74                |
| Tab. 4.       | Pin description1                              |           | Tab. 46. | Static characteristics for SPIM_NSS74                 |
| Tab. 5.       | Pin description1                              |           | Tab. 47. | Static characteristics for SPIM_MISO74                |
| Tab. 6.       | Interrupt sources                             |           | Tab. 48. | Static characteristics for SPI_SCLK75                 |
| Tab. 7.       | Pin description for host interface2           |           | Tab. 49. | Static characteristics for ATX_ used as               |
| Tab. 8.       | HSUART baudrates2                             | 29        |          | SPI_NSS, ATX_ used as I2CADR0, ATX_                   |
| Tab. 9.       | I2C interface addressing                      |           |          | used as SPI_SCK, ATX_ used as SPI_                    |
| Tab. 10.      | SPI configuration                             | 31        |          | MOSI75                                                |
| Tab. 11.      | Communication overview for ISO/IEC            |           | Tab. 50. | Static characteristics of ATX_ used as                |
|               | 14443 type A and read/write mode for          |           |          | I2CSDA, ATX_ used as I2CSCL75                         |
|               | MIFARE Classic3                               | 38        | Tab. 51. | Static characteristics of ATX_ used as                |
| Tab. 12.      | Communication overview for ISO/IEC            |           |          | SPIMISO75                                             |
|               | 14443 B reader/writer3                        | 39        | Tab. 52. | USB characteristics76                                 |
| Tab. 13.      | Communication overview for FeliCa reader/     |           | Tab. 53. | Static characteristics of HSU_TX and HSU              |
|               | writer3                                       | 39        |          | RTS pin76                                             |
| Tab. 14.      | Communication overview for ISO/IEC            |           | Tab. 54. | Static characteristics of HSU_RX, HSU_                |
|               | 15693 reader to label4                        | 40        |          | CTS                                                   |
| Tab. 15.      | Communication overview for ISO/IEC            |           | Tab. 55. | Static characteristics of XTAL pin (XTAL1,            |
|               | 15693 label to reader4                        | 40        |          | XTAL2)77                                              |
| Tab. 16.      | Communication overview for active             |           | Tab. 56. | Static characteristics for power supply77             |
| 145. 10.      | communication mode4                           | 12        | Tab. 57. | Static characteristics for voltage monitors 80        |
| Tab. 17.      | Communication overview for passive            | T         | Tab. 58. | Static characteristics for power modes80              |
| 10D. 17.      | communication mode4                           | 12        | Tab. 59. | Static characteristics for contact interface 81       |
| Tab. 18.      | ISO/IEC14443 A card operation mode4           |           | Tab. 60. | Static characteristics for NFC interface 82           |
| Tab. 19.      | Framing and coding overview4                  |           | Tab. 61. | Dynamic characteristics for IRQ output pin 83         |
| Tab. 19.      | Timer characteristics                         |           | Tab. 61. | Dynamic characteristics for flash memory83            |
| Tab. 20.      |                                               |           | Tab. 63. | Dynamic characteristics for EEPROM83                  |
| Tab. 21.      | Crystal requirements                          |           | Tab. 64. |                                                       |
| Tab. 22.      | SCLDO and DC-to-DC converter modes5           |           | 1ab. 04. | Dynamic characteristics for GPIO1 to                  |
|               | Power-up sequence                             |           | Tab 65   | GPIO2184                                              |
| Tab. 24.      | Threshold configuration for voltage monitor 5 |           | Tab. 65. | Timing specification for fast mode plus I2C 84        |
| Tab. 25.      | Reset sources                                 |           | Tab. 66. | Timing specification for fast mode I2C                |
| Tab. 26.      | Power supply connection                       |           | Tab. 67. | Dynamic characteristics and Timing                    |
| Tab. 27.      | Limiting values                               |           | T-6 CO   | specification for SPI master interface                |
| Tab. 28.      | Limiting values for GPIO1 to GPIO12           | 01        | Tab. 68. | Timing specification for I2C high speed87             |
| Tab. 29.      | Limiting values for I2C master pins (i2cm_    |           | Tab. 69. | Dynamic characteristics for the I2C slave             |
| <b>T</b> 1 00 | sda, i2cm_scl)6                               | <i>51</i> |          | interface: ATX_B used as I2C_SDA, ATX_                |
| Tab. 30.      | Limiting values for SPI master pins (spim_    | <b>-</b>  | T . To   | A used as I2C_SCL87                                   |
|               | nss, spim_miso, spim_mosi and spi_clk) 6      | <i>51</i> | Tab. 70. | Dynamic characteristics for SPI slave                 |
| Tab. 31.      | Limiting values for host interfaces atx_a,    |           |          | interface88                                           |
|               | atx_b, atx_c, atx_d in all configurations     |           | Tab. 71. | Dynamic characteristics for SPI slave                 |
|               | (USB, HSUART, SPI and I2C)6                   |           |          | interface: ATX_C as SPI_MISO 89                       |
| Tab. 32.      | Limiting values for crystal oscillator6       |           | Tab. 72. | Dynamic characteristics for HSUART ATX_               |
| Tab. 33.      | Limiting values for power supply6             |           |          | as HSU_TX, ATX_ as HSU_RTS89                          |
| Tab. 34.      | Limiting values for contact interface6        | 68        | Tab. 73. | Dynamic characteristics for USB interface 89          |
| Tab. 35.      | Protection and limitations for contact        |           | Tab. 74. | Dynamic characteristics for internal                  |
|               | interface6                                    |           |          | oscillators90                                         |
| Tab. 36.      | Limiting values for RF interface6             | 69        | Tab. 75. | Dynamic characteristics for PLL90                     |
| Tab. 37.      | Limiting values for USB interface6            | 69        | Tab. 76. | Dynamic characteristics for power supply 91           |
| Tab. 38.      | Operating conditions7                         |           | Tab. 77. | Dynamic characteristics for boot and reset91          |
| Tab. 39.      | Thermal characteristics7                      |           | Tab. 78. | Power modes - wake-up timings91                       |
| Tab. 40.      | Static characteristics for RST_N input pin 7  |           | Tab. 79. | Dynamic characteristics for contact                   |
| Tab. 41.      | Static characteristics for IRQ output pin 7   |           |          | interface91                                           |
| Tab. 42.      | Static characteristics for DWL_REQ7           |           | Tab. 80. | Marking codes93                                       |
|               | =                                             |           |          | al disclaimers. © NXP B.V. 2021. All rights reserved. |

PN7462\_FAM

Product data sheet

**COMPANY PUBLIC** 

# **NXP Semiconductors**

# PN7462 family

| Tab. 81. | Marking codes94  | Tab. 83. | Revision history | 106 |
|----------|------------------|----------|------------------|-----|
| Tab. 82. | Abbreviations105 |          |                  |     |

NFC Cortex-M0 microcontroller

# **Figures**

| Fig. 1.       | Block                     | diagram                                 | ۵   | Fig. 33.  | PN74XX LDOs and power pins overview           | 52   |
|---------------|---------------------------|-----------------------------------------|-----|-----------|-----------------------------------------------|------|
| Fig. 2.       |                           | diagram                                 |     | Fig. 34.  | PN736X LDOs and power pins overview           |      |
| Fig. 3.       |                           | diagram                                 |     | Fig. 35.  | TX_LDO used                                   |      |
| Fig. 4.       |                           | diagram                                 |     | Fig. 36.  | TX_LDO dated                                  |      |
| Fig. 5.       |                           | onfiguration PN736X                     |     | Fig. 37.  | Powering up the microcontroller               |      |
| Fig. 6.       |                           | onfiguration PN7462                     |     | Fig. 38.  | Powering up the contactless interface using   | 02   |
| Fig. 7.       |                           | onfiguration PN7412                     |     | 1 ig. 56. | a single power supply                         | 63   |
| Fig. 8.       |                           | onfiguration VFBGA64 (bottom view)      |     | Fig. 39.  | Powering up the contactless interface using   | 03   |
| Fig. 9.       |                           |                                         |     | rig. 39.  | an external RF transmitter supply             | 63   |
| •             |                           | memory mapping                          |     | Fig. 40   | Powering up the contact interface             |      |
| Fig. 10       |                           | ROM memory mapping                      |     | Fig. 40.  |                                               | 04   |
| Fig. 1        |                           | M memory mapping                        |     | Fig. 41.  | Contact interface power supply connection     | 6.4  |
| Fig. 12       |                           | 62 family memory map                    |     | F: 40     | when contact interface is not used            |      |
| Fig. 13       |                           | memory map PN736X                       |     | Fig. 42.  | USB interface on a bus-powered device         |      |
| Fig. 14       |                           | memory map PN7462                       |     | Fig. 43.  | Connecting the contact interface              | 00   |
| Fig. 1        |                           | memory map PN7412                       | 25  | Fig. 44.  | Connection of contact interface when not      | 00   |
| Fig. 10       |                           | P(VBUS), supported contact cards        | 00  | F: 45     | used                                          | 66   |
| F: 4:         |                           | es, and card deactivation               |     | Fig. 45.  | RF interface - example of connection to an    | 00   |
| Fig. 1        |                           | act interface - activation sequence     |     | F: 40     | antenna                                       | 66   |
| Fig. 18       |                           | tivation sequence for contact interface | 36  | Fig. 46.  | Output timing measurement condition for       |      |
| Fig. 19       |                           | /write mode for ISO/IEC 14443 type A    | 0.7 | F: 47     | GPIO                                          |      |
| <b>-</b> : 0: |                           | ead/write mode for MIFARE Classic       | 37  | Fig. 47.  | I <sup>2</sup> C-bus pins clock timing        |      |
| Fig. 20       |                           | coding and framing according to ISO/    | 0.0 | Fig. 48.  | SPI master timing                             |      |
|               |                           | 14443 A card response                   | 38  | Fig. 49.  | I2C-bus pins clock timing                     |      |
| Fig. 2        |                           | EC 14443 B read/write mode              |     | Fig. 50.  | SPI slave timings                             | 88   |
|               |                           | nunication diagram                      |     | Fig. 51.  | USB interface differential data-to-EOP        |      |
| Fig. 2        |                           | a read/write communication diagram      |     |           | transition skew and EOP width                 | 90   |
| Fig. 23       |                           | ole reception cycles - data format      | 40  | Fig. 52.  | Definition of output and input transition     |      |
| Fig. 2        |                           | EC 15693 read/write mode                |     |           | times                                         |      |
|               |                           | nunication diagram                      | 40  | Fig. 53.  | Marking in HVQFN64                            |      |
| Fig. 2        |                           | coding according to ISO/IEC 15693       |     | Fig. 54.  | Marking in VFBGA64                            |      |
|               |                           | lard mode reader to label               | 41  | Fig. 55.  | Package outline HVQFN64                       | 95   |
| Fig. 20       |                           | e communication mode                    |     | Fig. 56.  | Footprint information for reflow soldering of |      |
| Fig. 2        |                           | ive communication mode                  |     |           | HVQFN64                                       |      |
| Fig. 28       |                           | 62 family output driver                 | 44  | Fig. 57.  | Package outline VFBGA64                       |      |
| Fig. 29       | <ol><li>Rece</li></ol>    | iver block diagram                      | 45  | Fig. 58.  | Package outline VFBGA64                       | 98   |
| Fig. 30       | <ol><li>Comr</li></ol>    | munication in card emulation of NFC     |     | Fig. 59.  | Package outline VFBGA64                       |      |
|               | passi                     | ve target                               | 46  | Fig. 60.  | Package outline VFBGA64                       |      |
| Fig. 3        | <ol> <li>Clock</li> </ol> | s and IP overview                       | 49  | Fig. 61.  | Package outline VFBGA64                       |      |
| Fig. 32       | <ol><li>Cryst</li></ol>   | al oscillator connection                | 49  | Fig. 62.  | Package outline VFBGA64                       | .102 |

NFC Cortex-M0 microcontroller

# **Contents**

| _          |                                             |               |                        |                                                 |          |
|------------|---------------------------------------------|---------------|------------------------|-------------------------------------------------|----------|
| 1          | General description                         |               | 8.9.3                  | Clock circuitry                                 |          |
| 2          | Features and benefits                       |               | 8.9.4                  | I/O circuitry                                   |          |
| 2.1        | Integrated contact interface frontend       | 3             | 8.9.5                  | VCC regulator                                   |          |
| 2.2        | Integrated ISO/IEC 7816-3&4 UART            | _             | 8.9.6                  | Activation sequence                             |          |
|            | interface                                   |               | 8.9.7                  | Deactivation sequence                           |          |
| 2.3        | Integrated contactless interface frontend   |               | 8.9.8                  | I/O auxiliary - connecting TDA slot extender    |          |
| 2.4        | Cortex-M0 microcontroller                   |               | 8.10                   | Contactless interface - 13.56 MHz               |          |
| 3          | Applications                                |               | 8.10.1                 | RF functionality                                | 37       |
| 4          | Quick reference data                        |               | 8.10.1.1               | Communication mode for ISO/IEC 14443            |          |
| 5          | Ordering information                        |               |                        | type A and for MIFARE Classic                   |          |
| 6          | Block diagram                               |               | 8.10.1.2               | ISO/IEC14443 B functionality                    |          |
| 6.1        | Block diagram PN7462 HVQFN64                |               | 8.10.1.3               | FeliCa functionality                            |          |
| 6.2        | Block diagram PN7462 VFBGA64                |               | 8.10.1.4               | ISO/IEC 15693 functionality                     |          |
| 6.3        | Block diagram PN7412 HVQFN64                |               | 8.10.1.5               | ISO/IEC18000-3 mode 3 functionality             |          |
| 6.4        | Block diagram PN736X                        |               | 8.10.1.6               | NFCIP-1 modes                                   |          |
| 7          | Pinning information                         |               | 8.10.2                 | NFC interface                                   |          |
| 7.1        | Pinning HVQFN64                             |               | 8.10.2.1               | Transmitter (TX)                                |          |
| 7.2        | Pin description HVQFN64                     |               | 8.10.2.2               | Receiver (RX)                                   |          |
| 7.3        | Pinning VFBGA64                             | 17            | 8.10.3                 | Low-Power Card Detection (LPCD)                 | 46       |
| 7.4        | Pin description VFBGA64                     | 17            | 8.10.4                 | Active Load Modulation (ALM)                    | 46       |
| 8          | Functional description                      | 20            | 8.10.5                 | Dynamic Power Control (DPC)                     | 47       |
| 8.1        | Arm Cortex-M0 microcontroller               | 20            | 8.10.5.1               | RF output control                               | 47       |
| 8.2        | Memories                                    | 20            | 8.10.5.2               | Adaptive Waveform Control (AWC)                 |          |
| 8.2.1      | On-chip flash programming memory            | . 20          | 8.11                   | Timers                                          |          |
| 8.2.1.1    | Memory mapping                              |               | 8.11.1                 | Features of timer 0 and timer 1                 | 47       |
| 8.2.2      | EEPROM                                      |               | 8.11.2                 | Features of timer 2 and timer 3                 | 48       |
| 8.2.2.1    | Memory mapping                              | 21            | 8.12                   | System tick timer                               | 48       |
| 8.2.3      | SRAM                                        |               | 8.13                   | Watchdog timer                                  |          |
| 8.2.3.1    | Memory mapping                              |               | 8.14                   | Clocks                                          |          |
| 8.2.4      | ROM                                         |               | 8.14.1                 | Crystal oscillator (27.12 MHz)                  |          |
| 8.2.5      | Memory map                                  |               | 8.14.2                 | USB PLL                                         |          |
| 8.3        | Nested Vectored Interrupt Controller (NVIC) |               | 8.14.3                 | High Frequency Oscillator (HFO)                 |          |
| 8.3.1      | NVIC features                               |               | 8.14.4                 | Low Frequency Oscillator (LFO)                  |          |
| 8.3.2      | Interrupt sources                           |               | 8.14.5                 | Clock configuration and clock gating            |          |
| 8.4        | GPIOs                                       |               | 8.15                   | Power management                                |          |
| 8.4.1      | GPIO features                               |               | 8.15.1                 | Power supply sources                            |          |
| 8.4.2      | GPIO configuration                          |               | 8.15.2                 | Power Management Unit (PMU)                     |          |
| 8.4.3      | GPIO interrupts                             |               | 8.15.2.1               | PMU - General                                   |          |
| 8.5        | CRC engine 16/32 bits                       |               | 8.15.3                 | Power-up sequence                               |          |
| 8.6        | Random Number Generator (RNG)               |               | 8.15.4                 | Power modes                                     |          |
| 8.7        | Master interfaces                           |               | 8.15.4.1               |                                                 |          |
| 8.7.1      | I2C master interface                        |               | 8.15.4.2               | Standby mode                                    |          |
| 8.7.1.1    | I2C features                                |               | 8.15.4.3               | Suspend mode                                    |          |
| 8.7.2      | SPI interface                               |               | 8.15.4.4               | Wake-up from standby mode and suspend           | 01       |
| 8.7.2.1    | SPI features                                |               | 0.13.4.4               | mode                                            | 57       |
| 8.8        | Host interfaces                             |               | 8.15.4.5               | Hard Power-Down (HPD) mode                      |          |
| 8.8.1      | High-speed UART                             | -             | 8.15.5                 | ` ,                                             |          |
|            |                                             |               |                        | Voltage monitoring                              |          |
| 8.8.2      | I2C host interface controller               |               | 8.15.5.1               | VBUS monitor                                    |          |
| 8.8.2.1    | I2C host interface features                 |               | 8.15.5.2               | VBUSP monitor                                   |          |
| 8.8.3      | SPI host/Slave interface                    |               | 8.15.5.3               | PVDD LDO supply monitor                         |          |
| 8.8.3.1    | SPI host interface features                 |               | 8.15.6                 | Temperature sensor                              |          |
| 8.8.4      | USB interface                               |               | 8.16                   | System control                                  |          |
| 8.8.4.1    | Full speed USB device controller            |               | 8.16.1                 | Reset                                           |          |
| 8.9        | Contact interface                           |               | 8.16.2                 | Brown-Out Detection (BOD)                       |          |
| 8.9.1      | Contact interface features and benefits     |               | 8.16.3                 | APB interface and AHB-Lite                      |          |
| 8.9.2      | Voltage supervisor                          | 33            | 8.16.4                 | External interrupts                             | 60       |
| PN7462_FAM | All information provided                    | in this docun | nent is subject to led | gal disclaimers. © NXP B.V. 2021. All rights re | eserved. |

PN7462\_FAM

# NFC Cortex-M0 microcontroller

| 8.17                        | SWD debug interface                                                                 |          |
|-----------------------------|-------------------------------------------------------------------------------------|----------|
| 8.17.1                      | SWD interface features                                                              |          |
| 9                           | Application design-in information                                                   | 61       |
| 9.1                         | Power supply connection                                                             |          |
| 9.1.1                       | Powering up the microcontroller                                                     |          |
| 9.1.2                       | Powering up the contactless interface                                               |          |
| 9.1.3                       | Powering up the contact interface                                                   |          |
| 9.2                         | Connecting the USB interface                                                        |          |
| 9.3                         | Connecting the contact interface                                                    |          |
| 9.4                         | Connecting the RF interface                                                         |          |
| 9.5                         | Unconnected I/Os                                                                    |          |
| 10                          | Limiting values                                                                     |          |
| 11                          | Recommended operating conditions                                                    | 70       |
| 12                          | Thermal characteristics                                                             |          |
| 13                          | Characteristics                                                                     |          |
| 13.1                        | Static characteristics                                                              |          |
| 13.1.1                      | GPIO static characteristics                                                         |          |
| 13.1.2                      | Static characteristics for I2C master                                               |          |
| 13.1.3                      | Static characteristics for SPI master                                               |          |
| 13.1.4                      | Static characteristics for host interface                                           |          |
| 13.1.5                      | Clock static characteristics                                                        |          |
| 13.1.6                      | Static characteristics - power supply                                               |          |
| 13.1.7                      | Static characteristics for power modes                                              |          |
| 13.1.8                      | Static characteristics for contact interface                                        |          |
| 13.1.9                      | Static characteristics NFC interface                                                |          |
| 13.2                        | Dynamic characteristics                                                             |          |
| 13.2.1                      | Flash memory dynamic characteristics                                                |          |
| 13.2.2                      | EEPROM dynamic characteristics                                                      | 83       |
| 13.2.3                      | GPIO dynamic characteristics                                                        |          |
| 13.2.4                      | Dynamic characteristics for I2C master                                              |          |
| 13.2.5                      | Dynamic characteristics for SPI                                                     |          |
| 13.2.6                      | Dynamic characteristics of host interface                                           |          |
| 13.2.7                      | Clock dynamic characteristics                                                       |          |
| 13.2.8                      | Dynamic characteristics for power supply                                            |          |
| 13.2.9<br>13.2.10           | Dynamic characteristics for boot and reset  Dynamics characteristics for power mode |          |
| 13.2.10<br>13.2.11          | Dynamic characteristics for contact                                                 | 91       |
| 13.2.11                     | interface                                                                           | 01       |
| 14                          | Marking                                                                             | 91       |
| 14.1                        | Marking HVQFN64                                                                     | ივ<br>ივ |
| 1 <del>4</del> .1<br>14.1.1 | Package marking drawing                                                             |          |
| 14.2                        | Marking VFBGA64                                                                     |          |
| 14.2.1                      | Package marking drawing                                                             |          |
| 15                          | Package outline HVQFN64                                                             |          |
| 16                          | Package outline VFBGA64                                                             |          |
| 17                          | Handling information                                                                | 103      |
| 1 <i>7</i><br>18            | Packing information                                                                 |          |
| 18.1                        | Packing information HVQFN64                                                         |          |
| 18.2                        | Packing information VFBGA64                                                         |          |
| 19                          | Abbreviations                                                                       |          |
| 20                          | Revision history                                                                    |          |
| 21                          | Legal information                                                                   | 108      |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.