# **Analog Multiplexers/Demultiplexers** The MC14051B, MC14052B, and MC14053B analog multiplexers are digitally-controlled analog switches. The MC14051B effectively implements an SP8T solid state switch, the MC14052B a DP4T, and the MC14053B a Triple SPDT. All three devices feature low ON impedance and very low OFF leakage current. Control of analog signals up to the complete supply voltage range can be achieved. #### **Features** - Triple Diode Protection on Control Inputs - Switch Function is Break Before Make - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Analog Voltage Range $(V_{DD} V_{EE}) = 3.0$ to 18 V Note: $V_{EE}$ must be $\leq V_{SS}$ - Linearized Transfer Characteristics - Low-noise 12 nV/ $\sqrt{\text{Cycle}}$ , $f \ge 1.0$ kHz Typical - Pin-for-Pin Replacement for CD4051, CD4052, and CD4053 - For 4PDT Switch, See MC14551B - For Lower R<sub>ON</sub>, Use the HC4051, HC4052, or HC4053 **High-Speed CMOS Devices** - These Devices are Pb-Free and are RoHS Compliant #### MAXIMUM RATINGS (Voltages Referenced to VSS) | Symbol | Parameter | Value | Unit | |---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------| | V <sub>DD</sub> | DC Supply Voltage Range (Referenced to $V_{EE}$ , $V_{SS} \ge V_{EE}$ ) | -0.5 to +18.0 | <b>&gt;</b> | | V <sub>in</sub> ,<br>V <sub>out</sub> | Input or Output Voltage Range (DC or Transient) (Referenced to V <sub>SS</sub> for Control Inputs and V <sub>EE</sub> for Switch I/O) | -0.5 to V <sub>DD</sub> + 0.5 | > | | I <sub>in</sub> | Input Current (DC or Transient) per Control Pin | +10 | mA | | I <sub>SW</sub> | Switch Through Current | ±25 | mA | | P <sub>D</sub> | Power Dissipation per Package (Note 1) | 500 | mW | | T <sub>A</sub> | Ambient Temperature Range | -55 to +125 | °C | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature (8-Second Soldering) | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Temperature Derating: Plastic "P and D/DW" Packages: - 7.0 mW/°C From 65°C To 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub>, V<sub>EE</sub> or V<sub>DD</sub>). Unused outputs must be left open. ### ON Semiconductor® http://onsemi.com **MARKING DIAGRAMS** **CASE 648** MC1405xBCP O AWLYYWWG <u> 1ԾԵԵԵԵԵԵՄ</u> SOEIAJ-16 **F SUFFIX CASE 966** x = 1, 2, or 3 = Assembly Location WL, L = Wafer Lot = Year = Work Week = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 9 of this data sheet. Note: Control Inputs referenced to $V_{SS}$ , Analog Inputs and Outputs reference to $V_{EE}$ . $V_{EE}$ must be $\leq V_{SS}$ . #### **ELECTRICAL CHARACTERISTICS** | | | | | - 5 | 5°C | | 25°C | | 125°C | | _ | |--------------------------------------------------------------------------------------|---------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|------------------|-------------------------------------------|------------------------|------------------|--------------------|----------| | Characteristic | Symbol | V <sub>DD</sub> | Test Conditions | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | SUPPLY REQUIREMENTS | (Voltages | Referer | nced to V <sub>EE</sub> ) | | | | | • | | | | | Power Supply Voltage<br>Range | V <sub>DD</sub> | - | $V_{DD} - 3.0 \ge V_{SS} \ge V_{EE}$ | 3.0 | 18 | 3.0 | - | 18 | 3.0 | 18 | V | | Quiescent Current Per<br>Package | I <sub>DD</sub> | 5.0<br>10<br>15 | Control Inputs: $\begin{aligned} &V_{in} = V_{SS} \text{ or } V_{DD}, \\ &S\text{witch I/O: } V_{EE} \leq V_{I/O} \leq \\ &V_{DD}, \text{ and } \Delta V_{s\text{witch}} \leq \\ &500 \text{ mV (Note 3)} \end{aligned}$ | _<br>_<br>_ | 5.0<br>10<br>20 | -<br>-<br>- | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | -<br>-<br>- | 150<br>300<br>600 | μΑ | | Total Supply Current<br>(Dynamic Plus<br>Quiescent, Per Package | I <sub>D(AV)</sub> | 5.0<br>10<br>15 | T <sub>A</sub> = 25°C only (The channel component, (V <sub>in</sub> – V <sub>out</sub> )/R <sub>on</sub> , is not included.) | | Typical | ( | 0.07 μA/kHz<br>0.20 μA/kHz<br>0.36 μA/kHz | z) f + I <sub>DD</sub> | ) | | μΑ | | CONTROL INPUTS — INHI | BIT, A, B, | C (Volta | ages Referenced to V <sub>SS</sub> ) | | | | | | | | | | Low-Level Input Voltage | V <sub>IL</sub> | 5.0<br>10<br>15 | R <sub>on</sub> = per spec,<br>I <sub>off</sub> = per spec | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | V | | High-Level Input Voltage | V <sub>IH</sub> | 5.0<br>10<br>15 | R <sub>on</sub> = per spec,<br>I <sub>off</sub> = per spec | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | -<br>-<br>- | 3.5<br>7.0<br>11 | -<br>-<br>- | > | | Input Leakage Current | I <sub>in</sub> | 15 | V <sub>in</sub> = 0 or V <sub>DD</sub> | - | ± 0.1 | _ | ±0.00001 | ± 0.1 | - | 1.0 | μΑ | | Input Capacitance | C <sub>in</sub> | - | | - | - | - | 5.0 | 7.5 | - | - | рF | | SWITCHES IN/OUT AND C | OMMONS | OUT/II | N — X, Y, Z (Voltages Refere | nced to | V <sub>EE</sub> ) | | | | | | | | Recommended Peak-to-Peak Voltage Into or Out of the Switch | V <sub>I/O</sub> | - | Channel On or Off | 0 | V <sub>DD</sub> | 0 | - | V <sub>DD</sub> | 0 | V <sub>DD</sub> | $V_{PP}$ | | Recommended Static or<br>Dynamic Voltage Across<br>the Switch (Note 3)<br>(Figure 5) | $\Delta V_{switch}$ | _ | Channel On | 0 | 600 | 0 | - | 600 | 0 | 300 | mV | | Output Offset Voltage | Voo | - | V <sub>in</sub> = 0 V, No Load | - | - | - | 10 | - | - | - | μV | | ON Resistance | R <sub>on</sub> | 5.0<br>10<br>15 | $\begin{array}{l} \Delta V_{\text{switch}} \leq 500 \text{ mV} \\ \text{(Note 3) } V_{\text{in}} = V_{\text{IL}} \text{ or } V_{\text{IH}} \\ \text{(Control), and } V_{\text{in}} = \\ 0 \text{ to } V_{DD} \text{ (Switch)} \end{array}$ | -<br>-<br>- | 800<br>400<br>220 | -<br>-<br>- | 250<br>120<br>80 | 1050<br>500<br>280 | -<br>-<br>- | 1200<br>520<br>300 | Ω | | ∆ON Resistance Between<br>Any Two Channels in the<br>Same Package | $\Delta R_{on}$ | 5.0<br>10<br>15 | | -<br>-<br>- | 70<br>50<br>45 | -<br>-<br>- | 25<br>10<br>10 | 70<br>50<br>45 | -<br>-<br>- | 135<br>95<br>65 | Ω | | Off-Channel Leakage<br>Current (Figure 10) | l <sub>off</sub> | 15 | V <sub>in</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>(Control) Channel to<br>Channel or Any One<br>Channel | _ | ± 100 | - | ± 0.05 | ± 100 | - | ±1000 | nA | | Capacitance, Switch I/O | C <sub>I/O</sub> | _ | Inhibit = V <sub>DD</sub> | - | - | _ | 10 | _ | _ | - | pF | | Capacitance, Common O/I | C <sub>O/I</sub> | _ | Inhibit = V <sub>DD</sub><br>(MC14051B)<br>(MC14052B)<br>(MC14053B) | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | 60<br>32<br>17 | -<br>-<br>- | -<br>-<br>- | -<br>-<br>- | pF | | Capacitance, Feedthrough (Channel Off) | C <sub>I/O</sub> | _<br>_ | Pins Not Adjacent<br>Pins Adjacent | _<br>_ | - | _<br>_ | 0.15<br>0.47 | - | _<br>_ | _<br>_ | pF | Data labeled "Typ" is not to be used for design purposes, but is intended as an indication of the IC's potential performance. For voltage drops across the switch (ΔV<sub>switch</sub>) > 600 mV ( > 300 mV at high temperature), excessive V<sub>DD</sub> current may be drawn, i.e. the current out of the switch may contain both V<sub>DD</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded. (See first page of this data sheet.) ELECTRICAL CHARACTERISTICS (Note 4) (C<sub>L</sub> = 50 pF, T<sub>A</sub> = 25°C) (V<sub>EF</sub> ≤ V<sub>SS</sub> unless otherwise indicated) | Characteristic | Symbol | V <sub>DD</sub> – V <sub>EE</sub><br>Vdc | Typ (Note 5) All Types | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|------------------------------------------|------------------------|-------------------|------| | Propagation Delay Times (Figure 6)<br>Switch Input to Switch Output ( $R_L = 1 \text{ k}\Omega$ )<br>MC14051 | t <sub>PLH</sub> , t <sub>PHL</sub> | | | | ns | | $t_{PLH}, t_{PHL} = (0.17 \text{ ns/pF}) \text{ C}_L + 26.5 \text{ ns}$<br>$t_{PLH}, t_{PHL} = (0.08 \text{ ns/pF}) \text{ C}_L + 11 \text{ ns}$<br>$t_{PLH}, t_{PHL} = (0.06 \text{ ns/pF}) \text{ C}_L + 9.0 \text{ ns}$ | | 5.0<br>10<br>15 | 35<br>15<br>12 | 90<br>40<br>30 | | | MC14052 | | | | | ns | | $t_{PLH}, t_{PHL} = (0.17 \text{ ns/pF}) \text{ C}_L + 21.5 \text{ ns}$<br>$t_{PLH}, t_{PHL} = (0.08 \text{ ns/pF}) \text{ C}_L + 8.0 \text{ ns}$<br>$t_{PLH}, t_{PHL} = (0.06 \text{ ns/pF}) \text{ C}_L + 7.0 \text{ ns}$ | | 5.0<br>10<br>15 | 30<br>12<br>10 | 75<br>30<br>25 | | | $\begin{aligned} &\text{MC14053} \\ &\text{t}_{\text{PLH}}, \text{t}_{\text{PHL}} = (0.17 \text{ns/pF}) \text{C}_{\text{L}} + 16.5 \text{ns} \\ &\text{t}_{\text{PLH}}, \text{t}_{\text{PHL}} = (0.08 \text{ns/pF}) \text{C}_{\text{L}} + 4.0 \text{ns} \\ &\text{t}_{\text{PLH}}, \text{t}_{\text{PHL}} = (0.06 \text{ns/pF}) \text{C}_{\text{L}} + 3.0 \text{ns} \end{aligned}$ | | 5.0<br>10<br>15 | 25<br>8.0<br>6.0 | 65<br>20<br>15 | ns | | Inhibit to Output ( $R_L = 10 \text{ k}\Omega$ , $V_{EE} = V_{SS}$ ) Output "1" or "0" to High Impedance, or High Impedance to "1" or "0" Level | t <sub>PHZ</sub> , t <sub>PLZ</sub> ,<br>t <sub>PZH</sub> , t <sub>PZL</sub> | | | | ns | | MC14051B | | 5.0<br>10<br>15 | 350<br>170<br>140 | 700<br>340<br>280 | | | MC14052B | | 5.0<br>10<br>15 | 300<br>155<br>125 | 600<br>310<br>250 | ns | | MC14053B | | 5.0<br>10<br>15 | 275<br>140<br>110 | 550<br>280<br>220 | ns | | Control Input to Output (R <sub>L</sub> = 1 k $\Omega$ , V <sub>EE</sub> = V <sub>SS</sub> ) MC14051B | t <sub>PLH</sub> , t <sub>PHL</sub> | 5.0<br>10<br>15 | 360<br>160<br>120 | 720<br>320<br>240 | ns | | MC14052B | | 5.0<br>10<br>15 | 325<br>130<br>90 | 650<br>260<br>180 | ns | | MC14053B | | 5.0<br>10<br>15 | 300<br>120<br>80 | 600<br>240<br>160 | ns | | Second Harmonic Distortion $(R_L = 10K\Omega, f = 1 \text{ kHz}) V_{in} = 5 V_{PP}$ | - | 10 | 0.07 | - | % | | Bandwidth (Figure 7)<br>$(R_L = 50 \Omega, V_{in} = 1/2 (V_{DD} - V_{EE}) p-p, C_L = 50pF$<br>$20 Log (V_{out}/V_{in}) = -3 dB)$ | BW | 10 | 17 | - | MHz | | Off Channel Feedthrough Attenuation (Figure 7) $R_L = 1K\Omega, V_{in} = 1/2 (V_{DD} - V_{EE}) p-p$ $f_{in} = 4.5 \text{ MHz} - \text{MC}14051B}$ $f_{in} = 30 \text{ MHz} - \text{MC}14052B}$ $f_{in} = 55 \text{ MHz} - \text{MC}14053B}$ | - | 10 | - 50 | - | dB | | Channel Separation (Figure 8) $ (R_L = 1 \text{ k}\Omega, V_{in} = 1/2 \text{ (}V_{DD} V_{EE}\text{) p-p,} \\ f_{in} = 3.0 \text{ MHz} $ | - | 10 | <b>– 50</b> | - | dB | | Crosstalk, Control Input to Common O/I (Figure 9) $(R_1 = 1 \text{ k}\Omega, R_L = 10 \text{ k}\Omega$ Control $t_{TLH} = t_{THL} = 20 \text{ ns, Inhibit} = V_{SS})$ | - | 10 | 75 | - | mV | The formulas given are for the typical characteristics only at 25°C. Data labelled "Typ" is not lo be used for design purposes but In intended as an indication of the IC's potential performance. Figure 1. Switch Circuit Schematic #### **TRUTH TABLE** | Cont | rol In | puts | 3 | | | | | | | |---------|--------|------|---|-------------|------|-------|----|------|----| | | S | elec | t | ON Switches | | | | | | | Inhibit | C* | В | Α | MC14051B | MC14 | 1052B | MC | 1405 | 3B | | 0 | 0 | 0 | 0 | X0 | Y0 | X0 | Z0 | Y0 | X0 | | 0 | 0 | 0 | 1 | X1 | Y1 | X1 | Z0 | Y0 | X1 | | 0 | 0 | 1 | 0 | X2 | Y2 | X2 | Z0 | Y1 | X0 | | 0 | 0 | 1 | 1 | Х3 | Y3 | Х3 | Z0 | Y1 | X1 | | 0 | 1 | 0 | 0 | X4 | | | Z1 | Y0 | X0 | | 0 | 1 | 0 | 1 | X5 | | | Z1 | Y0 | X1 | | 0 | 1 | 1 | 0 | X6 | | | Z1 | Y1 | X0 | | 0 | 1 | 1 | 1 | X7 | | | Z1 | Y1 | X1 | | 1 | Х | Х | Х | None | No | ne | | None | | \*Not applicable for MC14052 x = Don't Care Figure 2. MC14051B Functional Diagram Figure 3. MC14052B Functional Diagram Figure 4. MC14053B Functional Diagram #### **TEST CIRCUITS** Figure 5. $\Delta V$ Across Switch Figure 6. Propagation Delay Times, Control and Inhibit to Output A, B, and C inputs used to turn ON or OFF the switch under test. Figure 7. Bandwidth and Off-Channel Feedthrough Attenuation Figure 8. Channel Separation (Adjacent Channels Used For Setup) Figure 9. Crosstalk, Control Input to Common O/I NOTE: See also Figures 7 and 8 in the MC14016B data sheet. Figure 10. Off Channel Leakage Figure 11. Channel Resistance (R<sub>ON</sub>) Test Circuit # TYPICAL RESISTANCE CHARACTERISTICS 300 250 Figure 13. $V_{DD} = 5.0 \text{ V}, V_{EE} = -5.0 \text{ V}$ Figure 14. $V_{DD}$ = 2.5 V, $V_{EE}$ = - 2.5 V Figure 15. Comparison at 25°C, $V_{DD} = -V_{EE}$ #### **APPLICATIONS INFORMATION** Figure A illustrates use of the on-chip level converter detailed in Figures 2, 3, and 4. The 0-to-5 V Digital Control signal is used to directly control a 9 $V_{p-p}$ analog signal. The digital control logic levels are determined by $V_{DD}$ and $V_{SS}$ . The $V_{DD}$ voltage is the logic high voltage; the $V_{SS}$ voltage is logic low. For the example, $V_{DD} = +5$ V = logic high at the control inputs; $V_{SS} = GND = 0$ V = logic low. The maximum analog signal level is determined by $V_{DD}$ and $V_{EE}$ . The $V_{DD}$ voltage determines the maximum recommended peak above $V_{SS}$ . The $V_{EE}$ voltage determines the maximum swing below $V_{SS}$ . For the example, $V_{DD} - V_{SS} = 5$ V maximum swing above $V_{SS}$ ; $V_{SS} - V_{EE} = 5$ V maximum swing below $V_{SS}$ . The example shows a $\pm$ 4.5 V signal which allows a 1/2 volt margin at each peak. If voltage transients above $V_{DD}$ and/or below $V_{EE}$ are anticipated on the analog channels, external diodes (Dx) are recommended as shown in Figure B. These diodes should be small signal types able to absorb the maximum anticipated current surges during clipping. The *absolute* maximum potential difference between $V_{DD}$ and $V_{EE}$ is 18.0 V. Most parameters are specified up to 15 V which is the *recommended* maximum difference between $V_{DD}$ and $V_{EE}$ . Balanced supplies are not required. However, $V_{SS}$ must be greater than or equal to $V_{EE}$ . For example, $V_{DD}$ = + 10 V, $V_{SS}$ = + 5 V, and $V_{EE}$ – 3 V is acceptable. See the Table below. Figure A. Application Example Figure B. External Germanium or Schottky Clipping Diodes ### POSSIBLE SUPPLY CONNECTIONS | V <sub>DD</sub><br>In Volts | V <sub>SS</sub><br>In Volts | V <sub>EE</sub><br>In Volts | Control Inputs<br>Logic High/Logic Low<br>In Volts | Maximum Analog Signal Range<br>In Volts | |-----------------------------|-----------------------------|-----------------------------|----------------------------------------------------|-----------------------------------------| | + 8 | 0 | - 8 | + 8/0 | + 8 to - 8 = 16 V <sub>p-p</sub> | | + 5 | 0 | - 12 | + 5/0 | + 5 to - 12 = 17 V <sub>p-p</sub> | | + 5 | 0 | 0 | + 5/0 | + 5 to 0 = 5 V <sub>p-p</sub> | | + 5 | 0 | -5 | + 5/0 | + 5 to - 5 = 10 V <sub>p-p</sub> | | + 10 | + 5 | - 5 | + 10/ + 5 | + 10 to – 5 = 15 V <sub>p–p</sub> | #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|------------------------|-----------------------| | MC14051BCPG | PDIP-16<br>(Pb-Free) | 500 Units / Rail | | MC14051BDG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC14051BDR2G | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | | MC14051BDTR2G | TSSOP-16* | 2500 / Tape & Reel | | MC14051BFG | SOEIAJ-16<br>(Pb-Free) | 50 Units / Rail | | MC14051BFELG | SOEIAJ-16<br>(Pb-Free) | 2000 / Tape & Reel | | MC14052BCPG | PDIP-16<br>(Pb-Free) | 500 Units / Rail | | MC14052BDG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC14052BDR2G | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | | MC14052BDTR2G | TSSOP-16* | 2500 / Tape & Reel | | MC14052BFG | SOEIAJ-16<br>(Pb-Free) | 50 Units / Rail | | MC14052BFELG | SOEIAJ-16<br>(Pb-Free) | 2000 / Tape & Reel | | MC14053BCPG | PDIP-16<br>(Pb-Free) | 500 Units / Rail | | MC14053BDG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC14053BDR2G | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | | MC14053BDTR2G | TSSOP-16* | 2500 / Tape & Reel | | MC14053BFG | SOEIAJ-16<br>(Pb-Free) | 50 Units / Rail | | MC14053BFELG | SOEIAJ-16<br>(Pb-Free) | 2000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*This package is inherently Pb-Free. #### PACKAGE DIMENSIONS ### PDIP-16 **P SUFFIX** PLASTIC DIP PACKAGE CASE 648-08 ISSUE T #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - DIMENSION B DOES NOT INCLUDE MOLD FLASH. - ROUNDED CORNERS OPTIONAL. | | INC | HES | MILLIM | IETERS | | |-----|-------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | | В | 0.250 | 0.270 | 6.35 | 6.85 | | | С | 0.145 | 0.175 | 3.69 | 4.44 | | | D | 0.015 | 0.021 | 0.39 | 0.53 | | | F | 0.040 | 0.70 | 1.02 | 1.77 | | | G | 0.100 | BSC | 2.54 BSC | | | | Н | 0.050 | BSC | 1.27 | BSC | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.130 | 2.80 | 3.30 | | | L | 0.295 | 0.305 | 7.50 | 7.74 | | | М | 0° | 10 ° | 0° | 10 ° | | | S | 0.020 | 0.040 | 0.51 | 1.01 | | #### SOIC-16 **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751B-05 ISSUE K #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD - PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | P | 5.80 | 6.20 | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | #### PACKAGE DIMENSIONS #### TSSOP-16 **DT SUFFIX** PLASTIC TSSOP PACKAGE CASE 948F-01 **ISSUE B** - DIMENSIONING AND TOLERANCING PER ANSI - DIMENSIONING AND TOLERANCING FER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. - SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 BSC | | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | | 0.252 | BSC | | | М | 0° | 8° | 0 ° | 8° | | ### **SOLDERING FOOTPRINT** #### PACKAGE DIMENSIONS #### SOEIAJ-16 **F SUFFIX** PLASTIC EIAJ SOIC PACKAGE CASE 966-01 **ISSUE A** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 114-3M, 1302. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY - THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIN | IETERS | INC | HES | |----------------|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | С | 0.10 | 0.20 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | E | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 | BSC | 0.050 | BSC | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10 ° | 0° | 10° | | Q <sub>1</sub> | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.78 | | 0.031 | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) solicit esserves the right to make changes without further holice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative