## Preliminary N79E875 DATA SHEET

# nuvoTon

### **8-BIT MICROCONTROLLER**

### **Table of Contents-**









## **NUVOTON**

#### <span id="page-4-0"></span>**1 GENERAL DESCRIPTION**

N79E875 series are 8-bit Turbo 51 microcontrollers which have embedded Flash that can be programmed by ICP (In Circuit Program) or by writer. The instruction sets of the N79E875 series are fully compatible with the standard 8052. N79E875 series contain a **16K** bytes of main Flash EPROM; a **256** bytes of RAM; **256** bytes AUX-RAM; **128** bytes NVM Data Flash EPROM support; **two** 16-bit timer/counters; **one** 16-bit timer with 3 capture inputs; **one** 12-bit capture/compare/auto-reload timer; **8**-channel multiplexed 10-bit A/D converter; **8**-channel 12-bit PWM that includes 6-channel for 3 pairs complementary PWM; **three** serial ports that includes a SPI, an I2C and an enhanced full duplex serial port; **one** OP amplifier; **two** analog comparators; 3-level selectable Brownout detector. These peripherals are supported by **17** sources of four-level interrupt capability. To facilitate programming and verification, the Flash EPROM inside N79E875 series allow the program memory to be programmed and read electronically. Once the code is confirmed, the user can protect the code for security.

N79E875 series, built-in efficient PWM generator and Input capture/timer, are designed for motor control applications such as E-bike, inverters of DC/BLDC/AC induction/Stepping motor and home appliance, etc. The built-in rich functions and peripheral also suit to general application.



# nuvoTon

#### <span id="page-5-0"></span>**2 FEATURES**

- Fully static design 8-bit Turbo 51 CMOS microcontroller;
	- $V_{\text{DD}} = 4.5V$  to 5.5V @40MHz
	- $V_{DD} = 3.0V$  to 5.5V @24MHz
	- $V_{DD} = 2.4V$  to 5.5V @8MHz
- Operating temperature range
	- N79**E**875A/N79**E**875RA series: -40°C ~85°C
- Flexible CPU clock source configurable by config-bit and software:
	- High speed external oscillator: Up to 40MHz Crystal and resonator (enabled by config-bit).
	- Internal oscillator: Nominal 22MHz/11MHz (selected by config-bit) N79E875**A** series: 22MHz/11MHz with ±25% accuracy N79E875**RA** series: 22.1184MHz/11.0592MHz with ±2% accuracy, at 3.3V/25°C
- On-chip Memory
	- 16K bytes of Application Program Flash memory, with ICP and External Writer programmable mode.
	- 128 bytes (8 pages x 16 bytes) Data Flash for customer data storage used and 10K writer cycles; Data Flash program/erase  $V_{DD}=3.0V$  to 5.5V
	- 256 bytes of on-chip scratch-pad RAM.
	- 256 bytes of auxiliary RAM, software-selectable, accessed by MOVX instruction.
- Maximum 36 I/O pins.
	- Four outputs mode and TTL/Schmitt trigger selectable Port.
- 17 interrupts source with four levels of priority.
- Four timer/counters.
	- Two 16-bit timer/counters
	- One 16-bit timer supports 3 capture inputs capability for hall sensor feedback.
	- One 12-bit timer supports 12-bit auto reload timer, capture and compare mode.
- Three serial ports
	- One enhanced full duplex UART port with framing error detection and automatic address recognition.
	- One SPI with master/slave capability.
	- One I2C with master/slave capability.
- Four independent 12-bit PWM duty control units with maximum 8 port pins:
	- Six PWM output channels with mask control for BLDC application.
	- Three pairs complementary PWM with programmable dead-time insertion
	- Independent polarity setting for each channel
	- Two brake/fault input pins

- Up to two channels PWM independent from paired PWM channels.
- One build-in OP amplifier.
- Eight-channel multiplexed with 10-bits A/D converter.
	- Support synchronized trigger with PWM period.
	- Support OP amplifier output conversion.
	- Support digital compare function.
- Two analog comparators with optional internal reference voltage input at negative end.
- Eight-keypad interrupt inputs.
- Built-in power management.
	- Idle mode
	- Power down mode
- LED drive capability (20mA) on all port pins.
- Config-bits selectable 3 levels( 4.5V/3.8V/2.6V) Brown-Out voltage detect interrupt and reset.
- Independent Programmable Watchdog Timer.
- Program and Data Flash security protection.
- Development Tools:
	- JTAG ICE(In Circuit Emulation) tool
	- ICP(In Circuit Programming) writer
- Packages:
	- Lead Free (RoHS) LQFP 48: N79E875ALG series (-40°C ~85°C)
- Lead Free (RoHS) LQFP 48: N79E875RALG series (-40°C ~85°C)

Publication Release Date: April 13, 2009 - 7 - Revision A02

### <span id="page-7-0"></span>**3 PARTS INFORMATION LIST**

#### <span id="page-7-1"></span>**3.1 Lead Free (RoHS) Parts information list**

Table 3-1 Lead Free (RoHS) Parts information list



Note:

1. Factory calibration condition:  $V_{DD}=3.3V$ , TA =  $25^{\circ}$ C



#### <span id="page-8-0"></span>**4 PIN CONFIGURATION**



### <span id="page-9-0"></span>**5 PIN DESCRIPTION**



*- 10 -* 

# nuvoTon



**TYPE:** P: P: power, I: input, O: output, I/O: bi-directional with 4-type I/O modes,, H: Internal pull-up, L: Internal pull low, D: Open Drain

#### Notes:

- During Power-on-reset, all port pins are in tri-stated.
- After power-on-reset, all port pins state will follow CONFIG0.PRHI bit definition.
- All digital input pins support software enabled schmitt trigger buffer which is selected by SFR PORTS (ECH)

**In application if MCU pins need external pull-up, it is recommended to add a pull-up resistor (10K**Ω**) between pin and power(VDD) instead of directly wiring pin to VDD for enhancing EMC.**

### <span id="page-11-0"></span>**6 MEMORY ORGANIZATION**

N79E875 series separate the memory into two separate sections, the Program Memory and the Data Memory. The Program Memory is used to store the instruction op-codes, while the Data Memory is used to store data or for memory mapped devices.



Figure 6-1 N79E875 series Memory Map

#### <span id="page-11-5"></span><span id="page-11-1"></span>**6.1 Program Flash Memory**

The Program Memory on N79E875 series can be up to **16K** bytes long. All instructions are fetched for execution from this memory area. The MOVC instruction can also access this memory region.

### <span id="page-11-2"></span>**6.2 Data Flash Memory**

The NVM Data Memory of Flash EPROM on the N79E875 series is **128** bytes long, with page size of 16 bytes. The N79E875 series read the content of data memory by using "MOVC A, @A+DPTR". To write data is by NVMADDRL, NVMDAT and NVMCON SFR's registers.

### <span id="page-11-3"></span>**6.3 Data Memory (accessed by MOVX)**

N79E875 provides 256 bytes AUX RAM accessed by the MOVX instruction. The data memory region is from 0000H to 00FFH. [Figure 6-1](#page-11-5) shows the memory map for this product series.

#### <span id="page-11-4"></span>**6.4 Scratch-pad RAM and Register Map**

As mentioned before, N79E875 series have separate Program and Data Memory areas. The on-chip 256 bytes scratch pad RAM is in addition to the external memory. There are also several Special Function Registers (SFRs) which can be accessed by software. The SFRs can be accessed only by direct addressing, while the on-chip RAM can be accessed by either direct or indirect addressing.





Since the scratch-pad RAM is only 256 bytes it can be used only when data contents are small. There are several other special purpose areas within the scratch-pad RAM. These are illustrated in next figure.



# nuvoTon



Figure 6-3 Scratch-pad RAM

*- 14 -* 

## **NUVOTON**

#### <span id="page-14-0"></span>**6.5 Working Registers**

There are four sets of working registers, each consisting of eight 8-bit registers. These are termed ads Banks 0, 1, 2, and 3. Individual registers within these banks can be directly accessed by separate instructions. These individual registers are named as R0, R1, R2, R3, R4, R5, R6 and R7. However, at any one time N79E875 series can work with only one particular bank. The bank selection is done by setting RS1-RS0 bits in the PSW. The R0 and R1 registers are used to store the address for indirect accessing.

#### <span id="page-14-1"></span>**6.6 Bit addressable Locations**

The Scratch-pad RAM area from location 20h to 2Fh is byte as well as bit addressable. This means that a bit in this area can be individually addressed. In addition some of the SFRs are also bit addressable. The instruction decoder is able to distinguish a bit access from a byte access by the type of the instruction itself. In the SFR area, any existing SFR whose address ends in a 0 or 8 is bit addressable.

#### <span id="page-14-2"></span>**6.7 Stack**

The scratch-pad RAM can be used for the stack. This area is selected by the Stack Pointer (SP), which stores the address of the top of the stack. Whenever a jump, call or interrupt is invoked the return address is placed on the stack. There is no restriction as to where the stack can begin in the RAM. By default however, the Stack Pointer contains 07h at reset. The user can then change this to any value desired. The SP will point to the last used value. Therefore, the SP will be incremented and then address saved onto the stack. Conversely, while popping from the stack the contents will be read first, and then the SP is decreased.



#### <span id="page-15-0"></span>**7 SPECIAL FUNCTION REGISTERS**

N79E875 series use Special Function Registers (SFRs) to control and monitor peripherals and their Modes. The SFRs reside in the register locations 80-FFh and are accessed by direct addressing only. Some of the SFRs are bit addressable. This is very useful in cases where we wish to modify a particular bit without changing the others. The SFRs that are bit addressable are those whose addresses end in 0 or 8. N79E875 series contain all the SFRs present in the standard 8052. However some additional SFRs are added. In some cases the unused bits in the original 8052, have been given new functions. The list of the SFRs is as follows.



#### <span id="page-15-1"></span>**7.1 SFR Location Table**

Table 7- 1 Special Function Register Location Table

#### **Note**:

1. The SFRs in the column with dark borders are bit-addressable

2. The table is condensed with eight locations per row. Empty locations indicate that these are no registers at these addresses.

**RECORDS** 

3. With Timed Access Protection on write oper







Note: 1. If config0.PRHI=1, the initial value is FFh at reset. If config0.PRHI=0, the initial value is 00h at reset

#### <span id="page-19-0"></span>**7.2 SFR Detail Bit Descriptions**



P0.7-0: General purpose Input/Output port. Most instructions will read the port pins in case of a port read access, however in case of read-modify-write instructions, the port latch is read. If config0.PRHI=1, the initial value is FFh at reset. If config0.PRHI=0, the initial value is 00h at reset. These alternate functions are described below.



Note: The initial value of the port is set by CONFIG0.PRHI bit. The default setting for CONFIG0.PRHI =1 which the alternative function output is turned on upon reset. If CONFIG0.PRHI is set to 0, the user has to write a 1 to port SFR to turn on the alternative function output.





# nuvoTon



#### **POWER CONTROL Initial=00xx 0000b**







#### **TIMER CONTROL Initial=0000 0000b**





#### **TIMER MODE CONTROL Initial=0000 0000b**



Mnemonic: TMOD **Address: 89h** 



# nuvoTon



#### **M1, M0: Mode Select bits:**





#### **Initial=0000 0000b**







### **TIMER 0 MSB Initial=0000 0000b**



#### **TIMER 1 MSB Initial=0000 0000b**

# nuvoTon



#### **PORT 1 Initial=1111\_1111b/0000\_0000b**



Mnemonic: P1 **Address: 90h** Address: 90h

P1.7-0: General purpose Input/Output port. Most instructions will read the port pins in case of a port read access, however in case of read-modify-write instructions, the port latch is read. If config0.PRHI=1, the initial value is FFh at reset. If config0.PRHI=0, the initial value is 00h at reset. These alternate functions are described below.











**SM1, SM0: Mode Select bits:**

#### **SERIAL DATA BUFFER Initial=xxxx xxxxb**



**BIT NAME FUNCTION**  $7-0$  SBUF.[7:0] ] Serial data on the serial port is read from or written to this location. It actually consists of two separate internal 8-bit registers. One is the receive resister, and the other is the transmit buffer. Any read access gets data from the receive data buffer, while write access is to the transmit data buffer.



Mnemonic: IP2 **Address: 9Ah** 





Mnemonic: ADCRH Address: 9Dh

# nuvoTon



#### **Port Output Configuration Settings:**



Note:  $X = 0-4$ .  $Y = 0-7$  (for port0-3),  $Y = 0-3$  (for port4).

みん

#### **PORT 2 Initial=1111 111b/0000 0000b**



P2.7-0: General purpose Input/Output port. Most instructions will read the port pins in case of a port read access, however in case of read-modify-write instructions, the port latch is read. If config0.PRHI=1, the initial value is FFh at reset. If config0.PRHI=0, the initial value is 00h at reset.

# nuvoTon

These alternate functions are described below.



#### **KEYBOARD INTERRUPT Initial=0000 0000b**





#### **AUX FUNCTION REGISTER 1 Initial=0000 0000b**

移以



# nuvoTon



#### **CAPTURE CONTROL 0 REGISTER Initial=0000 0000b**



#### Mnemonic: CAPCON0 **Address: A3h**



# nuvoTon



#### **CAPTURE CONTROL 1 REGISTER Initial=x000 0000b**



Mnemonic: CAPCON1 **Address: A4h** 

**BIT NAME FUNCTION** 7 - Reserved. 6 | IC0SS | Input capture 0 source select: 0: P2.4 pin as input capture 0 trigger source. 1: ADC compare result, ADCPO, as input capture 0 trigger source. 5 ENF2 Enable filter for capture input 2. 4 ENF1 Enable filter for capture input 1. 3 ENF0 Enable filter for capture input 0. 2 | CPTF2 | External capture/reload 2 interrupt flag. 1 | CPTF1 | External capture/reload 1 interrupt flag. 0 | CPTF0 | External/ADCPO capture/reload 0 interrupt flag.

### **PORT 4 Initial=xxxx 1111b/xxxx 0000b** Bit: 7 6 5 4 3 2 1 0 - | - | - | - | P4.3 | P4.2 | P4.1 | P4.0 Mnemonic: P4 **Address: A5h**

P4.3-0: General purpose Input/Output port. Most instructions will read the port pins in case of a port read access, however in case of read-modify-write instructions, the port latch is read. If config0.PRHI=1, the initial value is xxxx\_1111b at reset. If config0.PRHI=0, the initial value is xxxx<sup>0000b</sup> at reset. These alternate functions are described below.





# nuvoTon





ER O

# nuvoTon







 $\frac{\partial^2}{\partial x^2}$


### **PWM DEAD-TIME CONTROL 0 REGISTER Initial=xxxx** x000b



Bit: 7 6 5 4 3 2 1 0





**Note**: This SFR is TA protected.

### **ADC DELAY START REGISTER Initial=0000 0000b**



Mnemonic: ADCDLY **Address: AFh** 



**Note: User required to clear ADCEN (ADCEN = 0) when re-configure this SFR.**

### **PORT 3 Initial=1111 1111b/0000 0000b**



### Mnemonic: P3 **Address: B0h** Address: B0h Address: B0h Address: B0h

P3.7-0: General purpose Input/Output port. Most instructions will read the port pins in case of a port read access, however in case of read-modify-write instructions, the port latch is read. If config0.PRHI=1, the initial value is 1111\_1111b at reset. If config0.PRHI=0, the initial value is 0000\_0000b at reset. These alternate functions are described below.



# nuvoTon



### **PORT 1 OUTPUT MODE 2 Initial=0xxx 0000b**



## nuvoTon



### **INTERRUPT PRIORITY 0 Initial=x000 0000b**

Bit: 7 6 5 4 3 2 1 0 |- |PADC |PBO |PS |PT1 |PX1 |PT0 |PX0

Mnemonic: IP0 **Address: B8h** 



### **SLAVE ADDRESS MASK ENABLE Initial=0000 0000b**



Mnemonic: SADEN **Address: B9h** 



### **I2C DATA REGISTER Initial=xxxx xxxxb**







## **I2C CONTROL REGISTER Initial=x000 00xxb**











## nuvoTon



## **PWM Negative Polarity Initial=xx00 0000b**



Mnemonic: PNP Address: C3h



### **NVM HIGH BYTE ADDRESS Initial=xxxx xxx0b**



### Mnemonic: NVMADDRH **Address: C5h**



### **NVM LOW BYTE ADDRESS Initial=0000 0000b**

Bit: 7 6 5 4 3 2 1 0







### **TIMER 2 MODE CONTROL Initial=0000 00xxb**



## nuvoTon





Mnemonic: RCAP2L Address: CAh



## **TIMER 2 RELOAD MSB Initial=0000 0000b**

Bit: 7 6 5 4 3 2 1 0





### **RS.1-0: Register Bank Selection Bits:**



### **PWM COUNTER HIGH BITS REGISTER Initial=xxxx 0000b**





### **PWM 0 HIGH BITS REGISTER Initial=xxxx 0000b**



Mnemonic: PWM0H **Address: D2h** Address: D2h



### **EXTENDED INTERRUPT ENABLE 2 REGISTER Initial=x0xx 0x00b**



### Mnemonic: EIE2 Address: D4h



# nuvoTon



### **PWM 2 HIGH BITS REGISTER Initial=xxxx xx00b**





### **PWM CONTROL REGISTER 3 Initial=xx00 xx00b**



### Mnemonic: PWMCON3 Address: D7h





### **WATCHDOG CONTROL Initial= Refer to the table below**



Mnemonic: WDCON Address: D8h





The WDCON SFR is set to a 0x000000B on a power-on-reset. WTRF (WDCON.2) is set to a 1 on a Watchdog timer reset, but to a 0 on power on/down resets. WTRF (WDCON.2) is not altered by an external reset. EWRST (WDCON.1) is set to 0 on all resets.



All the bits in this SFR have unrestricted read access. WDRUN, WD0, WD1, EWRST, WDIF and WDCLR require Timed Access procedure to write. The remaining bits have unrestricted write accesses. Please refer TA register description.



### **PWM COUNTER LOW BITS REGISTER Initial=0000 0000b**

あん







## nuvoTon



### **The ADCI and ADCS control the ADC conversion as below:**



## **ADDR2, AADR1, AADR0: ADC Analog Input Channel select bits:**

*(Note : These bits should only be changed when ADCI and ADCS are both zero.)*







Note:

User required to clear ADCEN (ADCEN = 0) when re-configure this SFR.

For PWM trigger ADC start conversion in centre align mode, ADC start conversion point will be at the same, regardless of which pwm channel is selected.



# nuvoTon



### **PORTS SHMITT REGISTER Initial=xxx0 0000b**



## nuvoTon

Mnemonic: PORTS **Address: EChannel Address: EChannel Address: EChannel Address: ECh** 



### **PWM MASK ENABLE REGISTER Initial=xx00 0000b**



Mnemonic: PME Address: EDh



### **PWM MASK DATA REGISTER Initial=xx00 0000b**



Mnemonic: PMD **Address: EEh** 



### **INTERRUPT HIGH PRIORITY 2 Initial=x0xx 0xx0b**

Bit: 7 6 5 4 3 2 1 0







**Note**: In master mode, a change of LSBFE, MSTR, CPOL, CPHA and SPR [1:0] will abort a transmission in progress and force the SPI system into idle state.

### **SERIAL PERIPHERAL STATUS REGISTER Initial=0000 0xxxb**



Mnemonic: SPSR **Address: F4h** 





## nuvoTon



### **INTERRUPT HIGH PRIORITY 1 Initial=0000 x000b**

Bit: 7 6 5 4 3 2 1 0



### **INTERRUPT PRIORITY 1 Initial=0000 x000b**





## nuvoTon



|- |- |- |- | PWM6.11 | PWM6.10 | PWM6.9 | PWM6.8 Mnemonic: PWM6H **Address: FEh BIT NAME FUNCTION** 7:4 - Reserved. 3:0 | PWM6 | PWM 6 High Bits Register.

### **AUX FUNCTION REGISTER 2 Initial=0000 0000b**

Bit: 7 6 5 4 3 2 1 0 T1OE T0OE PCMP2D IDS.1 PCMP2D IDS.0 POPDIDS | ENCLK | ADC1SEL | ENOP Mnemonic: AUXR2 Address: FFh **BIT NAME FUNCTION**





## **8 INSTRUCTION**

The N79E875 series execute all the instructions of the standard 8052 family. The operations of these instructions, as well as their effects on flag and status bits, are exactly same. However, the timing of these instructions is different in two ways. Firstly, the machine cycle is four clock periods, while the standard-8051/52 machine cycle is twelve clock periods. Secondly, it can fetch only once per machine cycle (i.e., four clocks per fetch), while the standard 8051/52 can fetch twice per machine cycle (i.e., six clocks per fetch).

The timing differences create an advantage for the N79E875 series. There is only one fetch per machine cycle, so the number of machine cycles is usually equal to the number of operands in the instruction. (Jumps and calls do require an additional cycle to calculate the new address.) As a result, the N79E875 series reduces the number of dummy fetches and wasted cycles, and therefore improves overall efficiency, compared to the standard 8051/52.




















Table 8-1: Instruction Set for N79E875



#### **9 POWER MANAGEMENT**

N79E875 series are provided with idle mode and power-down mode to control power consumption. These modes are discussed in the next two sections, followed by a discussion of resets.

#### **9.1 Idle Mode**

The user can put the device into idle mode by writing 1 to the bit PCON.0. The instruction that sets the idle bit is the last instruction that will be executed before the device goes into Idle Mode. In the Idle mode, the clock to the CPU is halted, but not to the peripheral blocks. This forces the CPU state to be frozen; the Program counter, the Stack Pointer, the Program Status Word, the Accumulator and the other registers hold their contents. The port pins hold the logical states they had at the time Idle was activated. The Idle mode can be terminated in two ways. Since the interrupt controller is still active, the activation of any enabled interrupt can wake up the processor. This will automatically clear the Idle bit, terminate the Idle mode, and the Interrupt Service Routine (ISR) will be executed. After the ISR is completed, the program execution returns to the instruction after one which put the device into Idle mode and continues from there.

The Idle mode can also be exited by activating the reset. The device can put into reset either by applying a low on the external /RST pin, a Power on reset condition or a Watchdog timer reset. The external reset pin has to be held low for at least two machine cycles i.e. 8 clock periods to be recognized as a valid reset. In the reset condition the program counter is reset to 0000h and all the SFRs are set to the reset condition. Since the clock is already running there is no delay and execution starts immediately. In the Idle mode, the Watchdog timer continues to run, and if enabled, a time-out will cause a watchdog timer interrupt which will wake up the device. The software must reset the Watchdog timer in order to preempt the reset which will occur after 512 clock periods of the time-out. When N79E875series are exiting from Idle Mode with a reset, the instruction following the one which put the device into Idle Mode is not executed. So there is no danger of unexpected writes.

#### **9.2 Power Down Mode**

The device can be put into Power Down mode by writing 1 to bit PCON.1. The instruction that does this will be the last instruction to be executed before the device goes into Power Down mode. In the Power Down mode, all the clocks are stopped and the device comes to a halt. All activity, except the functions of Brownout reset, KBI, INT1, INT0, watchdog timer(Config0.WDTCK=0), ADC(RCCLK=1) and Analog Comparator(if enabled), is completely stopped and the power consumption is reduced to the lowest possible value. The port pins hold at the states of the values held by their respective SFRs.

The interrupt sources that can wake up CPU from the power down mode **are external interrupts, keyboard interrupt (KBI), brownout reset (BOR), comparators interrupt(CMF1/CMF2), ADC interrupt(if ADC clock is from internal RC) and watchdog timer interrupt (if WDTCK = 0).** The device will then execute the interrupt service routine for the corresponding external interrupt. After the interrupt service routine is completed, the program execution returns to the instruction after one which put the device into Power Down mode and continues from there.

Besides, the /RST pin trigger by a low pulse of at least two machine cycle terminates the Power Down mode and restarts the clock. The program execution will restart from 0000h.

Note:

- 1. Either **a low-level or a falling-edge at external interrupt pins /INT0 and INT1** will re-start the oscillator if the global interrupt is enabled(EA=1) and the corresponding interrupt is enabled.
- 2. **The /INT0 pin is permanently in open-drain type therefore it is recommended with an external pull-up resistor on pin in application**

 $\partial_{\lambda} \partial_{\mu}$ 

### **NUVOTON**

#### **10 RESET CONDITIONS**

The user has several hardware related options for placing N79E875 series into reset condition. In general, most register bits go to their reset value irrespective of the reset condition, but there are a few flags whose state depends on the source of reset. The user can use these flags to determine the cause of reset using software. The sources of resets are external reset, power-on-reset, watchdog timer reset and software reset (brownout is also able to reset the device if enabled).

#### **10.1 External Reset**

The device continuously samples the /RST pin at state C4 of every machine cycle. Therefore the /RST pin must be held low for at least 2 machine cycles to ensure detection of a valid /RST low. The reset circuitry then synchronously applies the internal reset signal. Thus the reset is a synchronous operation and requires the clock to be running to cause an external reset.

Once the device is in reset condition, it will remain so as long as /RST is 0. Even after /RST is deactivated, the device will continue to be in reset state for up to two machine cycles, and then begin program execution from 0000h. There is no flag associated with the external reset condition. However since the other two reset sources have flags, the external reset can be considered as the default reset if those two flags are cleared.

#### **10.2 Power-On Reset (POR)**

When power up, the device performs a power-on reset and sets the POR flag. The software should clear the POR flag, or it will be difficult to determine the source of future resets. During power-onreset, all port pins will be tri-stated. After power-on-reset, the port pins state will determined by PRHI value.

#### **10.3 Watchdog Timer Reset**

The Watchdog timer is a free running timer with programmable time-out intervals. The user can clear the watchdog timer at any time, causing it to restart the count. When the time-out interval is reached an interrupt flag (WDIF at WDCON.3) will be set by hardware. If the Watchdog reset is enabled (WDRUN at WDCON.7) and the watchdog timer is not cleared before the time-out of 512 clock period since WINTF is set, the watchdog timer will set watchdog reset flag (WTRF at WDCON.2) and generate a reset. This places the device into the reset condition. The reset condition is maintained by hardware for two machine cycles. Once the reset is removed the device will begin execution from 0000h. The watchdog reset flag WTRF keeps high after watchdog reset, it must be cleared by software.

#### **10.4 Software Reset**

User can software reset the device by setting SRST bit in SFR AUXR1. The reset condition is maintained by hardware for two machine cycles. Once the reset is removed the device will begin execution from 0000h. **User must specially take care of setting SRST when a write access on AUXR1.**

#### **10.5 Brownout Reset**

When the power voltage( $V_{DD}$ ) is lower than brownout voltage( $V_{BOD}$ ), the brownout detector will set brownout interrupt flag(BOF at PCON.5), if brownout reset function is enabled(BOD=1 and BOI=0 at AUXR1) a hardware brownout reset will be triggered and the device keeps in reset state until the  $V_{DD}$ raises above brownout voltage. Note that BOF won't be cleared by brownout reset, it must be cleared by software

#### **10.6 Reset State**

Most of the SFRs and registers on the device will go to the same condition in the reset state. The Program Counter is forced to 0000h and is held there as long as the reset condition is applied. However, the reset state does not affect the on-chip RAM. The data in the RAM will be preserved during the reset. However, the stack pointer is reset to 07h, and therefore the stack contents will be lost. The RAM contents will be lost if the  $V_{DD}$  falls below approximately 2V, as this is the minimum voltage level required for the RAM data retention. Therefore after a first time power on reset the RAM contents will be indeterminate. During a power fail condition, if the power falls below 2V, the RAM contents are lost.

The WDCON SFR bits are set/cleared in reset condition depending on the source of the reset. The WDCON SFR is set to a 0x00 0000B on the reset. WTRF (WDCON.2) is set to a 1 on a Watchdog timer reset, but to a 0 on power on/down resets. WTRF (WDCON.2) is not altered by external reset. EWRST (WDCON.1) is cleared by any reset. Software or any reset will clear WDIF (WDCON.3) bit.

Some of the bits in the WDCON SFR (WDRUN, WDCLR, EWRST, WDIF, WD0 and WD1) have unrestricted read access which required Timed Access procedure to write. The remaining bits have unrestricted write accesses. Please refer TA register description.

The WDCON SFR bits are set or cleared in reset condition depending on the source of the reset.





### **NUVOTON**

#### **11 INTERRUPTS**

N79E875 series have four priority level interrupts structure with 17 interrupt sources. Each of the interrupt sources has an individual priority bit, flag, interrupt vector and enable bit. In addition, the interrupts can be globally enabled or disabled.

#### **11.1 Interrupt Sources**

The External Interrupts INT0 and INT1 can be either edge triggered or level triggered, programmable through bits IT0 and IT1 (SFR TCON). The bits IE0 and IE1 in TCON register are the flags which are checked to generate the interrupt. In the edge triggered mode, the INTx inputs are sampled in every machine cycle. If the sample is high in one cycle and low in the next, then a high to low transition is detected and the interrupts request flag IEx in TCON is set. The flag bit requests the interrupt. Since the external interrupts are sampled every machine cycle, they have to be held high or low for at least one complete machine cycle. The IEx flag is automatically cleared when the service routine is called. If the level triggered mode is selected, then the requesting source has to hold the pin low till the interrupt is serviced. The IEx flag will not be cleared by the hardware on entering the service routine. If the interrupt continues to be held low even after the service routine is completed, then the processor may acknowledge another interrupt request from the same source.

The Timer 0 and 1 Interrupts are generated by the TF0 and TF1 flags. These flags are set by the overflow in the Timer 0 and Timer 1. The TF0 and TF1 flags are automatically cleared by the hardware when the timer interrupt is serviced. The Watchdog timer can be used as a system monitor or a simple timer. In either case, when the time-out count is reached, the Watchdog Timer interrupt flag WDIF (WDCON.3) is set. If the interrupt is enabled by the enable bit EIE14, then an interrupt will occur.

The timer 2 interrupt is generated through TF2 (due timer 2 overflows or compare match events). The flag must be software cleared.

The timer 3 interrupt is generated through TF3 (due to timer 3 overflows, compare match or capture events). The flag must be software cleared.

The Watchdog timer can be used as a system monitor or a simple timer. In either case, when the timeout count is reached, the Watchdog Timer interrupt flag WDIF (WDCON.3) is set. If the interrupt is enabled by the enable bit EIE14, then an interrupt will occur.

The capture interrupt is generated through logical OR CPTF0-2 flags. CPTF0-2 flags are set by capture/reload events. Software has to resolve the cause of the interrupt among CPTF0-2. The flags must be software cleared.

The Serial block can generate interrupt on reception or transmission. There are two interrupt sources from the Serial block, which are obtained by the RI and TI bits in the SCON SFR. The flag must be software cleared.

I2C will generate an interrupt due to a new SIO state present in I2STATUS register, if both EA and ES bits (in IE register) are both enabled.

SPI asserts interrupt flag, SPIF, upon completion of data transfer with an external device. If SPI interrupt is enabled (ESPI at EIE2.3), a serial peripheral interrupt is generated. SPIF flag is software clear, by writing a 0. MODF and SPIOVF also will generate interrupt if occur. They share the same vector address as SPIF.

Keyboard interrupt is generated when any of the keypad connected to P0 pins is pressed. Each keypad interrupt can be individually enabled or disabled. The flag must be cleared by software.

Comparators 1 and 2 can generate interrupts when detected change in any of the comparator output. CMF1 or CMF2 flag will be asserted, accordingly. The flags must be cleared by software.

PWM period interrupt flag PWMF is set by hardware when its' 12-bit counter underflows/match and is

only be cleared by software. The PWM brake interrupt flag0 FBK0 is set when the external brake pin0(BKP0) detects a falling edge if BKEN0 is enabled. Alternatively, the brake interrupt flag1 FBK1 is set by the external brake pin1(BKP1) detecting a falling change if BKEN1 is enabled.

The ADC can generate interrupt after finished ADC converter. There are two ADC interrupt sources; one is obtained by the ADCI bit in the ADCCON SFR and another from ADCPI bit in ADCRL SFR. The flags must be software cleared.

Brownout detect can cause brownout flag, BOF, to be asserted if power voltage drop below brownout voltage level. Interrupt will occur if BOI (AUXR1.5), EBO (IE.5) and global interrupt enable are set.



Figure 11-1 Interrupt Source

*- 84 -* 

### **NUVOTON**

#### **11.2 Priority Level Structure**

There are four priority levels for the interrupts, highest, high, low and lowest. The interrupt sources can be individually set to either high or low levels. Naturally, a higher priority interrupt cannot be interrupted by a lower priority interrupt. However there exists a pre-defined hierarchy amongst the interrupts themselves. This hierarchy comes into play when the interrupt controller has to resolve simultaneous requests having the same priority level. This hierarchy is defined as shown on [Table](#page-85-0)  [11-1 Four-level interrupts priority.](#page-85-0)

The interrupt flags are sampled every machine cycle. In the same machine cycle, the sampled interrupts are polled and their priority is resolved. If certain conditions are met then the hardware will execute an internally generated LCALL instruction which will vector the process to the appropriate interrupt vector address. The conditions for generating the LCALL are;

1. An interrupt of equal or higher priority is not currently being serviced.

2. The current polling cycle is the last machine cycle of the instruction currently being execute.

3. The current instruction does not involve a write to IE, EIE, EIE2, IP0, IP0H, IP1, IPH1, IP2 or IP2H registers and is not a RETI.

If any of these conditions are not met, then the LCALL will not be generated. The polling cycle is repeated every machine cycle, with the interrupts sampled in the same machine cycle. If an interrupt flag is active in one cycle but not responded to, and is not active when the above conditions are met, the denied interrupt will not be serviced. This means that active interrupts are not remembered; every polling cycle is new.

The processor responds to a valid interrupt by executing an LCALL instruction to the appropriate service routine. This may or may not clear the flag which caused the interrupt. In case of Timer interrupts, the TF0 or TF1 flags are cleared by hardware whenever the processor vectors to the appropriate timer service routine. In case of external interrupt, /INT0 and /INT1, the flags are cleared only if they are edge triggered. In case of Serial interrupts, the flags are not cleared by hardware. In the case of Timer 2 interrupt, the flags are not cleared by hardware. The Watchdog timer interrupt flag WDIF has to be cleared by software. The hardware LCALL behaves exactly like the software LCALL instruction. This instruction saves the Program Counter contents onto the Stack, but does not save the Program Status Word PSW. The PC is reloaded with the vector address of that interrupt which caused the LCALL. These address of vector for the different sources are as shown on [Table 11-2 Summary of](#page-86-0)  [interrupt sources.](#page-86-0) The vector table is not evenly spaced; this is to accommodate future expansions to the device family.

Execution continues from the vectored address till an RETI instruction is executed. On execution of the RETI instruction the processor pops the Stack and loads the PC with the contents at the top of the stack. The user must take care that the status of the stack is restored to what it was after the hardware LCALL, if the execution is to return to the interrupted program. The processor does not notice anything if the stack contents are modified and will proceed with execution from the address put back into PC. Note that a RET instruction would perform exactly the same process as a RETI instruction, but it would not inform the Interrupt Controller that the interrupt service routine is completed, and would leave the controller still thinking that the service routine is underway.

N79E875 series use a four priority level interrupt structure. This allows great flexibility in controlling the handling of the interrupt sources.



## nuvoTon



Table 11-1 Four-level interrupts priority

<span id="page-85-0"></span>Each interrupt source can be individually enabled or disabled by setting or clearing a bit in registers IE, EIE or EIE2. The IE register also contains a global disable bit, EA, which disables all interrupts at once.

Each interrupt source can be individually programmed to one of four priority levels by setting or clearing bits in the IP0, IP0H, IP1, IP1H, IP2 and IP2H registers. An interrupt service routine in progress can be interrupted by a higher priority interrupt, but not by another interrupt of the same or lower priority. The highest priority interrupt service cannot be interrupted by any other interrupt source. So, if two requests of different priority levels are received simultaneously, the request of higher priority level is serviced.

If requests of the same priority level are received simultaneously, an internal polling sequence determines which request is serviced. This is called the arbitration ranking. Note that the arbitration ranking is only used to resolve simultaneous requests of the same priority level.

Table below summarizes the interrupt sources, flag bits, vector address, enable bits, priority bits, arbitration ranking, and whether each interrupt may wake up the CPU from Power Down mode.



*- 86 -* 





<span id="page-86-0"></span>Note:

The Watchdog Timer can wake up Power Down Mode when its clock source is used internal RC.

ADC Converter interrupt source, ADCI, can wake up Power Down Mode when its clock source is used internal RC. However, ADC compare interrupt source, ADCPI, is not able to wake up from Power Down Mode.

#### **11.3 Interrupt Response Time**

The response time for each interrupt source depends on several factors, such as the nature of the

interrupt and the instruction underway. In the case of external interrupts INT0 and INT1 , they are sampled at C3 of every machine cycle and then their corresponding interrupt flags IEx will be set or reset. The Timer 0 and 1 overflow flags are set at C3 of the machine cycle in which overflow has occurred. These flag values are polled only in the next machine cycle. If a request is active and all three conditions are met, then the hardware generated LCALL is executed. This LCALL itself takes four machine cycles to be completed. Thus there is a minimum time of five machine cycles between the interrupt flag being set and the interrupt service routine being executed.

A longer response time should be anticipated if any of the three conditions are not met. If a higher or equal priority is being serviced, then the interrupt latency time obviously depends on the nature of the service routine currently being executed. If the polling cycle is not the last machine cycle of the instruction being executed, then an additional delay is introduced. The maximum response time (if no other interrupt is in service) occurs if the device is performing a write to IE, EIE1, EIE2, IP0, IP0H, IP1, IP1H, IP2 or IP2H and then executes a MUL or DIV instruction. From the time an interrupt source is activated, the longest reaction time is 12 machine cycles. This includes 1 machine cycle to detect the interrupt, 2 machine cycles to complete the IE, EIE1, EIE2, IP0, IP0H, IP1, IP1H, IP2 or IP2H access, 5 machine cycles to complete the MUL or DIV instruction and 4 machine cycles to complete the hardware LCALL to the interrupt vector location.

Thus in a single-interrupt system the interrupt response time will always be more than 5 machine cycles and not more than 12 machine cycles. The maximum latency of 12 machine cycle is 48 clock cycles. Note that in the standard 8051 the maximum latency is 8 machine cycles which equals 96 machine cycles. This is a 50% reduction in terms of clock periods.



#### **12 NVM MEMORY**

The N79E875 series have NVM data memory of **128** bytes for customer's data store used. The NVM data memory has **8** pages area and each page has **16** bytes. The page addresses are shown on [Figure 12-1.](#page-88-0)

The NVM memory can be read/write by customer program to access. Read NVM data is by MOVC A,@A+DPTR instruction, and write data is by SFR of NVMADDRL, NVMDAT and NVMCON. Before write data to NVM memory, the page must be erased by providing page address on NVMADDRL, which high and low byte address of On-Chip Code Memory space will decode, then set EER of NVMCON.7. This will automatically hold fetch program code and PC Counter, and execute page erase. After finished, this bit will be cleared by hardware. The erase time is  $\sim$  5ms.

For writing data to NVM memory, user must set address and data to NVMADDRL and NVMDAT, then set EWR of NVMCON.6 to initiate NVM data write. The uC will hold program code and PC Counter, and then write data to mapping address. Upon write completion, the EWR bit will be cleared by hardware, the uC will continue execute next instruction. The program time is ~50us.



<span id="page-88-0"></span>Figure 12-1 N79E875 On-chip Flash Memory Space<br>
Manuscription Space<br>
Publication Rele<br>
Publication Rele

#### **13 PROGRAMMABLE TIMERS/COUNTERS**

The N79E875 series have two 16-bit programmable timer/counters which have additional timer 0 or timer 1 overflow toggle output enable feature as compare to conventional timer/counters. This timer overflow toggle output can be configured to automatically toggle T0 or T1 pin output whenever a timer overflow occurs.

#### **13.1 TIMER/COUNTERS 0 & 1**

N79E875 series have two 16-bit Timer/Counters. Each of these Timer/Counters has two 8 bit registers which form the 16 bit counting register. For Timer/Counter 0 they are TH0, the upper 8 bits register, and TL0, the lower 8 bit register. Similarly Timer/Counter 1 has two 8 bit registers, TH1 and TL1. The two can be configured to operate either as timers, counting machine cycles or as counters counting external inputs.

When configured as a "Timer", the timer counts clock cycles. For timer 0, the timer clock can be programmed to be thought of as 1/12 of the system clock or 1/4, 1/16, 1/32, 1/128 (selectable through SFR DIV.T0DIV bits) of the system clock. As for timer 1, the timer clock can be programmed to be thought of as 1/12 of the system clock or 1/4 of the system clock. In the "Counter" mode, the register is incremented on the falling edge of the external input pin, T0 in case of Timer 0, and T1 for Timer 1. The T0 and T1 inputs are sampled in every machine cycle at C4. If the sampled value is high in one machine cycle and low in the next, then a valid high to low transition on the pin is recognized and the count register is incremented. Since it takes two machine cycles to recognize a negative transition on the pin, the maximum rate at which counting will take place is 1/24 of the master clock frequency. In either the "Timer" or "Counter" mode, the count register will be updated at C3. Therefore, in the "Timer" mode, the recognized negative transition on pin T0 and T1 can cause the count register value to be updated only in the machine cycle following the one in which the negative edge was detected.

The "Timer" or "Counter" function is selected by the " $C/T$ " bit in the TMOD Special Function Register. Each Timer/Counter has one selection bit for its own; bit 2 of TMOD selects the function for Timer/Counter 0 and bit 6 of TMOD selects the function for Timer/Counter 1. In addition each Timer/Counter can be set to operate in any one of four possible modes. The mode selection is done by bits M0 and M1 in the TMOD SFR.

#### **13.2 Time-Base Selection**

N79E875 series provide users with two modes of operation for the timer. The timers can be programmed to operate like the standard 8051 family, counting at the rate of 1/12 of the clock speed. This will ensure that timing loops on N79E875 series and the standard 8051 can be matched. This is the default mode of operation of the N79E875 series timers. The user also has the option to count in the turbo mode, where the timers will increment at the rate of 1/4 clock speed (timer 1) or rate of 1/4,1/16,1/32,1/128 clock speed (timer 0). This will straight-away increase the counting speed up to three times. This selection is done by the T0M and T1M bit in CKCON SFR, and T0DIV bits in DIV SFR. A reset sets these bits to 0, and the timers then operate in the standard 8051 mode. The user should set these bits accordingly if the timers are to operate in turbo mode.

#### **13.3 MODE 0**

In Mode 0, the timer/counters act as an 8-bit counter with a 5-bit, divide by 32 pre-scale. In this mode we have a 13-bit timer/counter. The 13-bit counter consists of 8 bits of THx and 5 lower bits of TLx. The upper 3 bits of TLx are ignored.

The negative edge of the clock is increments count in the TLx register. When the fifth bit in TLx moves from 1 to 0, then the count in the THx register is incremented. When count in THx moves from FFh to 00h, then the overflow flag TFx in TCON SFR is set. The counted input is enabled only if TRx is set and either GATE = 0 or  $INTx = 1$ . When C/T is set to 0, then it will count clock cycles, and if C/T is

set to 1, then it will count 1 to 0 transitions on T0 (P1.5) for timer 0 and T1 (P2.7) for timer 1. When the 13-bit count reaches 1FFFh the next count will cause it to roll-over to 0000h. The timer overflow flag TFx of the relevant timer is set and if enabled an interrupts will occur.



Figure 13-1 Timer 0 Mode 0



Figure 13-2 Timer 1 Mode 0

#### **13.4 MODE 1**

Mode 1 is similar to Mode 0 except that the counting register forms a 16-bit counter, rather than a 13 bit counter. This means that all the bits of THx and TLx are used. Roll-over occurs when the timer moves from a count of FFFFh to 0000h. The timer overflow flag TFx of the relevant timer is set and if enabled an interrupt will occur. The selection of the time-base in the timer mode is similar to that in Mode 0. The gate function operates similarly to that in Mode 0.



Figure 13-4 Timer 1 Mode 1

#### **13.5 MODE 2**

In Mode 2, the timer/counter is in the Auto Reload Mode. In this mode, TLx acts as an 8-bit count register, while THx holds the reload value. When the TLx register overflows from FFh to 00h, the TFx bit in TCON is set and TLx is reloaded with the contents of THx, and the counting process continues from here. The reload operation leaves the contents of the THx register unchanged. Counting is

enabled by the TRx bit and proper setting of GATE and INTx pins. As in the other two modes 0 and 1, mode 2 allows counting of either clock cycles or pulses on pin Tn.

## **NUVOTON**





Figure 13-6 Timer 1 Mode 2 (8-bit Auto-reload Mode)

#### **13.6 MODE 3**

Mode 3 has different operating methods for the two timer/counters. For timer/counter 1, mode 3 simply freezes the counter. Timer/Counter 0, however, configures TL0 and TH0 as two separate 8 bit count

registers in this mode. TL0 uses the Timer/Counter 0 control bits C/T, GATE, TR0, INT0 and TF0. When timer 0 configure to mode 3, the TL0 can be used to count clock cycles (clock/12 or clock/4,16,32,128) or 1-to-0 transitions on pin T0 as determined by C/T (TMOD.2). TH0 is forced as a clock cycle counter (clock/12 or clock/4,16,32,128) and takes over the use of TR1 and TF1 from Timer/Counter 1. Mode 3 is used in cases where an extra 8 bit timer is needed. With Timer 0 in Mode 3, Timer 1 can still be used in Modes 0-2, but its flexibility is somewhat limited. While its basic functionality is maintained, it no longer has control over its overflow flag TF1 and the enable bit TR1.

## nuvoTon

Timer 1 can still be used as a timer/counter and retains the use of GATE and INT1 pin. In this condition it can be turned on and off by switching it out of and into its own Mode 3. It can also be used as a baud rate generator for the serial port.



Figure 13-7 Timer 0 Mode 3 (Two 8-bit Counters)



### **NUVOTON**

#### **14 WATCHDOG TIMER**

The Watchdog Timer is a free-running Timer which can be programmed by the user to serve as a system monitor, a time-base generator or an event timer. It is basically a set of dividers that divide the system clock. The divider output is selectable and determines the time-out interval. When the time-out occurs a flag is set and WDT interrupt is requested if WDT interrupt is enabled(EIE.EWDI=1) and global interrupt is enabled(EA=1),and a system reset can also be caused if it is enabled. The interrupt and reset functions are independent of each other and may be used separately or together depending on the user's software.



Figure 14-1 Watchdog Timer

The Watchdog Timer should first be restarted by using WDCLR. This ensures that the timer starts from a known state. The WDCLR bit is used to restart the Watchdog Timer. This bit is self clearing, i.e. after writing a 1 to this bit the hardware will automatically clear it. The Watchdog Timer will now count clock cycles. The time-out interval is selected by the two bits WD1 and WD0 (WDCON.5 and WDCON.4). When the selected time-out occurs, the Watchdog interrupt flag WDIF (WDCON.3) is set. After the time-out has occurred, the Watchdog Timer waits for an additional 512 clock cycles. If the Watchdog Reset EWRST (WDCON.1) is enabled, then 512 clocks after the time-out, if there is no WDCLR, a system reset due to Watchdog Timer will occur. This will last for two machine cycles, and the Watchdog Timer reset flag WTRF (WDCON.2) will be set. This indicates to the software that the Watchdog was the cause of the reset.

When used as a simple timer, the reset and interrupt functions are disabled. The timer will set the WDIF flag each time the timer completes the selected time interval. The WDIF flag is polled to detect a time-out and the WDCLR allows software to restart the timer. The Watchdog Timer can also be used as a very long timer. The interrupt feature is enabled in this case. Every time the time-out occurs an interrupt will occur if the global interrupt enable EA is set.

The main use of the Watchdog Timer is as a system monitor. This is important in real-time control applications. In case of some power glitches or electro-magnetic interference, the processor may begin to execute errant code. If this is left unchecked the entire system may crash. Using the watchdog timer interrupt during software development will allow the user to select ideal watchdog reset locations. The code is first written without the watchdog interrupt or reset. Then the Watchdog interrupt is enabled to identify code locations where interrupt occurs. The user can now insert instructions to reset the Watchdog Timer, which will allow the code to run without any Watchdog Timer interrupts. Now the Watchdog Timer reset is enabled and the Watchdog interrupt may be disabled. If any errant code is executed now, then the reset Watchdog Timer instructions will not be executed at the required instants and Watchdog reset will occur.

The Watchdog Timer time-out selection will result in different time-out values depending on the clock

speed. The reset will occur, when enabled, 512 clocks after the time-out has occurred.

| WD <sub>1</sub> | <b>WD0</b> | <b>WATCHDOG</b><br><b>INTERVAL</b> | <b>NUMBER OF</b><br><b>CLOCKS</b> | <b>TIME</b><br>@ 10 MHZ |
|-----------------|------------|------------------------------------|-----------------------------------|-------------------------|
|                 |            | $2^{12}$                           | 4096                              | 0.4096 mS               |
|                 |            | $2^{16}$                           | 65536                             | 6.5536 mS               |
|                 |            | $2^{18}$                           | 262144                            | 26.2144 mS              |
|                 |            | $2^{20}$                           | 1048576                           | 104.8576 mS             |

Table 14-1 Time-out values for the Watchdog timer.

The Watchdog Timer will be disabled by a power-on/fail reset. The Watchdog Timer reset does not disable the Watchdog Timer, but will restart it. In general, software should restart the timer to put it into a known state. The control bits that support the Watchdog Timer are discussed on the following section.

#### **14.1 WATCHDOG CONTROL**



WDIF: WDCON.3 - Watchdog Timer Interrupt flag. This bit is set whenever the time-out occurs in the Watchdog Timer. If the Watchdog interrupt is enabled (EIE14), then an interrupt will occur (if the global interrupt enable is set and other interrupt requirements are met). Software or any reset can clear this bit.

WTRF: WDCON.2 - Watchdog Timer Reset flag. This bit is set whenever a watchdog reset occurs. This bit is useful for determined the cause of a reset. Software must read it, and clear it manually. A Power-fail reset will clear this bit. If  $EWRST = 0$ , then this bit will not be affected by the Watchdog Timer.

EWRST: WDCON.1 - Enable Watchdog Timer Reset. This bit when set to 1 will enable the Watchdog Timer reset function. Setting this bit to 0 will disable the Watchdog Timer reset function, but will leave the timer running.

WDCLR: WDCON.0 - Reset Watchdog Timer. This bit is used to clear the Watchdog Timer and to restart it. This bit is self-clearing, so after the software writes 1 to it the hardware will automatically clear it. If the Watchdog Timer reset is enabled, then the WDCLR has to be set by the user within 512 clocks of the time-out. If this is not done then a Watchdog Timer reset will occur.

The WDCON SFR is set to a 0x000000B on a power-on-reset. WTRF (WDCON.2) is set to a 1 on a Watchdog timer reset, but to a 0 on power on/down resets. WTRF (WDCON.2) is not altered by an external reset. EWRST (WDCON.1) is set to 0 on all resets.



#### **14.2 CLOCK CONTROL of Watchdog**

WD1, WD0: WDCON.5, WDCON.4 - Watchdog Timer Mode select bits. These two bits select the time-out interval for the watchdog timer. The reset time is 512 clocks longer than the interrupt time-out value.

the police

### nuvoTon

The default Watchdog time-out is  $2^{12}$  clocks, which is the shortest time-out period. The WDRUN, WD0, WD1, EWRST, WDIF and WDCLR bits are protected by the Timed Access procedure. This prevents software from accidentally enabling or disabling the watchdog timer. More importantly, it makes it highly improbable that errant code can enable or disable the Watchdog Timer.

*The security bit WDTCK is located at bit 7 of CONFIG0 register. This bit is for user to configure the clock source of watchdog timer either from the internal RC or from the uC clock.* 



#### **15 TIMER2/INPUT CAPTURE MODULES**

Timer/Counter 2 is a 16 bit up counter which is configured by the T2MOD register and controlled by the T2CON register. Timer/Counter 2 is also equipped with 3 input captures and reloads capability. As with the Timer 0 and Timer 1 counters, there exists considerable flexibility in selecting and controlling the clock, and in defining the operating mode. The clock source for Timer/Counter 2 crystal oscillator is divided by 1,4,16 or 32 (selectable with CCDIV.1~0 in DIV SFR). The clock is then enabled when TR2 is a 1, and disabled when TR2 is a 0.

#### **15.1 Capture Mode**

The capture modules are function to detect and measure pulse width and period of a square wave. It supports 3 capture inputs and digital noise rejection filter. The modules are configured by CAPCON0 and CAPCON1 SFR registers. Input Capture 0, 1 & 2 have their own edge detector but share with one timer i.e. Timer 2. If the Schmitt trigger enable bits at SFR PORTS are set, the Input Capture pins are in the structure with Schmitt trigger. For this operation it basically consists of;

- 3 capture module function blocks
- Timer 2 block

Each capture module block consists of 2 bytes capture registers, noise filter and programmable edge triggers. Noise Filter is used to filter the unwanted glitch or pulse on the trigger input pin. The noise filter can be enabled through CAPCON1.ENFx bit. If enabled, the capture logic required to sample 4 consecutive same capture input value in order to recognize an edge as a capture event. A possible implementation of digital noise filter is as follow;



#### Figure 15-1 Noise filter

The interval between pulses requirement for input capture is 1 machine cycle width, which is the same as the pulse width required to guarantee a trigger for all trigger edge mode. For less than 3 system clocks, anything less than 3 clocks will not have any trigger and pulse width of 3 or more but less than 4 clocks will trigger but will not guarantee 100% because input sampling is at stage C3 of the machine cycle.

The trigger option is programmable through CAPCON0.CCTx.1~0 bits. It supports positive edge, negative edge and both edge triggers. Each capture module consists of an enable, ICEN0-2.

[Note: x=0/1/2, for capture 0/1/2 block].

Timer/Counter 2 serves as a 16 bit up counter. It supports reload and compared modes. More details are described in next sections.



### nuvoTon

Capture blocks can be triggered by the following pins/bit;

- IC0 (P2.4) or ADC compare result bit, ADCPO.
- IC1 (P2.5)
- IC2 (P2.6)

If ICENx is enabled, each time the external pin trigger, the content of the free running 16 bits counter, TL2 & TH2 (from Timer 2 block) will be captured/transferred into the capture registers, CCLx and CCHx, depending which external pin trigger. This action also causes the CPTFx flag bit in CAPCON1 to be set, which will also generate an interrupt (if enabled by ECPTF bit in SFR EIE1.7). The CPTF0-2 flags are logical "OR" to the interrupt module. Flag is set by hardware and clear by software. Software will have to resolve on the priority of the interrupt flags.

Setting the T2CR bit (T2MOD.3), will allow hardware to reset timer 2 automatically after the value of TL2 and TH2 have been captured. Priority is given to T2CR to reset counter after capture the timer value into the capture register.



## nuvoTon





*- 100 -* 



Figure 15-3 Timing diagram for Input Capture, IC0







Figure 15-5 Program flow for measurement with IC0 between pulses with rising edge detection (ACC is incremented in interrupt service routine).



Figure 15-6 Program flow for measurement with IC0 pulse width with rising and falling edge detection (ACC is incremented in interrupt service routine).



Figure 15-7 Timer 2 - Compare/Reload Function





Figure 15-8 Capture module - Input Capture 0 triggers

#### **15.2 Compare Mode**

Timer 2 can be configured for compare mode. The compare mode is enabled by setting the CMP/RL2 bit to 1 in the T2CON register. RCAP2 will serves as a compare register. As Timer 2 counting up, upon matching with RCAP2 value, TF2 will be set (which will generate an interrupt request if enable Timer 2 interrupt ET2 is enabled) and the timer reload from 0 and starts counting again.

Setting the CMPCR bit (T2MOD.2), will allow hardware to reset timer 2 automatically after a match has occurred.

#### **15.3 Reload Mode**

Timer 2 can be also be configured for reload mode. The reload mode is enabled by clearing the CMP/RL2 bit to 0 in the T2CON register. In this mode, RCAP serves as a reload register. When timer 2 overflows, a reload is generated that causes the contents of the RCAP2L and RCAP2H registers to be reloaded into the TL2 and TH2 registers, if ENLD is set. TF2 flag is set, and interrupt request is generated if enable Timer 2 interrupt ET2 is enabled. However, if ENLD = 0, timer 2 will be reload with 0, and count up again.

Alternatively, other reload source is also possible by the input capture pins by configuring the CCLD.1~0 bits. If the ICENx bit is set, then a trigger of external IC0, IC1 or IC2 pin (respectively) will also cause a reload. This action also sets the CPTF0, CPTF1 or CPTF2 flag bit in SFR CAPCON1, respectively.READ ON DRIVE

#### **16 TIMER3**

This device consists of an additional timer; Timer 3. Timer 3 is a 12-bit up counter which supports operation in any one of four possible modes: Timer/counter mode, capture mode, auto-reload mode and compare mode.



**REAL REAL FORMATION CONTROLLER** 

## nuvoTon



The following figure shows the timer 3 block diagram.

Figure 16-1: Timer 3 block diagram

Note: Timer 3 counter is writable only when  $TR3 = 0$ .

The timer clock can be programmed to be of 1/4, 1/16, 1/32 and 1/128 of the Fcpu clock.

#### **16.1 Timer/Counter Mode**

Timer 3 has one 8 bits register and 4 bits register forming the 12 bits counting registers. There bits are located at SFR T3L (LSB bits) and RCAP3HT3H.3-0 (MSB bits). The timer can be configured to operate either as timer or as counter counting external input.

The "Timer" or "Counter" function is selected by the T3CNTE bit in the T3CON Special Function Register.

When configured as a "Timer", the timer counts clock cycles. In the "Counter" mode, the register is incremented on the falling edge of the external input pin, T3. The T3 input is sampled in every machine cycle at C4. If the sampled value is high in one machine cycle and low in the next, then a valid high to low transition on the pin is recognized and the count register is incremented.

When enable T3OE, T3 pin is toggled whenever timer 3 overflow (or compare matched occurs).

#### **16.2 Capture Mode**

In this mode, each time external pin T3 triggers (either rising or falling edge), the content of timer 3 will be captured/transferred into capture registers, RCAP3L.7-0 and RCAP3HT3H.7-4. This event will caused EXF3 flag bit in SFR T3CON.6 to be set, which will also generate an interrupt if enabled by ET3 bit (EIE2.0). The flag is set by hardware and clear by software. Setting T3RST bit (T3CON.3), will allow hardware to reset timer 3 automatically after the values of timer 3 has been captured. Otherwise, the timer 3 continues counting.

ADC compare result, ADCPO, is another alternative source for capture mode. It is selected by T3CSS bit.

 $\partial_{\lambda} \partial_{\lambda}$


Figure 16-2: Timer 3 – capture function

### **16.3 Compare Mode**

In this mode, RCAP3L and RCAP3HT3H.7-4 serve as compare registers. As timer 3 counting up, upon matching the compare registers, EXF3 flag will also be set. Similarly, an interrupt will be generated if enabled by ET3 bit (EIE2.0). If T3RST = 0, the timer 3 will continue count up, until overflow follow by count up again from zero. Setting T3RST bit, will allow hardware to reset timer 3 automatically after there is compare matched.

When enable T3OE, T3 pin is toggled whenever compare matched occurs (or timer 3 overflows).





### **16.4 Auto-reload Mode**

In this mode, RCAP3L and RCAP3HT3H.7-4 serve as reload registers. When timer 3 overflows, a reload is generated that causes the content of RCAP3L and RCAP3HT3H.7-4 reloaded to T3L and RCAP3HT3H.3-0. TF3 flag is set, and interrupt request is generated if ET3 bit is enabled.



## **NUVOTON**

### **17 SERIAL PORT (UART)**

Serial port in the N79E875 series is a full duplex port. It provides the user with additional features such as the Frame Error Detection and the Automatic Address Recognition. The serial ports are capable of synchronous as well as asynchronous communication. In Synchronous mode, N79E875 series generate the clock and operates in a half duplex mode. In the asynchronous mode, full duplex operation is available. This means that it can simultaneously transmit and receive data. The transmit register and the receive buffer are both addressed as SBUF Special Function Register. However any write to SBUF will be to the transmit register, while a read from SBUF will be from the receiver buffer register. The serial port can operate in four different modes as described below.

### **17.1 MODE 0**

This mode provides synchronous communication with external devices. In this mode serial data is transmitted and received on the RXD line. TXD is used to transmit the shift clock. The TxD clock is provided whether the device is transmitting or receiving. This mode is therefore a half duplex mode of serial communication. In this mode, 8 bits are transmitted or received per frame. The LSB is Transmitted/Received first. The baud rate is fixed at 1/12 or 1/4 of the oscillator frequency. This Baud Rate is determined by the SM2 bit (SCON.5). When this bit is set to 0, then the serial port runs at 1/12 of the clock. When set to 1, the serial port runs at 1/4 of the clock. This additional facility of programmable baud rate in mode 0 is the only difference between the standard 8051 and N79E875 series.

The functional block diagram is shown below. Data enters and leaves the Serial port on the RxD line. The TxD line is used to output the shift clock. The shift clock is used to shift data into and out of the device. Any instruction that causes a write to SBUF will start the transmission. The shift clock will be activated and data will be shifted out on the RxD pin till all 8 bits are transmitted. If SM2 = 1, then the data on RxD will appear 1 clock period before the falling edge of shift clock on TxD. The clock on TxD then remains low for 2 clock periods, and then goes high again. If SM2 = 0, the data on RxD will appear 3 clock periods before the falling edge of shift clock on TxD. The clock on TxD then remains low for 6 clock periods, and then goes high again. This ensures that at the receiving end the data on RxD line can either be clocked on the rising edge of the shift clock on TxD or latched when the TxD clock is low.<br>Altrid and the second of the conduction of



Figure 17-1: Serial Port Mode 0

The TI flag is set high in C1 following the end of transmission of the last bit. The serial port will receive data when REN is 1 and RI is zero. The shift clock (TxD) will be activated and the serial port will latch data on the rising edge of shift clock. The external device should therefore present data on the falling edge on the shift clock. This process continues till all the 8 bits have been received. The RI flag is set in C1 following the last rising edge of the shift clock on TxD. This will stop reception, till the RI is cleared by software.

### **17.2 MODE 1**

In Mode 1, the full duplex asynchronous mode is used. Serial communication frames are made up of 10 bits transmitted on TXD and received on RXD. The 10 bits consist of a start bit (0), 8 data bits (LSB first), and a stop bit (1). On received, the stop bit goes into RB8 in the SFR SCON. The baud rate in this mode is variable. The serial baud can be programmed to be 1/16 or 1/32 of the Timer 1 overflow. Since the Timer 1 can be set to different reload values, a wide variation in baud rates is possible.

Transmission begins with a write to SBUF. The serial data is brought out on to TxD pin at C1 following the first roll-over of divide by 16 counter. The next bit is placed on TxD pin at C1 following the next rollover of the divide by 16 counter. Thus the transmission is synchronized to the divide by 16 counters and not directly to the write to SBUF signal. After all 8 bits of data are transmitted, the stop bit is transmitted. The TI flag is set in the C1 state after the stop bit has been put out on TxD pin. This will be at the 10th rollover of the divide by 16 counters after a write to SBUF.

Reception is enabled only if REN is high. The serial port actually starts the receiving of serial data, with the detection of a falling edge on the RxD pin. The 1-to-0 detector continuously monitors the RxD line, sampling it at the rate of 16 times the selected baud rate. When a falling edge is detected, the divide by 16 counters is immediately reset. This helps to align the bit boundaries with the rollovers of the divide by 16 counters.

The 16 states of the counter effectively divide the bit time into 16 slices. The bit detection is done on a

best of three bases. The bit detector samples the RxD pin, at the 8th, 9th and 10th counter states. By using a majority 2 of 3 voting system, the bit value is selected. This is done to improve the noise rejection feature of the serial port. If the first bit detected after the falling edge of RxD pin is not 0, then this indicates an invalid start bit, and the reception is immediately aborted. The serial port again looks for a falling edge in the RxD line. If a valid start bit is detected, then the rest of the bits are also detected and shifted into the SBUF.

After shifting in 8 data bits, there is one more shift to do, after which the SBUF and RB8 are loaded and RI is set. However certain conditions must be met before the loading and setting of RI can be done.

- 1. RI must be 0 and
- 2. Either SM2 = 0, or the received stop bit =  $1$ .

If these conditions are met, then the stop bit goes to RB8, the 8 data bits go into SBUF and RI is set. Otherwise the received frame may be lost. After the middle of the stop bit, the receiver goes back to looking for a 1-to-0 transition on the RxD pin.



### **17.3 MODE 2**

This mode uses a total of 11 bits in asynchronous full-duplex communication. The functional description is shown in the figure below. The frame consists of one start bit (0), 8 data bits (LSB first), a programmable 9th bit (TB8) and a stop bit (0). The 9th bit received is put into RB8. The baud rate is programmable to 1/32 or 1/64 of the oscillator frequency, which is determined by the SMOD bit in PCON SFR. Transmission begins with a write to SBUF. The serial data is brought out on to TxD pin at C1 following the first roll-over of the divide by 16 counter. The next bit is placed on TxD pin at C1 following the next rollover of the divide by 16 counter. Thus the transmission is synchronized to the divide by 16 counters, and not directly to the write to SBUF signal. After all 9 bits of data are transmitted, the stop bit is transmitted. The TI flag is set in the C1 state after the stop bit has been put out on TxD pin. This will be at the 11th rollover of the divide by 16 counters after a write to SBUF. Reception is enabled only if REN is high. The serial port actually starts the receiving of serial data, with the detection of a falling edge on the RxD pin. The 1-to-0 detector continuously monitors the RxD line, sampling it at the rate of 16 times the selected baud rate. When a falling edge is detected, the divide by 16 counters is immediately reset. This helps to align the bit boundaries with the rollovers of the divide by 16 counters. The 16 states of the counter effectively divide the bit time into 16 slices. The bit detection is done on a best of three bases. The bit detector samples the RxD pin, at the 8th, 9th and 10th counter states. By using a majority 2 of 3 voting system, the bit value is selected. This is done to improve the noise rejection feature of the serial port.





If the first bit detected after the falling edge of RxD pin, is not 0, then this indicates an invalid start bit, and the reception is immediately aborted. The serial port again looks for a falling edge in the RxD line. If a valid start bit is detected, then the rest of the bits are also detected and shifted into the SBUF.

## **NUVOTON**

After shifting in 9 data bits, there is one more shift to do, after which the SBUF and RB8 are loaded and RI is set. However certain conditions must be met before the loading and setting of RI can be done.

- 1. RI must be 0 and
- 2. Either SM2 = 0, or the received stop bit =  $1$ .

If these conditions are met, then the stop bit goes to RB8, the 8 data bits go into SBUF and RI is set. Otherwise the received frame may be lost. After the middle of the stop bit, the receiver goes back to looking for a 1-to-0 transition on the RxD pin.

### **17.4 MODE 3**

This mode is similar to Mode 2 in all respects, except that the baud rate is programmable. The user must first initialize the Serial related SFR SCON before any communication can take place. This involves selection of the Mode and baud rate. The Timer 1 should also be initialized if modes 1 and 3 are used. In all four modes, transmission is started by any instruction that uses SBUF as a destination register. Reception is initiated in Mode 0 by the condition  $RI = 0$  and  $REN = 1$ . This will generate a clock on the TxD pin and shift in 8 bits on the RxD pin. Reception is initiated in the other modes by the incoming start bit if REN = 1. The external device will start the communication by transmitting the start bit.



Figure 17-4: Serial Port Mode 3



Figure 17-5: Serial Ports Modes

### **17.5 Framing Error Detection**

A Frame Error occurs when a valid stop bit is not detected. This could indicate incorrect serial data communication. Typically the frame error is due to noise and contention on the serial communication line. N79E875 series have the capability to detect such framing errors and set a flag which can be checked by software.

The Frame Error FE bit is located in SCON.7. This bit is normally used as SM0 in the standard 8051 family. However, it serves a dual function and is called SM0/FE. There are actually two separate flags, one for SM0 and the other for FE. The flag that is actually accessed as SCON.7 is determined by SMOD0 (PCON.6) bit. When SMOD0 is set to 1, then the FE flag is indicated in SM0/FE. When SMOD0 is set to 0, then the SM0 flag is indicated in SM0/FE.

The FE bit is set to 1 by hardware but must be cleared by software. Note that SMOD0 must be 1 while reading or writing to FE. If FE is set, then any following frames received without any error will not clear the FE flag. The clearing has to be done by software.

### **17.6 Multiprocessor Communications**

Multiprocessor communications makes use of the 9th data bit in modes 2 and 3. The RI flag is set only if the received byte corresponds to the Given or Broadcast address. This hardware feature eliminates the software overhead required in checking every received address, and greatly simplifies the software programmer task.

In the multiprocessor communication mode, the address bytes are distinguished from the data bytes by transmitting the address with the 9th bit set high. When the master processor wants to transmit a block of data to one of the slaves, it first sends out the address of the targeted slave (or slaves). All the slave processors should have their SM2 bit set high when waiting for an address byte. This ensures that they will be interrupted only by the reception of an address byte. The Automatic address recognition feature ensures that only the addressed slave will be interrupted. The address comparison is done in hardware not software.

The addressed slave clears the SM2 bit, thereby clearing the way to receive data bytes. With SM2 = 0, the slave will be interrupted on the reception of every single complete frame of data. The unaddressed slaves will be unaffected, as they will be still waiting for their address. In Mode 1, the 9th bit is the stop bit, which is 1 in case of a valid frame. If SM2 is 1, then RI is set only if a valid frame is received and the received byte matches the Given or Broadcast address.

The Master processor can selectively communicate with groups of slaves by using the Given Address. All the slaves can be addressed together using the Broadcast Address. The addresses for each slave are defined by the SADDR and SADEN SFRs. The slave address is an 8-bit value specified in the SADDR SFR. The SADEN SFR is actually a mask for the byte value in SADDR. If a bit position in SADEN is 0, then the corresponding bit position in SADDR is don't care. Only those bit positions in SADDR whose corresponding bits in SADEN are 1 are used to obtain the Given Address. This gives

the user flexibility to address multiple slaves without changing the slave address in SADDR.

The following example shows how the user can define the Given Address to address different slaves.

Slave 1:

SADDR1010 0100 SADEN 1111 1010 Given: 1010 0x0x

Slave 2:

ary dia 1970.<br>Manazarta

SADDR1010 0111 SADEN 1111 1001 Given : 1010 0xx1

**READ CONDITA** 

The Given address for slave 1 and 2 differ in the LSB. For slave 1, it is don't care, while for slave 2 it is 1. Thus to communicate only with slave 1, the master must send an address with LSB = 0 (1010) 0000). Similarly the bit 1 position is 0 for slave 1 and don't care for slave 2. Hence to communicate only with slave 2 the master has to transmit an address with bit  $1 = 1$  (1010 0011). If the master wishes to communicate with both slaves simultaneously, then the address must have bit  $0 = 1$  and bit 1 = 0. The bit 3 position is don't care for both the slaves. This allows two different addresses to select both slaves (1010 0001 and 1010 0101).

The master can communicate with all the slaves simultaneously with the Broadcast Address. This address is formed from the logical OR of the SADDR and SADEN SFRs. The zeros in the result are defined as don't cares. In most cases the Broadcast Address is FFh. In the previous case, the Broadcast Address is (1111111X) for slave 1 and (11111111) for slave 2.

The SADDR and SADEN SFRs are located at address A9h and B9h respectively. On reset, these two SFRs are initialized to 00h. This results in Given Address and Broadcast Address being set as XXXX XXXXb (i.e. all bits don't care). This effectively removes the multiprocessor communications feature, since any selectivity is disabled.

> Publication Release Date: April 13, 2009 - 117 - Revision A02

### **18 I2C SERIAL CONTROL**

The I2C bus uses two wires (SDA and SCL) to transfer information between devices connected to the bus. The main features of the bus are:

- Bidirectional data transfer between masters and slaves
- Multi-master bus (no central master)
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer
- Built-in a 14-bit time-out counter will request the I2C interrupt if the I2C bus hangs up and timerout counter overflows.
- The I2C port pins, SDA and SCL are permanently in Open-drain type. External pull-up are needed for high output



Figure 18-1: I2C Bus Timing

### **18.1 I2C Port**

The device's on-chip I2C logic provides the serial interface that meets the I2C bus standard mode specification. The I2C port handles byte transfers autonomously. To enable this port, the bit ENSI in I2CON should be set to '1'. The I2C H/W interfaces to the I2C bus via two pins: SDA (P1.6, serial data line) and SCL (P1.5, serial clock line). Pull up resistors are needed on Pin P1.5 and P1.6 for I2C operation as these are open drain pins. When the I/O pins are used as I2C port, user must set the pins to logic high in advance.

## **NUVOTON**

### **18.2 SFR for I2C Function**

The CPU interfaces to the SIO port through the following six special function registers: **I2CON** (control register, C0H), **I2STATUS** (status register, BDH), **I2DAT** (data register, BCH), **I2ADDR** (address registers, C1H), **I2CLK** (clock rate register BEH) and **I2TOC** (Time-out counter register, BFH).

When I2C port is enabled by setting ENSI to high, the internal states will be controlled by I2CON and I2C logic hardware. Once a new status code is generated and stored in I2STATUS, the I2C interrupt flag (SI) will be set automatically. If both EA and EI2C are also in logic high, the I2C interrupt is requested. The 5 most significant bits of I2STATUS stores the internal state code, the lowest 3 bits are always zero and the content keeps stable until SI is cleared by software.

### **18.2.1 I2C Address Registers, I2ADDR**

I2C port is equipped with one slave address register. The contents of the register are irrelevant when I2C is in master mode. In the slave mode, the seven most significant bits must be loaded with the MCU's own slave address. The I2C hardware will react if the contents of I2ADDR are matched with the received slave address.

The I2C ports support the "General Call" function. If the GC bit is set the I2C port1 hardware will respond to General Call address (00H). Clear GC bit to disable general call function.

When GC bit is set, the I2C is in Slave mode, it can be received the general call address by 00H after Master send general call address to I2C bus, then it will follow status of GC mode. If it is in Master mode, the AA bit must be cleared when it will send general call address of 00H to I2C bus.



### **18.2.2 I2C Data Register, I2DAT**

This register contains a byte of serial data to be transmitted or a byte which has just been received. The CPU can read from or write to this 8-bit directly addressable SFR while it is not in the process of shifting a byte. This occurs when SIO is in a defined state and the serial interrupt flag (SI) is set. Data in I2DAT remains stable as long as SI bit is set. While data is being shifted out, data on the bus is simultaneously being shifted in; I2DAT always contains the last data byte present on the bus. Thus, in the event of arbitration lost, the transition from master transmitter to slave receiver is made with the correct data in I2DAT.

I2DAT and the acknowledge bit form a 9-bit shift register, the acknowledge bit is controlled by the SIO hardware and cannot be accessed by the CPU. Serial data is shifted through the acknowledge bit into I2DAT on the rising edges of serial clock pulses on the SCL line. When a byte has been shifted into I2DAT, the serial data is available in I2DAT, and the acknowledge bit (ACK or NACK) is returned by the control logic during the ninth clock pulse. Serial data is shifted out from I2DAT on the falling edges of SCL clock pulses, and is shifted into I2DAT on the rising edges of SCL clock pulses.



Figure 18-2 I2C Data Shifting Direction

ER O



#### **18.2.3 I2C Control Register, I2CON**

The CPU can read from and write to this 8-bit, directly addressable SFR. Two bits are affected by hardware: the SI bit is set when the I2C hardware requests a serial interrupt, and the STO bit is cleared when a STOP condition is present on the bus. The STO bit is also cleared when ENSI = "0".

- ENSI Set to enable I2C serial function block. When ENS=1 the I2C serial function enables. The port latches of SDA1 and SCL1 must be set to logic high.
- STA I2C START Flag. Setting STA to logic 1 to enter master mode, the I2C hardware sends a START or repeat START condition to bus when the bus is free.
- STO I2C STOP Flag. In master mode, setting STO to transmit a STOP condition to bus then I2C hardware will check the bus condition if a STOP condition is detected this flag will be cleared by hardware automatically. In a slave mode, setting STO resets I2C hardware to the defined "not addressed" slave mode. This means it is NO LONGER in the slave receiver mode to receive data from the master transmit device.
- SI I2C Interrupt Flag. When a new SIO state is present in the I2STATUS register, the SI flag is set by hardware, and if the EA and EI2C bits are both set, the I2C interrupt is requested. SI must be cleared by software.
- AA Assert Acknowledge control bit. When AA=1 prior to address or data received, an acknowledged (low level to SDA) will be returned during the acknowledge clock pulse on the SCL line when 1.) A slave is acknowledging the address sent from master, 2.) The receiver devices are acknowledging the data sent by transmitter. When AA=0 prior to address or data received, a Not acknowledged (high level to SDA) will be returned during the acknowledge clock pulse on the SCL line.



### **18.2.4 I2C Status Register, I2STATUS**

I2STATUS is an 8-bit read-only register. The three least significant bits are always 0. The five most significant bits contain the status code. There are 26 possible status codes. When I2STATUS contains F8H, no serial interrupt is requested. All other I2STATUS values correspond to defined SIO states. When each of these states is entered, a status interrupt is requested  $(SI = 1)$ . A valid status code is present in I2STATUS one machine cycle after SI is set by hardware and is still present one machine cycle after SI has been reset by software.

In addition, state 00H stands for a Bus Error. A Bus Error occurs when a START or STOP condition is present at an illegal position in the format frame. Examples of illegal positions are during the serial transfer of an address byte, a data byte or an acknowledge bit. To recover I2C from bus error, STO should be set and SI should be clear to enter not addressed slave mode. Then clear STO to release bus and to wait new communication. I2C bus can not recognize stop condition during this action when bus error occurs.



## **NUVOTON**

#### **18.2.5 I2C Clock Baud Rate Bits, I2CLK**

The data baud rate of I2C is determines by I2CLK register when SIO is in a master mode. It is not important when SIO is in a slave mode. In the slave modes, SIO will automatically synchronize with any clock frequency up to 400 KHz from master I2C device.

The data baud rate of I2C setting is Data Baud Rate of I2C = Fcpu  $/(4x(12CLK+1))$ . If Fcpu=16MHz, the I2CLK = 40(28H), so data baud rate of I2C = 16MHz/(4X  $(40 +1)$ ) = 97.5Kbits/sec. The block diagram is as below figure.



### **18.2.6 I2C Time-out Counter Register, I2TOC**

There is a 14-bit time-out counter which can be sued to deal with the I2C bus hang-up. If the time-out counter is enabled, the counter starts up counting until it overflows(TIF=1) and requests I2C interrupt from CPU or stops counting by clearing ENTI to 0. When time-out counter is enabled, setting flag SI to high will reset counter and re-start up counting after SI is cleared. If I2C bus hangs up, it causes the I2STATUS and flag SI are not updated for a period, the 14-bit time-out counter may overflow and acknowledge CPU the I2C interrupt. Refer to [Figure 18-3](#page-120-0) for the 14-bit time-out counter.



Figure 18-3: I2C Time-out Count Block Diagram

<span id="page-120-0"></span>

### **18.3 Modes of Operation**

The on-chip I2C ports support five operation modes, Master transmitter, Master receiver, Slave transmitter, Slave receiver, and GC call.

In a given application, I2C port may operate as a master or as a slave. In the slave mode, the I2C port hardware looks for its own slave address and the general call address. If one of these addresses is detected, and if the slave is willing to receive or transmit data from/to master(by setting the AA bit), acknowledge pulse will be transmitted out on the 9th clock, hence an interrupt is requested on both master and slave devices if interrupt is enabled. When the microcontroller wishes to become the bus master, the hardware waits until the bus is free before the master mode is entered so that a possible slave action is not interrupted. If bus arbitration is lost in the master mode, I2C port switches to the

slave mode immediately and can detect its own slave address in the same serial transfer.

#### **18.3.1 Master Transmitter Mode**

Serial data output through SDA while SCL outputs the serial clock. The first byte transmitted contains the slave address of the receiving device (7 bits) and the data direction bit. In this case the data direction bit (R/W) will be logic 0, and it is represented by "W" in the flow diagrams. Thus the first byte transmitted is SLA+W. Serial data is transmitted 8 bits at a time. After each byte is transmitted, an acknowledge bit is received. START and STOP conditions are output to indicate the beginning and the end of a serial transfer.

#### **18.3.2 Master Receiver Mode**

In this case the data direction bit  $(R/W)$  will be logic 1, and it is represented by "R" in the flow diagrams. Thus the first byte transmitted is SLA+R. Serial data is received via SDA while SCL outputs the serial clock. Serial data is received 8 bits at a time. After each byte is received, an acknowledge bit is transmitted. START and STOP conditions are output to indicate the beginning and end of a serial transfer.

### **18.3.3 Slave Receiver Mode**

Serial data and the serial clock are received through SDA and SCL. After each byte is received, an acknowledge bit is transmitted. START and STOP conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after reception of the slave address and direction bit.

#### **18.3.4 Slave Transmitter Mode**

The first byte is received and handled as in the slave receiver mode. However, in this mode, the direction bit will indicate that the transfer direction is reversed. Serial data is transmitted via SDA while the serial clock is input through SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer.

### **18.4 Data Transfer Flow in Five Operating Modes**

The five operating modes are: Master/Transmitter, Master/Receiver, Slave/Transmitter, Slave/Receiver and GC Call. Bits STA, STO and AA in I2CON register will determine the next state of the SIO hardware after SI flag is cleared. Upon complexion of the new action, a new status code will be updated and the SI flag will be set. If the I2C interrupt control bits (EA and EI2C) are enable, appropriate action or software branch of the new status code can be performed in the Interrupt service routine.

Data transfers in each mode are shown in the following figures.

\*\*\* Legend for the following five figures:<br>
Although the following fiv



Figure 18-4 Legend for the following four figures





# nuvoTon



Publication Release Date: April 13, 2009 - 125 - Revision A02







### **19 SERIAL PHERIPHERAL INTERFACE (SPI)**

### **19.1 General descriptions**

N79E875 series consist of SPI block to support high speed serial communication. It's capable of supporting data transfer rates of 2.5 Mbit/s, for 40MHz bus frequency. This device's SPI support the following features;

- $\bullet$  Master and slave mode.
- Slave select output.
- **•** Programmable serial clock's polarity and phase.
- **•** Receive double buffered data register.
- MSB first(default) or LSB first selectable.
- Write collision detection.
- Transfer complete interrupt.

### **19.2 Block descriptions**

**REAT CONTROL** 

The following figure shows SPI block diagram. It provides an overview of SPI architecture in this device. The main blocks of SPI are SPI register blocks, control logics, baud rate control, and pin control logics;

**Shift register and read data buffer**. It is single buffered in the transmit direction and double buffered in the receive direction. Transmit data cannot be written to the shifter until the previous transfer is complete. When the SPIF set, user will not be able to write to the shift register. User has to clear the SPIF before writing to the shift register. Receive logics consist of parallel read data buffer so the shifter is free to accept a second data, as the first received data will be transferred to the read data buffer.

**SPI Control block**. This provide control functions to configure the device for SPI enable, master or slave, clock phase and polarity, MSB/LSB access first selection, and Slave Select output enable.

**Baud rate control**. This control logics divide CPU clock to 4 different selectable clocks (1/16, 1/32, 1/64 and 1/128).



Table 19-1 SPI Baud Rate Selection (based on 40 MHz Bus Clock)

**SPI registers**. There are three SPI registers to support its operations, they are;

- SPI control registers (SPCR)
- SPI status registers (SPSR)
- SPI data register (SPDR)

These registers provide control, status, data storage functions and baud rate selection control. Detail bit descriptions are found at SFR section.

**Pin control logic**. Controls behavior of SPI interface pins.



*- 130 -* 

### **19.3 Functional descriptions**

### **19.3.1 Master mode**

The device can configure the SPI to operate as a master or as a slave, through MSTR bit. When the MSTR bit is set, master mode is selected, when MSTR bit is cleared, slave mode is selected. During master mode, only master SPI device can initiate transmission. A transmission begins by writing to the master SPDR register. The bytes begin shifting out on MOSI pin under the control of SPCLK. The master places data on MOSI line a half-cycle before SPCLK edge that the slave device uses to latch the data bit. The /SS must stay low before data transactions and stay low for the duration of the transactions.





**READ CRANTING READY** 



Figure 19-3 Master Mode Transmission (CPOL = 1, CPHA =  $0$ )





Figure 19-4 Master Mode Transmission (CPOL =  $0$ , CPHA = 1)



# nuvoTon



Figure 19-5 Master Mode Transmission (CPOL = 1, CPHA = 1)

### **19.3.2 Slave Mode**

When in slave mode, the SPCLK pin becomes input and it will be clock by another master SPI device. The /SS pin also becomes input. Similarly, before data transmissions occurs, and remain low until the transmission completed. If /SS goes high, the SPI is forced into idle state.

Data flows from master to slave on MOSI pin and flows from slave to master on MISO pin. The SPDR is used when transmitting or receiving data on the serial bus. Only a write to this register initiates transmission or reception of a byte, and this only occurs in the master device. At the completion of transferring a byte of data, the SPIF status bit is set in both the master and slave devices. A read of the SPDR is actually a read of a buffer. To prevent an overrun and the loss of the byte that caused the overrun, the first SPIF must be cleared by the time a second transfer of data from the shift register to the read buffer is initiated. the read buffer is initiated.

*- 134 -* 



Figure 19-6 Slave Mode Transmission (CPOL =  $0$ , CPHA =  $0$ )





Figure 19-7 Slave Mode Transmission (CPOL = 1, CPHA = 0)





Figure 19-8 Slave Mode Transmission (CPOL = 0, CPHA = 1)





Figure 19-9 Slave Mode Transmission (CPOL = 1, CPHA = 1)

### **19.3.3 Slave select**

The slave select (/SS) input of a slave device must be externally asserted before a master device can exchange data with the slave device. /SS must be low before data transactions and must stay low for the duration of the transaction. The /SS line of the master must be held high.

The other three lines are dedicated to the SPI whenever the serial peripheral interface is on.

The state of the master and slave CPHA bits affects the operation of /SS. CPHA settings should be identical for master and slave. When  $CPHA = 0$ , the shift clock is the OR of /SS with SCK. In this clock phase mode, /SS must go high between successive characters in an SPI message. When CPHA  $= 1$ , /SS can be left low between successive SPI characters. In cases where there is only one SPI slave MCU, its /SS line can be tied to VSS as long as only CPHA  $=$  1 clock mode is used.

### **19.3.4 Slave Select output enable**

Available in master mode only, the /SS output is enabled with the SSOE bit in the SPCR register. The /SS output pin is connected to the /SS input pin of the slave device. The /SS output automatically goes low for each transmission when selecting external device and it goes high during each idling state to deselect external devices.





### Table 19-2 /SS output

During master mode (with SSOE=DRSS= 0), mode fault will be set if /SS pin is detected low. When mode fault is detected hardware will clear MSTR bit and SPE bit in the meantime it will also generated interrupt request, if ESPI is enabled.



Figure 19-10 SPI interrupt request

### **19.3.5 SPI I/O pins mode**

When SPI is disabled (SPE = 0) the corresponding  $I/O$  is following the setting determined by port mode setting (SFR P2M1 & P2M2). When SPI is enabled (SPE = 1) the SPI pins I/O mode follow the below table. For /SS pin it is always at Quasi-bidirectional mode whether it is configured as master or slave.



Table 19-3 SPI I/O pins mode

Input = Quasi-bidirectional mode; Output = Push-pull mode

- **Output**<sup>[1]</sup> = This output mode in /SS is Quasi-bidirectional output mode. Master needs to detect mode fault during master outputs /SS low.
- **Output**<sup>[2]</sup> = In SLAVE mode, MISO is in output mode only during the time of /SS = Low. Otherwise it must keep in input mode (Quasi-bidirectional).

#### **19.3.6 Programmable serial clock's phase and polarity**

The clock polarity SPCR.CPOL control bit selects active high or active low SCK clock, and has no significant effect on the transfer format. The clock phase SPCR.CPHA control bit selects one of two different transfer protocols by sampling data on odd numbered SCK edges or on even numbered SCK edges. Thus, both these bits enable selection of four possible clock formats to be used by SPI system.

The clock phase and polarity should be identical for the master SPI device and the communicating slave device.

When CPHA equals 0, the /SS line must be negated and reasserted between each successive serial byte. Also, if the slave writes data to the SPI data register (SPDR) while /SS is low, a write collision error results. When CPHA equals 1, the /SS line can remain low between successive transfers.

When CPHA  $= 0$ , data is sample on the first edge of SPCLK and when CPHA  $= 1$  data is sample on the second edge of the SPCLK. Prior to changing CPOL setting, SPE must be disabled first.

#### **19.3.7 Receive double buffered data register**

This device is single buffered in the transmit direction and double buffered in the receive direction. This means that new data for transmission cannot be written to the shifter until the previous transfer is complete; however, received data is transferred into a parallel read data buffer so the shifter is free to accept a second serial byte. As long as the first byte is read out of the read data buffer before the next byte is ready to be transferred, no overrun condition occurs.

If overrun occur, SPIOVF is set. Second byte serial data cannot be transferred successfully into the data register during overrun condition and the data register will remains the value of the previous byte. The figure below shows the receive data timing waveform when overrun occur.



Figure 19-11 SPI receive data timing waveform

#### **19.3.8 LSB first enable**

By default, this device transfer the SPI data most significant bit first. This device provides a control bit SPCR.LSBFE to allow support of transfer of SPI data in least significant bit first.

*- 140 -* 

## **NUVOTON**

### **19.3.9 Write Collision detection**

Write collision indicates that an attempt was made to write data to the SPDR while a transfer was in progress. SPDR is not double buffered in the transmit direction, any writes to SPDR cause data to be written directly into the SPI shift register. This write corrupts any transfer in progress, a write collision error is generated (WCOL will be set). The transfer continues undisturbed, and the write data that caused the error is not written to the shifter. A write collision is normally a slave error because a slave has no control over when a master initiates a transfer. A master knows when a transfer is in progress, so there is no reason for a master to generate a write-collision error, although the SPI logic can detect write collisions in both master and slave devices.

WCOL flag is clear by software.

### **19.3.10 Transfer complete interrupt**

This device consists of an interrupt flag at SPSR.SPIF. This flag will be set upon completion of data transfer with external device, or when a new data have been received and copied to SPDR. If interrupt is enable (through ESPI located at EIE2.3), the SPI interrupt request will be generated, if global enable is also enabled. SPIF is a software clear interrupt.

### **19.3.11 Mode Fault**

Error arises in a multiple-master system when more than one SPI device simultaneously tries to be a master. This error is called a mode fault.

When the SPI system is configured as a master and the /SS input line goes to active low, a mode fault error has occurred — usually because two devices have attempted to act as master at the same time. In cases where more than one device is concurrently configured as a master, there is a chance of contention between two pin drivers. For push-pull CMOS drivers, this contention can cause permanent damage. The mode fault mechanism attempts to protect the device by disabling the drivers. The MSTR & SPE control bits in the SPCR associated with the SPI are cleared and an interrupt is generated subject to masking by the ESPI control bit.

Other precautions may need to be taken to prevent driver damage. If two devices are made masters at the same time, mode fault does not help protect either one unless one of them selects the other as slave. The amount of damage possible depends on the length of time both devices attempt to act as master.

MODF bit is set automatically by SPI hardware, if the MSTR control bit is set and the slave select input pin becomes 0. This condition is not permitted in normal operation. In the case where /SS is set, it is an output pin rather than being dedicated as the /SS input for the SPI system. In this special case, the mode fault function is inhibited and MODF remains cleared. This flag is cleared by software.

The following figures show the sample hardware connection for multi-master/slave environment, and<br>flow diagram which shows how s/w handles mode fault.<br> $\begin{array}{r} \begin{array}{ccc} \begin{array}{ccc} \begin{array}{ccc} \begin{array}{ccc} \end{array} & \end{array} & \begin{array}{ccc} \end{array} & \end{array} & \begin{$ flow diagram which shows how s/w handles mode fault.



Figure 19-12 SPI multi-master slave environment



# nuvoTon



Figure 19-13 SPI multi-master slave s/w flow diagram

Publication Release Date: April 13, 2009 - 143 - Revision A02

### **20 TIMED ACCESS PROTECTION**

In this MCU, some functions are crucial to proper operation of the system like the Watchdog Timer. If left unprotected, errant code may write to the Watchdog control bits resulting in incorrect operation and loss of control. In order to prevent this, it has a protection scheme which controls the write access to critical bits. This protection scheme is done using a timed access.

#### **There registers, PDTC0(AEh), DTCNT(ABh) and WDCON(D8h) have the timed access protection when CPU has a write access to one of the three registers.**

In this method, the bits which are to be protected have a timed write enable window. A write is successful only if this window is active, otherwise the write will be discarded. This write enable window is open for 3 machine cycles if certain conditions are met. After 3 machine cycles, this window automatically closes. The window is opened by writing AAh and immediately 55h to the Timed Access (TA) SFR. This SFR is located at address C7h. The suggested code for opening the timed access window is



When the software writes AAh to the TA SFR, a counter is started. This counter waits for 3 machine cycles looking for a write of 55h to TA. If the second write (55h) occurs within 3 machine cycles of the first write (AAh), then the timed access window is opened. It remains open for 3 machine cycles, during which the user may write to the protected bits. Once the window closes the procedure must be repeated to access the other protected bits.

#### Examples of Timed Assessing are shown below.




In the first three examples, the writing to the protected bits is done before the 3 machine cycles' window closes. In Example 4, however, the writing to the protected bit occurs after the window has closed, and so there is effectively no change in the status of the protected bit. In Example 5, the second write to TA occurs 4 machine cycles after the first write, therefore the timed access window is not opened at all, and the write to the protected bit fails.



### **21 KEYBOARD INTERRUPT (KBI)**

The N79E875 series provide 8 keyboard interrupt function to detect keypad status which key is acted, and allow a single interrupt to be generated when any key is pressed on a keyboard or keypad connected to specific pins of the N79E875 series, as shown below figure. This interrupt may be used to wake up the CPU from Idle or Power Down modes, after chip is in Power Down or Idle Mode.

Keyboard function is supported through by Port 0. It can allow any or all pins of Port 0 to be enabled to cause this interrupt. Port pins are enabled by the setting of bits of KBI0  $\sim$  KBI7 in the KBI register, as shown below figure. The Keyboard Interrupt Flag, KBF in the AUXR1(A2H).7, is set when any enabled pin is triggered while the KBI interrupt function is active, an interrupt will be generated if it has been enabled. The KBF bit set by hardware and must be cleared by software. In order to determine which key was pressed, the KBI will allow the interrupt service routine to poll port 0.

KBI1~KBI3 support both rising and falling edge detection, and the remaining pins support low level detection only.



Figure 21-1: KBI inputs



## **NUVOTON**

### **22 I/O PORT CONFIGURATION**

N79E875 series have maximum **four** 8 bits I/O ports; port 0, port 1, port 2, port 3 and **one** partial port 4; P4.0 to P4.3. All pins of I/O ports can be configured to one of four types by software except **P1.4** is only input pin or set to reset pin. When P1.4 is configured reset pin by RPD=0 in the CONFIG0 register, the device can support 33 I/O pins by use Crystal. If used on-chip RC oscillator and the P1.4 is configured input pin, the device can be supported up to 36 I/O pins. The I/O ports configuration setting as below table.

| PxM1.y | PxM2.y | Port Input/Output Mode      |
|--------|--------|-----------------------------|
|        |        | Quasi-bidirectional         |
|        |        | Push-Pull                   |
|        |        | Input Only (High Impedance) |
|        |        | Open Drain                  |

Table 22-1: I/O port configuration table

All port pins can be determined to high or low after reset by configure PRHI bit in the CONFIG0 register. After reset, these pins are in quasi-bidirectional mode. The port pin of P1.4 only is a Schmitt trigger input.

Enabled toggle outputs from Timer 0 and Timer 1 by **T0OE and T1OE on AUXR2** register, the output frequency of Timer 0 or Timer 1 is by Timer overflow.

Each I/O port of N79E875 series may be selected to use TTL level inputs or Schmitt inputs by **P(n)S** bit on **PORTS** register; where n is **0, 1, 2, 3 or 4**. When P(n)S is set to 1, Ports are selected Schmitt trigger inputs on Port(n). The **P1.0** (XTAL2) can be configured as clock output when used on-chip RC or external Oscillator is clock source, and the frequency of clock output is divided by 4 on on-chip RC clock or external Oscillator.

**P1.5** and **P1.6(/INT0)** that supported I2C are permanent open drain pins.

## **22.1 Quasi-Bidirectional Output Configuration**

The default port output configuration for standard N79E875 series I/O ports is the quasi-bidirectional output that is common on the 80C51 and most of its derivatives. This output type can be used as both an input and output without the need to reconfigure the port. This is possible because when the port outputs a logic high, it is weakly driven, allowing an external device to pull the pin low. When the pin is pulled low, it is driven strongly and able to sink a fairly large current. These features are somewhat similar to an open drain output except that there are three pull-up transistors in the quasi-bidirectional output that serve different purposes. One of these pull-ups, called the "very weak" pull-up, is turned on whenever the port latch for the pin contains a logic 1. The very weak pull-up sources a very small current that will pull the pin high if it is left floating.

A second pull-up, called the "weak" pull-up, is turned on when the port latch for the pin contains a logic 1 and the pin itself is also at a logic 1 level. This pull-up provides the primary source current for a quasi-bidirectional pin that is outputting a 1. If a pin that has a logic 1 on it is pulled low by an external device, the weak pull-up turns off, and only the very weak pull-up remains on. In order to pull the pin low under these conditions, the external device has to sink enough current to overpower the weak pull-up and take the voltage on the port pin below its input threshold.

The third pull-up is referred to as the "strong" pull-up. This pull-up is used to speed up low-to-high transitions on a quasi-bidirectional port pin when the port latch changes from a logic 0 to a logic 1.

When this occurs, the strong pull-up turns on for a brief time, two CPU clocks, in order to pull the port pin high quickly. Then it turns off again. The quasi-bidirectional port configuration is shown as below.



Figure 22-1: Quasi-Bidirectional Output

### **22.2 Open Drain Output Configuration**

The open drain output configuration turns off all pull-ups and only drives the pull-down transistor of the port driver when the port latch contains a logic 0. To be used as a logic output, a port configured in this manner must have an external pull-up, typically a resistor tied to VDD. The pull-down for this mode is the same as for the quasi-bidirectional mode. The open drain port configuration is shown as below.



Figure 22-2: Open Drain Output

## **22.3 Push-Pull Output Configuration**

The push-pull output configuration has the same pull-down structure as both the open drain and the quasi-bidirectional output modes, but provides a continuous strong pull-up when the port latch contains a logic 1. The push-pull mode may be used when more source current is needed from a port output. The push-pull port configuration is shown below. One port pin that cannot be configured is P1.4. P1.4 may be used as a Schmitt trigger input if the device has been configured for an internal reset and is not using the external reset input function /RST.

The value of port pins at reset is determined by the PRHI bit in the CONFIG0 register. Ports may be configured to reset high or low as needed for the application. When port pins are driven high at reset, they are in quasi-bidirectional mode and therefore do not source large amounts of current. Every output on the device may potentially be used as a **20mA** sink LED drive output. However, there is a maximum total output current for all ports which must not be exceeded.

All ports pins of the device have slew rate controlled outputs. This is to limit noise generated by quickly switching output signals. The slew rate is factory set to approximately 10 ns rise and fall times. The

PORTS SFR bits can enable Schmitt trigger inputs on each I/O port. The AUXR2 register has bits to enable toggle outputs from Timer 0 and Timer 1, and enable a clock output if either the internal RC oscillator or external clock input is being used. The last two functions are described in the Timer/Counters and Oscillator sections respectively. Each I/O port of this device may be selected to use TTL level inputs or Schmitt inputs with hysteresis. A single configuration bit determines this selection for the entire port. Port pin P1.4 always has a Schmitt trigger input.



Figure 22-3: Push-Pull Output

### **22.4 Input Only Configuration**

By configure this mode, the ports are only digital input and disable digital output. The N79E875 series can select input pin to Schmitt trigger or TTL level input by PxM1.y and PxM2.y registers.

### **22.5 SFR of I/O Port Configuration**

**ARCHARGE** 



### **23 OSCILLATOR**

N79E875 series provide three oscillator input options. These are configured at CONFIG register (CONFIG0) that include On-Chip RC Oscillator Option, External Clock Input Option and Crystal Oscillator Input Option. The Crystal Oscillator Input frequency may be supported from 4MHz to 40MHz, and optionally with capacitor or resister.



Figure 23-1: Oscillator

## **23.1 On-Chip RC Oscillator Option**

The On-Chip RC Oscillator is programmable to 22.1184MHz/11.0592MHz +/- 2% (selectable by FS1 config bit) frequency to support clock source. When FOSC1, FOSC0 = 01b, the On-Chip RC Oscillator is enabled. A clock output on P1.0 (XTAL2) may be enabled when On-Chip RC oscillator is used.

## **23.2 External Clock Input Option**

The clock source pin (XTAL1) is from External Clock Input by FOSC1, FOSC0 = 11b, and frequency range is form 0Hz up to 40MHz. A clock output on P1.0 (XTAL2) may be enabled when External Clock Input is used.

N79E875 series support a clock output function when either the on-chip RC oscillator or the external clock input options is selected. This allows external devices to synchronize to the device. When enabled, via the ENCLK bit in the AUXR2 register, the clock output appears on the XTAL2/CLKOUT pin whenever the on-chip oscillator is running, including in Idle Mode. The frequency of the clock output is 1/4 of the CPU clock rate. If the clock output is not needed in Idle Mode, it may be turned off prior to entering Idle mode, saving additional power. The clock output may also be enabled when the external clock input option is selected.

## **NUVOTON**

### **24 POWER MONITORING FUNCTION**

Power-On Detect and Brownout are two additional power monitoring functions implemented in N79E875 series to prevent incorrect operation during power up and power drop or loss.

#### **24.1 Power On Detect**

The Power–On Detect function is a design to detect power up after power voltage reaches to a level where Brownout Detect can work. After power on detect, the POR (PCON.4) will be set to "1" to indicate an initial power up condition. The POR flag will be cleared by software.

#### **24.2 Brownout Detect**

The N79E875 has an on-chip Brown-out Detection (BOD) circuit for monitoring the VDD level during operation by comparing it to a fixed trigger level. There are 3 trigger levels of BOD selected by 2 config0 bits BOV[1:0] suited for wide voltage use. The following table shows the brownout voltage levels supported;

| <b>BOV</b> bits<br>(CONFIG0.4-3) | Brownout voltage<br>detect level |
|----------------------------------|----------------------------------|
| n۵                               | 4.5V                             |
| 01                               | 3.8V                             |
| 1x                               | 2.6V (default)                   |

Table 24-1: Brownout Voltage Detect Levels

When the Brownout voltage is drop to the select level, the brownout detector will detect and keeps this active until  $V_{DD}$  is returns to above brownout Detect voltage. The Brownout Detect block is as follow.



Figure 24-1: Brownout Detect Block

When Brownout Detect is enabled by BOD (AUXR1.6), the BOF (PCON.5) flag will be set that it causes brownout reset or interrupt, and BOF will be cleared by software. If BOI (AUXR1.5) is set to "1", the brownout detect will cause interrupt via the EA (IE.7) and EBO (IE.5) bits is set.<br>Alication Selection of the EA (IE.7) and EBO (IE.5) bits is set.

## **Preliminary N79E875 Data Sheet**

# nuvoTon



Figure 24-2: Brown-out Voltage Detection

### **24.3 SFR of Brown-out Detection**

ARCANDONES

**REAT REAT AND READ PROPERTY** 



## **NUVOTON**

### **25 PULSE-WIDTH-MODULATED (PWM) OUTPUTS**

In SA8218, the build-in PWM function is specially designed for driving motor control applications. Using the PWM and timer2/input capture module with proper control flow by software can drive 3 phase Brushless DC motor, 3-phase AC induction motor and DC motor.

### **25.1 PWM Features**

The PWM block supports the features as below;

- Four independent 12-bit PWM duty control units with maximum 8 port pins:
	- 4 independent PWM output: PWM0, PWM2, PWM4 and PWM6
	- 3 complementary PWM pairs, with each pin in a pair mutually complement to each other and capable of programmable dead-time insertion: (PWM0,PWM1), (PWM2,PWM3) and (PWM4,PWM5)
	- 3 synchronous PWM pairs, with each pin in a pair in-phase: (PWM0,PWM1), (PWM2,PWM3) and (PWM4,PWM5)
- Group control bit: PWM2 and PWM4 are synchronized with PWM0

ARIO DE DE DESCRIPTION

- Support Edge aligned mode and Center aligned mode.
- Programmable dead-time insertion between complementary paired PWMs.
- Each pin of from PWM0 to PWM5 has independent polarity setting control.
- Mask output control for Electrically Commutated Motor operation.
- Tri-state output at reset.
- Hardware brake protections.
- Support 2 independent interrupts.
	- Interrupt is synchronously requested at PWM frequency when up/down counter comparison matched (edge aligned mode) or underflow (center aligned mode).
	- Interrupt is requested when external brake pins asserted
- The PWM signals before polarity control stage are defined in the view of positive logic. The PWM ports is active high or active low are controlled by polarity control register.
- High Source/Sink current.

After CPU reset the internal output of the each PWM channels depends on the polarity setting. The interval between successive outputs is controlled by a 12–bit up/down counter which uses the oscillator frequency with configurable internal clock pre-scalar as its input. The PWM counter clock has the frequency as the clock source  $F_{PWM} = F_{CPU}/Pre-scalar$ . The [Figure 25-1](#page-153-0) is the block diagram for PWM.

## **Preliminary N79E875 Data Sheet**

# nuvoTon



<span id="page-153-0"></span>



### **25.2 PWM Operation**

The following diagram shows PWM time-base generator.





Publication Release Date: April 13, 2009 - 155 - Revision A02

The overall functioning of the PWM module is controlled by the contents of the PWMCON1, PWMB and PWMCON3 registers. The operation of most of the control bits is straightforward. PWMCON1.7 (PWMRUN) allows the PWM to be either in the run or idle state. The transfer of the data from the PWMP register to 12-bit counter will occur on the rising edge of PWMCON1.7 (PWMRUN) or during PWMRUN with PWMCON1.6 (load) and counter match/underflow occur. The transfer of the data from the PWMn registers to the compare registers is controlled by the PWMCON1.6 (load) (with condition that PWMRUN=1 and match/underflow occurs).

Notes:

- ■A compare value greater than the counter reloaded value resulted in the PWM output being permanently high. In addition there are two special cases. If compare register is set to 000H, the PWMn output will stay at low, and if compare register is set to FFFH, the PWMn output will stuck at high until there is a change in the compare register.  $[n = 0.3]$ .
- During ICP mode, PWM pins will be tri-stated. PWM operation will be stop. When exit from ICP mode, the PWM pins will follow the last SFR port values.

The PWMP register fact that writes are not into the Counter register that controls the counter; rather they are into a holding register. The transfer of data from this holding register, into the register which contains the actual reload value, occurs when the following conditions are met: Load  $= 1$ , PWMRUN  $=$ 1 and PWM match/underflow. The width of each PWM output pulse is determined by the value in the appropriate compare register. Each PWM register pair of **(PWMPH,PWMPL), (PWM0H,PWM0L), (PWM2H,PWM2L), (PWM4H,PWM4L) and (PWM6H, PWM6L)**, in the format of 12-bit width by combining 4 LSB of high byte register and 8 bits of low byte register, decides the PWM period and each channel's duty cycle.

Please take note that duty registers PWM0~6 and period registers PWMP are double-buffered registers used to set the duty cycle and counting period for the PWM time base respectively. For the  $1<sup>st</sup>$  buffer it is accessible by user while the  $2<sup>nd</sup>$  buffer holds the actual compare value used in the present period. Load bit must be set to 1 to enable the value to be loaded in to the  $2^{nd}$  buffer register when counter underflow/match.

#### **25.2.1 PWM Operation Mode**

This device supports 2 operation modes: Edge-aligned and Centre-aligned mode.

The following equations show the formula for period and duty for each pwm operation mode:

#### **Edge aligned**:



Duty  $=$  duty  $*$  CPU clock period /pre-scalar

#### **Centre aligned**:



Note: "duty" refers to PWM0/2/4/6 register value.

#### **25.2.2 Edge aligned PWM (up-counter)**

In Edge-aligned PWM Output mode, the 12 bits counter will starts counting from 0 to match with the value of the duty cycle PWM0 (old), when this happen it will toggle the PWM0 generator output to low. The counter will continue counting to match with the value of the period register PWMP (old), at this moment, it toggles the PWM0 generator output to high and new PWM0 (new) and PWMP(new) are updated with Load=1 and request the PWM interrupt if PWM interrupt is enabled(EIE1.6=1).

## **Preliminary N79E875 Data Sheet**

## nuvoTon

[Figure 25-3,](#page-156-0) [Figure 25-4](#page-156-1) and [Figure 25-5](#page-157-0) depict the Edge-aligned PWM timing and operation flow.



Figure 25-3: Edge-Aligned PWM

<span id="page-156-0"></span>

Figure 25-4: PWM0 Edge Aligned Waveform Output

<span id="page-156-1"></span>∝

Publication Release Date: April 13, 2009 - 157 - Revision A02

## **Preliminary N79E875 Data Sheet**

# nuvoTon



<span id="page-157-0"></span>Figure 25-5: Edge-Aligned Flow Diagram

*- 158 -* 

#### **25.2.3 Center Aligned PWM (up/down counter)**

The Center-aligned PWM signals are produced by the module when the PWM time base is configured in an Up/Down Counting mode. The counter will start counting-up from 0 to match the value of PWM0 (old), this will cause the toggling of the PWM0 generator output to low. The counter will continue counting to match with the PWMP (old). Upon reaching this states counter is configured automatically to down counting, when counter matches the PWM0 (old) value again the PWM0 generator output toggles to high. Once the counter underflows it will update the PWM period register PWMP(new) and duty cycle register  $PWMO(new)$  with Load = 1.

In Center-aligned mode, the PWM interrupt is requested at down-counter underflow if INT\_TYPE (PWMCON3.0)=0 or at up-counter matching with PWMP if INT\_TYPE(PWMCON3.0)=1.

[Figure 25-6,](#page-158-0) [Figure 25-7](#page-159-0) and [Figure 25-8](#page-160-0) depict the Center-aligned PWM timing and operation flow.



<span id="page-158-0"></span>Figure 25-6: Center-Aligned Mode

## **Preliminary N79E875 Data Sheet**

# nuvoTon



<span id="page-159-0"></span>Figure 25-7: PWM0 Center Aligned Waveform Output





<span id="page-160-0"></span>Figure 25-8: Center-aligned Flow Diagram (INT\_TYPE = 0)

あんぷ

### **25.3 PWM Brake Function**

This device supported 2 external brake pins; BKP0 and BKP1 pins. Both brake pins have each a 4 degree digital filter that is user controllable through BKnFILT.1-0 bits (n=0,1). The Brake function is controlled by the contents of the SFR PWMCON1-4 registers.



Figure 25-9: PWM Brake Function

The following table summaries the effect of each brake pins; the [Figure 25-10](#page-162-0) and [Figure 25-11](#page-162-1) illustrate the brake signals vs PWM operation.





**Note** that user require to enable brake enable bits, BKENn, in order for the above to be effective.



Figure 25-10: PWM brake condition (edge aligned mode)

<span id="page-162-0"></span>

Figure 25-11: PWM brake condition (centre aligned mode)

<span id="page-162-1"></span>Since the both brake conditions being asserted will automatically cause FBKn flag will be set, the user

program can poll these brake flag bits or enable PWM's brake interrupt to determine which condition causes a brake to occur.



### **25.4 PWM Output Driving Control**

Figure 25-12: PWM Output Driving Control

The driving type of PWM output ports can be initialized as Tri-state type or other type dependent with SFR PxMy setting after any reset. As show in the above diagram, PWM output structures are controllable through option bits (config1.0-1), SFR (PWMCON3.HZ\_Even,HZ\_Odd) bits and SFR PxMy mode registers.



**Note**: SFR bits for HZ\_Even and HZ\_Odd are latched from config1.0 and config1.1, respectively, during all reset.

## **25.5 PWM modes**

This powerful PWM unit supports Independent mode which may be applied to DC and BLDC motor system, Complementary mode with dead-time insertion which may be used in the application of AC induction motor and synchronous motor, Synchronous mode that makes both pins of each pair are in phase. Besides, the Group mode, forces the PWM0, PWM2 and PWM4 synchronous with PWM0 generator, may simplify updating duty control in DC and BLDC motor applications.

#### **25.5.1 Independent mode**

Independent mode is enabled when  $PMOD.1-0 = 00b$ .

On default, the PWM is operating in independent mode, with four PWM even channels outputs: PWM0, PWM2, PWM4 and PWM6. Each channel is running off its own duty-cycle generator module.

PWM6 can be user controllable to output from PWM2 generator if P6CTRL = 1.

PWM7 is taking output from PWM4 generator.

## **NUVOTON**

#### **25.5.2 Complementary mode**

Complementary mode is enabled when PMOD.1-0 = 01b.

In this module there are three duty-cycle generators utilized for complementary mode, with total of three PWM output pair pins in this module. The total six PWM outputs are grouped into output pairs of even and odd numbered outputs. In complimentary modes, the internal odd PWM signal PGx, refer to [Figure 25-1,](#page-153-0) must always be the complement of the corresponding even PWM signal. For example, PG1 will be the complement of PG0. PG3 will be the complement of PG2 and PG5 will be the complement of PG4. The time base for the PWM module is provided by its own 12-bit timer, which also incorporates selectable pre-scalar options.

#### **25.5.2.1 Dead-Time Insertion**

The dead time generator inserts an "off" period called "dead time" between the turnings off of one pin to the turning on of the complementary pin of the paired pins. This is to prevent damage to the power switching devices that will be connected to the PWM output pins. The complementary output pair mode has an 8-bit counter used to produce the dead time insertion. The complementary outputs are delayed until the timer counts down to zero.

The dead-time can be calculated from the following formula:

Dead-time =  $F_{CPU} * (DTCNT.[7:0]+1)$ .

The timing diagram below indicates the dead time insertion for one pair of PWM signals.



Figure 25-13: Dead-Time Insertion

PDTC0 and DTCNT have time access protection in writing access. In Power inverter application, a dead time insertion avoids the upper and lower switches of the half bridge from being active at the same time. Hence the dead time control is crucial to proper operation of a system. Some amount of time must be provided between turning off of one PWM output in a complementary pair and turning on the other transistor as the power output devices cannot switch instantaneously.

#### **25.5.3 Synchronous mode**

Synchronous mode is enabled when PMOD.1-0 = 10b.

In the synchronization mode the PWM pair signals from PWM Generator are in-phase.

PG1=PG0, PG3=PG2 and PG5=PG4.

#### **25.5.4 Group mode**

Group mode is enabled when  $PMOD.1-0 = 11b$ .

This device support Group Mode control. This control allows all even PWM channels output to be duty controllable by PWM0 duty register.

If GRP = 1, both (PG2, PG3) and (PG4, PG5) pairs will follow (PG0, PG1), which imply;

 $PG4 = PG2 = PG0$ :

PG5 = PG3 = PG1 = invert (PG0) if Complementary mode is enabled (PMOD.1-0=01b)

#### **25.6 Polarity Control**

Each PWM port of from PWM0 to PWM5 has independent polarity control to configure the polarity of active state of PWM output. At default, the PWM output is active high. This implies the PWM OFF state is low and ON state is high. This is controllable through SFR PNP on each individual PWM channel.

The following diagram show the initial state before PWM starts with different polarity settings.



Figure 25-14: Initial state and polarity control with rising edge dead time insertion

### **25.7 PWM Mask Output**

Each of the PWM output channels can be manually overridden by using the appropriate bits in the SFR PME and PMD registers to drive the PWM I/O pins to specified logic states independent of the duty cycle comparison units. The PWM mask bits are useful when controlling various types of Electrically Commutated Motor (ECM) like a BLDC motor. The PMD register contains six bits, PMD[5:0] determine which PWM I/O pins will be overridden. On reset PMD is 00H.

The PME register contains six bits, PME[5:0] determine the state of the PWM I/O pins when a particular output is masked via the PMD bits. On reset PME is 00H. The PME[5:0] bits are active-high. When the PME[5:0] bits are set, the corresponding PMD[5:0] bit will have effect on the PWM channel. When one of the PME bits is sets, the output on the corresponding PWM I/O pin will be determined by the state of the PMD bit and polarity control bit.



Figure 25-15 Illustration of Mask Control

Figure above shows example of how PWM mask control can be used for the override feature. *In example 1.1; PME[5:0] = 11 1100b, PMD[5:0] = 0010xxb (complementary mode)*

- PWM channels 2-5 are masked from pwm frequency/duty generators.
- PWM channels 2-5 outputs are determined by state of PMD bits.
- PWM channels 0 and 1 follow pwm generator.



Switch 1 (On/Off) : Control by PWM1 (inverted of PWM0, complementary mode).

Switch 2 (Off)  $\therefore$  PMD.2 = 0.

Switch  $3 (On)$ : PMD. $3 = 1$ .

Switch 4 (Off)  $: PMD.4 = 0$ .

Switch  $5 (Off)$ : PMD. $5 = 0$ .

#### *In example 1.3; PME[5:0] = 11 0011b, PMD[5:0] = 10xx00b (complementary mode)*

- PWM channels 0, 1, 4 and 5 are masked from pwm frequency/duty generators.
- PWM channels 0, 1, 4 and 5 outputs are determined by state of PMD bits.
- PWM channels 2 and 3 follow pwm generator.



#### *In example 2.1; PME[5:0] = 11 1110b, PMD[5:0] = 00100xb (independent mode)*

- PWM channels 1-5 are masked from pwm frequency/duty generators.
- PWM channels 1-5 outputs are determined by state of PMD bits.
- PWM channel 0 follow pwm generator.

Switch 0 (On/Off) : Control by PWM0 (pwm0 frequency/duty generator).



#### *In example 2.3; PME[5:0] = 11 1011b, PMD[5:0] = 100x00b (independent mode)*

- PWM channels 0,1,3,4 and 5 are masked from pwm frequency/duty generators.
- PWM channels 0,1,3,4 and 5 outputs are determined by state of PMD bits.
- PWM channel 2 follow pwm generator.

Switch  $0$  (Off) : PMD. $0 = 0$ .

Switch 1 (Off)  $: PMD.1 = 0$ .

Switch 2 (On/Off) : Control by PWM2 (pwm2 frequency/duty generator).

## **Preliminary N79E875 Data Sheet**

# nuvoTon



 $\sim$ 

Publication Release Date: April 13, 2009 - 169 - Revision A02

**25.8 SFR of PWM Unit**



Note:

1. If config0.PRHI=1, the initial value is FFh at reset. If config0.PRHI=0, the initial value is 00h at reset

### **26 ANALOG-TO-DIGITAL CONVERTER (ADC)**

N79E875 series support a 10-bit analog-to-digital converter (ADC) which contains a DAC which converts the contents of a successive approximation register to a voltage (VDAC) which is compared to the analog input voltage (Vin). The output of the comparator is fed to the successive approximation control logic which controls the successive approximation register. This is illustrated in the figure below.



Figure 26-1: Successive Approximation ADC

### **26.1 Operation of ADC**

#### **26.1.1 Normal Operation of ADC**

A conversion can be initiated by software only or by either hardware or software. The software only start mode is selected when control bit ADCCON.5 (ADCEX)=0. A conversion is then started by setting control bit ADCCON.3 (ADCS) The hardware or software start mode is selected when ADCEX =1, and a conversion may be started by setting ADCS as above or by applying a rising edge to external pin STADC(P1.7) or by a trigger signal synchronous with PWM unit. When a conversion is started by applying a rising edge, a low level must be applied to STADC for at least one machine cycle followed by a high level for at least one machine cycle. When ADCCON.5 (ADCEX) is set by external pin to start ADC conversion, after N79E875 series have entered idle mode, STADC/P1.7 can start ADC conversion at least 1 machine cycle.

The end of the 10-bit conversion is flagged by control bit ADCCON.4 (ADCI). The upper 8 bits of the result are held in special function register ADCH, and the two remaining bits are held in ADCCON.7 (ADC.1) and ADCCON.6 (ADC.0). The user may ignore the two least significant bits in ADCCON and use the ADC as an 8-bit converter (8 upper bits in ADCH). In any event, the total actual conversion time is 34 ADC clock cycles. ADCI flag is set at end of ADC conversion. ADCS will be hardware cleared when ADCI is set.

Control bits ADCCON.0, ADCCON.1 and ADCCON.2 are used to control an analog multiplexer which selects one of eight analog channels. An ADC conversion in progress is unaffected by an external or software ADC start. The result of a completed conversion remains unaffected provided ADCI = logic 1.



**CONSCRUTERING** 

## **Preliminary N79E875 Data Sheet**

# nuvoTon



Figure 26-2: ADC Block Diagram

#### Note:

- The ADC0 alternative input source will come from OP Amplifier output when AUXR2.ENOP bit is enabled. See section OP Amplifier for detail. User is recommended to set SFR PADIDS.0 to disable digital input when enable ENOP. See [Figure 26-3](#page-171-0) for ADC0 and ADC1 source selection.
- The ADC1 alternative input source will come from Brownout Reference Voltage, V<sub>BR</sub>. It can be selected through AUXR2.ADC1SEL bit. Refer to [Figure 28-1: Comparators block diagram](#page-176-0) for the detail.

<span id="page-171-0"></span>

Figure 26-3: ADC0 and ADC1 source selections.

*- 172 -* 

## **NUVOTON**

#### **26.1.2 ADC Start Synchronous with PWM**

Besides software start and external pin STADC (P1.7) to start ADC conversion, this device has new feature to allow PWM *even channels* to trigger the ADC start. User may configure any one of the PWM as well as trigger types; rising, falling PWM edge or central point of PWM (centre-aligned mode only) to trigger ADC start. The device also allow user to configure the amount of delay prior to ADC start after hardware detected the PWM edge. See SFR ADCCON1 and ADCDLY for bits descriptions. Figure below shows the programmable delay time for PWM-triggered ADC start conversion. For PWM trigger ADC start conversion in centre align mode, ADC start conversion point will be at the same, regardless of which pwm channel is selected.



Figure 26-4: PWM-triggered ADC start

#### **26.1.3 ADC Converting in Power-dwon and Idle Mode**

When ADC is operating a conversion, the noise induced by CPU clock effects the ADC resolution. N79E875 series allows ADC converting in Power-down and Idle modes to minimize the noise from CPU. Software may enable ADC Interrupt in advanced then set ADCS=1 to start converting and follow setting PD=1(PCON.1) or IDL=1(PCON.0) to force CPU entering power-down or idle mode. When the conversion is completed, hardware requests ADC interrupt and release CPU from power-down or idle mode. Note that due to CPU clock stops in power-down mode, software must set RCCLK=1 to select ADC clock is from internal RC oscillator before CPU enter power-down mode.

### **26.2 ADC Resolution and Analog Supply:**

The ADC circuit has its own supply pins (AVDD and AVSS) and one pins (Vref+) connected to each end of the DAC's resistance-ladder that the AVDD and Vref+ are connected to VDD and AVSS is connected to VSS. The ladder has 1023 equally spaced taps, separated by a resistance of "R". The first tap is located 0.5×R above AVss, and the last tap is located 0.5×R below Vref+. This gives a total ladder resistance of 1024×R. This structure ensures that the DAC is monotonic and results in a symmetrical quantization error.

For input voltages between AVss and  $[(Vref+) + \frac{1}{2}$  LSB], the 10-bit result of an A/D conversion will be 0000000000B = 000H. For input voltages between  $[(Vref+) - 3/2$  LSB] and Vref<sub>+</sub>, the result of a conversion will be 1111111111B = 3FFH. Vref $+$  and AVSS may be between AVDD  $+$  0.2V and AVss  $-$ 0.2 V. Vref+ should be positive with respect to AVSS, and the input voltage (Vin) should be between Vref+ and AVSS.

The result can always be calculated from the following formula:

Result = 
$$
1024 \times \frac{Vin}{Vref +}
$$
 or Result =  $1024 \times \frac{Vin}{VDD}$ 

### **26.3 ADC Continuous Mode**

If ADC continuous mode is enabled, a repeated conversion of the selected channel will be performed until ADCCM or ADCS bit is cleared and the new 10-bit result will overwrite the old data. Unlike the normal ADC function ADCS is cleared automatically at the end of a conversion, in this mode, ADCS keeps high till software clear it or ADCCM is cleared and the last conversion is completed. Figure below explains the behavior of the ADC continuous mode.



Figure 26-5: ADC Continuous Mode

## **26.4 ADC Compare Function**

N79E875 ADC provides the compare function that compares the 10-bit ADC result and an arbitrary 10-bit reference data. The compare result places in ADCPO bit. When the new conversion result makes ADCPO bit change state, the ADCPI flag is set by H/W and an ADC interrupt is requested if EADCP bit is set in advanced. The block diagram of ADC compare function is shown in the following figure.



RICAL

## nuvoTon

The 10-bit reference data ADCR.9-0 bits (located at SFR ADCRH.7-0 and ADCRL.7-6) are writable only when  $ENADCP = 0$ . User will have to take of potential false trigger when changing the reference data. The following is the recommended procedure note when using ADC Compare function.

- 1. Disable ADC compare function (ENADCP=0).
- 2. Disable ADC compare function interrupt (EADCP=0).
- 3. Update 10-bit ADC Ref registers.
- 4. Clear ADCPI flag (this is to avoid unwanted compare trigger due to new reference data).
- 5. Enable ADC compare function (ENADCP=1).
- 6. Enable compare function interrupt (EADCP=1).
- 7. Start next ADC conversion.



### **27 OP AMPLIFIER**

This device integrated an operational amplifier. It can be enabled through SFR OPCON.ENOP bit. User can measure the output of the operational amplifier as the operation amplifier output to the integrated analog digital convert channel 0, where digital result can be taken.



Figure 27-1: Operation Amplifier block diagram

#### Note:

**CONTROLLED** 

- User is required to set AUXR2.POPDIDS bit to disable digital input at P3.6 (OPP) and P3.7 (OPN) pins, when using OP Amplifier.
- The ADC0 alternative input source will come from OP Amplifier output when AUXR2.ENOP bit is enabled. User is recommended to set SFR PADIDS.0 to disable digital input when enable ENOP.

## **NUVOTON**

### **28 ANALOG COMPARATORS**

This device is also provided with two comparators. The comparators can be used in a number of different configurations. The comparator output is a logical one when positive input greater than negative input, otherwise the output is a zero. Each comparator can be configured to cause to an interrupt when the comparator output value changes. The block diagram is as below.

The inputs are CPnP and CPnN, and outputs CPnO ( $n = 1$  or 2). User may select the internal reference voltage by enable SFR CMPn.CNn bit. The typical value of internal brownout reference voltage  $(V_{BB})$  is about 1.16V +/- 10%.



Figure 28-1: Comparators block diagram

<span id="page-176-0"></span>Note: When using the both comparators, user should set SFR PADIDS.1-2, PADIDS.3-4 or AUXR2.4-5 bits accordingly to disable digital input at the comparators' input pins.

Both comparators have hysterisis function that is controllable through HYSEN1 and HYSEN2 bits.

### **29 ICP (IN-CIRCUIT PROGRAM) FLASH PROGRAM**

The ICP(In-Circuit-Program) mode is another approach to access the Flash EPROM. There are only 3 pins needed to perform the ICP function. One is mode input, shared with /RST pin, which is up to 11 volt in ICP working period. One is clock input, shared with P0.5, which accepts serial clock from external device. Another is data I/O pin, shared with P0.4, that an external ICP program tool shifts in/out data via P0.4 synchronized with clock(P0.5) to access the Flash EPROM of N79E875 series. User may refer to<http://www.manley.com.cn/english/index.asp>for ICP Program Tool.



#### Notes:

- When using ICP to upgrade code, the P1.4, P0.4 and P0.5 must be taken within design system board.
- After program finished by ICP, to suggest system power must be off and remove ICP connector then power on.
- **■** It is recommended that user performs erase function and programming configure bits continuously without any interruption.
- During ICP mode, all PWM pins will be tri-stated.

**REPAIRABLE PROPERTY** 

### **30 CONFIG BITS**

The N79E875 series has two CONFIG bits (CONFIG0 located at FB00h, CONFIG1 located at FB01h) that must be defined at power up and can not be set the program after start of execution. Those features are configured through the use of two flash EPROM bytes, and the flash EPROM can be programmed and verified repeatedly. Until the code inside the Flash EPROM is confirmed OK, the code can be protected. The protection of flash EPROM (CONFIG1) and those operations on it are described below. The data of these bytes may be read by the MOVX instruction at the addresses.

### **30.1 CONFIG0**

#### **CONFIG0**








#### **30.2 CONFIG1**

#### **CONFIG1**





### **Preliminary N79E875 Data Sheet**

### nuvoTon



#### Lock bits control list:





### **31 ELECTRICAL CHARACTERISTICS**

#### **31.1 Absolute Maximum Ratings**



**Note:** Exposure to conditions beyond those listed under absolute maximum ratings may adversely affects the lift and reliability of the device.

**REAT AND READ CONTROL** 

#### **31.2 DC Electrical Characteristics**

 $(TA = -40~85$ °C, unless otherwise specified.)





**Notes:**

1. /RST pin is a Schmitt trigger input.

2. XTAL1 is a CMOS input.

3. Pins of P0, P1, P2, P3 and P4 can source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when Vin approximates to 2V.



#### **31.3 ADC Converter DC Electrical Characteristics**

(V<sub>DD</sub>−V<sub>SS</sub> = 3.3~5V, TA = -40~85°C, ADC clock=12MHz, AV<sub>DD</sub> is independent<sup>1</sup>, unless otherwise specified.)



**Notes:**

1. AV<sub>DD</sub> needs clear power\*, power noise is smaller than 0.5LSB for test condition of resolution. Suggest don't connect AV<sub>DD</sub> to DV<sub>DD</sub> directly without any isolation device

\*clear power:

For test 8-bit resolution of 10bit-SARADC, power noise need smaller than 2LSB of ADC.

**ARCHARGED** 

If  $AV<sub>DD</sub>$  is 5V, power noise need small than 9.5mV.

2. t<sub>ADC</sub>: The period time of ADC input clock.

#### **31.4 OP Amplifier Electrical Characteristics**

(VDD−VSS = 3.0~5V, TA = -40~85°C, Fcpu = 16MHz, unless otherwise specified.)



#### **31.5 Comparator Electrical Characteristics**

(VDD−VSS = 3.0~5V, TA = -40~85°C, Fcpu = 16MHz, unless otherwise specified.)



**Notes:**

1. Value is guideline only and not tested.

#### **31.6 AC Electrical Characteristics**



*Note: Duty cycle is 50%.*

#### **31.6.1 External Clock Characteristics**



#### **31.6.2 Supplied Voltage-Frequency**



#### **31.6.3 Internal RC Oscillator Characteristics**

(VDD–VSS =  $2.4~5V$ , TA =  $-40~85°C$ .)



#### **Note**:

1. These values are for design guidance only and are not tested.

#### **31.6.4 Typical Crystal Application Circuits**





Figure 31-1 Typical Crystal Application Circuit



### **32 PACKAGE DIMENSIONS**

#### **32.1 48L LQFP (7x7x1.4mm footprint 2.0mm)**



RICATION CONTROL

**和子 和同心的** 

### **33 REVISION HISTORY**



#### **Important Notice**

**Nuvoton Products are neither intended nor warranted for usage in systems or equipment, any malfunction or failure of which may cause loss of human life, bodily injury or severe property damage. Such applications are deemed, "Insecure Usage".** 

**Insecure usage includes, but is not limited to: equipment for surgical implementation, atomic energy control instruments, airplane or spaceship instruments, the control or operation of dynamic, brake or safety systems designed for vehicular use, traffic signal instruments, all types of safety devices, and other applications intended to support or sustain life.** 

**All Insecure Usage shall be made at customer's risk, and in the event that third parties lay claims to Nuvoton as a result of customer's Insecure Usage, customer shall indemnify the damages and liabilities thus incurred by Nuvoton.**

Please note that all data and specifications are subject to change without notice. All the trademarks of products and companies mentioned in this datasheet belong to their respective owners.

*- 192 -*