#### **Data Sheet**



# HDSP-2131, HDSP-2132, HDSP-2133, HDSP-2179

Eight-Character 5.0-mm (0.2-in.) Glass/Ceramic Intelligent 5 × 7 Alphanumeric Displays for Military Applications



### **Description**

The Broadcom® HDSP-2131 (yellow), HDSP-2179 (orange), HDSP-2132 (high efficiency red), and HDSP-2133 (green) are eight-digit, 5 × 7 dot matrix, alphanumeric displays. The 5.0-mm (0.2-in.) high characters are packaged in a standard 7.64-mm (0.30-in.) 32-pin DIP. The on-board CMOS IC can decode 128 ASCII characters, which are permanently stored in ROM. In addition, 16 programmable symbols may be stored in an on-board RAM. Seven brightness levels provide versatility in adjusting the display intensity and power consumption. The HDSP-213x and HDSP-2179 are designed for standard microprocessor interface techniques. The display and special features are accessed through a bidirectional 8-bit data bus. These features make the HDSP-213x and HDSP-2179 ideally suited for applications where a hermetic, low power alphanumeric display is required.

#### **Devices**

| Yellow    | High<br>Efficiency<br>Red | High<br>Performance<br>Green | Orange    |
|-----------|---------------------------|------------------------------|-----------|
| HDSP-2131 | HDSP-2132                 | HDSP-2133                    | HDSP-2179 |

#### **Features**

- Wide operating temperature range: -55°C to +85°C
- Smart alphanumeric display
  - On-board CMOS IC
  - Built-in RAM
  - ASCII decoder
  - LED drive circuitry
- 128 ASCII character set
- 16 user-definable characters
- Programmable features:
  - Individual character flashing
  - Full display blinking
  - Multilevel dimming and blanking
  - Self-test
  - Clear function
- Read/write capability
- Full TTL compatibility
- HDSP-2131, HDSP-2133, and HDSP-2179 are usable in night vision lighting applications
- Categorized for luminous intensity
- HDSP-2131 and HDSP-2133 are categorized for color
- Excellent ESD protection
- Wave solderable
- X-Y stackable
- RoHS compliant

**CAUTION!** Observe standard CMOS handling precautions with the HDSP-2131, HDSP-2132, HDSP-2133, and HDSP-2179.

# **Package Dimensions**





| PIN# | FUNCTION        | PIN# | FUNCTION     |
|------|-----------------|------|--------------|
| 1    | CLS             | 17   | GND (SUPPLY) |
| 2    | CLK             | 18   | GND (LOGIC)  |
| 3    | WR              | 19   | D4           |
| 4    | CE              | 20   | D5           |
| 5    | RST             | 21   | D6           |
| 6    | RD              | 22   | D7           |
| 7    | NO PIN          | 23   | NO PIN       |
| 8    | NO PIN          | 24   | NO PIN       |
| 9    | NO PIN          | 25   | NO PIN       |
| 10   | NO PIN          | 26   | NO PIN       |
| 11   | D0              | 27   | FL           |
| 12   | D1              | 28   | A0           |
| 13   | D2              | 29   | A1           |
| 14   | D3              | 30   | A2           |
| 15   | NC              | 31   | A3           |
| 16   | V <sub>DD</sub> | 32   | A4           |

#### NOTES:

- 1. ALL DIMENSIONS ARE IN mm (INCHES).
- 2. UNLESS OTHERWISE SPECIFIED, TOLERANCE IS± 0.30 mm (0.015 INCH).
- 3. FOR GREEN AND YELLOW DEVICES ONLY.
- 4. LEADS ARE COPPER ALLOY, SOLDER DIPPED.

# **Absolute Maximum Ratings**

| Parameter                                                 | Values                           |  |
|-----------------------------------------------------------|----------------------------------|--|
| Supply Voltage, V <sub>DD</sub> to Ground <sup>a</sup>    | -0.3V to 7.0V                    |  |
| Operating Voltage, V <sub>DD</sub> to Ground <sup>b</sup> | 5.5V                             |  |
| Input Voltage, Any Pin to Ground                          | -0.3V to V <sub>DD</sub> + 0.3V  |  |
| Free Air Operating Temperature Range, T <sub>A</sub>      | −55°C to +85°C                   |  |
| Storage Temperature, T <sub>S</sub>                       | −55°C to +100°C                  |  |
| CMOS IC Junction Temperature, T <sub>J</sub> (IC)         | +150°C                           |  |
| Soldering Temperature (1.59 mm [0.063 in.] below Body)    |                                  |  |
| Solder Dipping                                            | 260°C for 5 seconds              |  |
| Wave Soldering                                            | 250°C for 3 seconds              |  |
| ESD Protection at 1.5 kΩ, 100 pF                          | V <sub>Z</sub> = 4 kV (each pin) |  |

- a. Maximum voltage is with no LEDs illuminated.
- b. 20 dots ON in all locations at full brightness.

AV02-0190EN Broadcom

# **Character Set**



# **Recommended Operating Conditions**

| Parameter      | Symbol   | Minimum | Nominal | Maximum | Units |
|----------------|----------|---------|---------|---------|-------|
| Supply Voltage | $V_{DD}$ | 4.5     | 5.0     | 5.5     | V     |

# **Electrical Characteristics over Operating Temperature Range**

 $4.5V < V_{DD} < 5.5V$  (unless otherwise specified).

| Parameter                                           | Symbol                | Min.       | 25°C Typ. <sup>a</sup> | 25°C Max.a | Max. <sup>b</sup>      | Units | Test Conditions                                                                                                                             |
|-----------------------------------------------------|-----------------------|------------|------------------------|------------|------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|
| Input Leakage<br>(Input without Pullup)             | I <sub>I</sub>        | -10.0      |                        | _          | +10.0                  | μΑ    | $V_{IN}$ = 0 to $V_{DD}$ , pins CLK,<br>$D_0$ to $D_7$ , $A_0$ to $A_4$                                                                     |
| Input Current<br>(Input with Pullup)                | I <sub>IP</sub>       | -30.0      | 11                     | 18         | 30                     | μΑ    | $V_{IN} = 0$ to $V_{DD}$ , pins $\overline{RST}$ , $\overline{CLS}$ , $\overline{WR}$ , $\overline{RD}$ , $\overline{CE}$ , $\overline{FL}$ |
| I <sub>DD</sub> Blank                               | I <sub>DD</sub> (BLK) | _          | 0.5                    | 1.5        | 2.0                    | mA    | $V_{IN} = V_{DD}$                                                                                                                           |
| I <sub>DD</sub> 8 digits                            | I <sub>DD</sub> (V)   | _          | 200                    | 255        | 330                    | mA    | "V" on in all 8 locations                                                                                                                   |
| 12 Dots/Character <sup>c</sup>                      |                       |            |                        |            |                        |       |                                                                                                                                             |
| I <sub>DD</sub> 8 digits                            | I <sub>DD</sub> (#)   | _          | 300                    | 370        | 430                    | mA    | "#" on in all 8 locations                                                                                                                   |
| 20 Dots/Character <sup>c</sup>                      |                       |            |                        |            |                        |       |                                                                                                                                             |
| Input Voltage High                                  | V <sub>IH</sub>       | 2.0        | _                      | _          | V <sub>DD</sub> + 0.3V | V     | V <sub>DD</sub> = 5.5V                                                                                                                      |
| Input Voltage Low                                   | V <sub>IL</sub>       | GND - 0.3V | _                      | _          | 0.8                    | V     | V <sub>DD</sub> = 4.5V                                                                                                                      |
| Output Voltage High                                 | V <sub>OH</sub>       | 2.4        | _                      | _          |                        | V     | $V_{DD} = 4.5V$ , $I_{OH} = -40 \mu A$                                                                                                      |
| Output Voltage Low D <sub>0</sub> to D <sub>7</sub> | V <sub>OL</sub>       | _          | _                      | _          | 0.4                    | V     | V <sub>DD</sub> = 4.5V, I <sub>OL</sub> = 1.6 mA                                                                                            |
| Output Voltage Low CLK                              |                       | _          | _                      | _          | 0.4                    | V     | $V_{DD}$ = 4.5V, $I_{OL}$ = 40 $\mu$ A                                                                                                      |
| Thermal Resistance IC Junction-to-Pin               | Rθ <sub>J-PIN</sub>   | _          | 11                     | _          |                        | °C/W  |                                                                                                                                             |

a.  $V_{DD} = 5.0V$ .

AV02-0190EN Broadcom

b. Maximum I<sub>DD</sub> occurs at -55°C.

c. Average  $I_{DD}$  is measured at full brightness. See Table 2 for  $I_{DD}$  at lower brightness levels. Peak  $I_{DD}$  = 28/15 × Average  $I_{DD}$  (#).

# Optical Characteristics at 25°C<sup>1</sup>

 $V_{DD}$  = 5.0V at full brightness.

## **High Efficiency Red HDSP-2132**

| Description                              | Symbol            | Minimum | Typical | Units |
|------------------------------------------|-------------------|---------|---------|-------|
| Luminous Intensity Character Average (#) | I <sub>V</sub>    | 2.5     | 7.5     | mcd   |
| Peak Wavelength                          | λ <sub>PEAK</sub> | _       | 635     | nm    |
| Dominant Wavelength                      | $\lambda_{d}$     | _       | 626     | nm    |

## **Orange HDSP-2179**

| Description                              | Symbol           | Minimum | Typical | Units |
|------------------------------------------|------------------|---------|---------|-------|
| Luminous Intensity Character Average (#) | I <sub>V</sub>   | 2.5     | 7.5     | mcd   |
| Peak Wavelength                          | $\lambda_{PEAK}$ | _       | 600     | nm    |
| Dominant Wavelength                      | $\lambda_{d}$    | _       | 602     | nm    |

### Yellow HDSP-2131

| Description                              | Symbol            | Minimum | Typical | Units |
|------------------------------------------|-------------------|---------|---------|-------|
| Luminous Intensity Character Average (#) | I <sub>V</sub>    | 2.5     | 7.5     | mcd   |
| Peak Wavelength                          | λ <sub>PEAK</sub> | _       | 583     | nm    |
| Dominant Wavelength                      | $\lambda_{d}$     | _       | 585     | nm    |

# **High Performance Green HDSP-2133**

| Description                              | Symbol           | Minimum | Typical | Units |
|------------------------------------------|------------------|---------|---------|-------|
| Luminous Intensity Character Average (#) | I <sub>V</sub>   | 2.5     | 7.5     | mcd   |
| Peak Wavelength                          | $\lambda_{PEAK}$ | _       | 568     | nm    |
| Dominant Wavelength                      | $\lambda_{d}$    | _       | 574     | nm    |

AV02-0190EN Broadcom

Refers to the initial case temperature of the device immediately prior to the light measurement.

# **AC Timing Characteristics over Temperature Range**

 $V_{DD}$  = 4.5V to 5.5V unless otherwise specified.

| Reference<br>Number | Symbol                                          | Description                                                               | Min. <sup>a</sup> | Units |
|---------------------|-------------------------------------------------|---------------------------------------------------------------------------|-------------------|-------|
| 1                   | t <sub>ACC</sub>                                | Display Access Time                                                       |                   | ns    |
|                     | ACC                                             | Write                                                                     | 210               |       |
|                     |                                                 | Read                                                                      | 230               |       |
| 2                   | t <sub>ACS</sub>                                | Address Setup Time to Chip Enable                                         | 10                | ns    |
| 3                   | t <sub>CE</sub>                                 | Chip Enable Active Time <sup>b, c</sup>                                   |                   | ns    |
|                     |                                                 | Write                                                                     | 140               |       |
|                     |                                                 | Read                                                                      | 160               |       |
| 4                   | t <sub>ACH</sub>                                | Address Hold Time to Chip Enable                                          | 20                | ns    |
| 5                   | t <sub>CER</sub>                                | Chip Enable Recovery Time                                                 | 60                | ns    |
| 6                   | t <sub>CES</sub>                                | Chip Enable Active Prior to Rising Edge of <sup>a, b</sup>                |                   | ns    |
|                     |                                                 | Write                                                                     | 140               |       |
|                     |                                                 | Read                                                                      | 160               |       |
| 7                   | t <sub>CEH</sub>                                | Chip Enable Hold Time to Rising Edge of Read/Write Signal <sup>b, c</sup> | 0                 | ns    |
| 8                   | t <sub>W</sub>                                  | Write Active Time <sup>b, c</sup>                                         | 100               | ns    |
| 9                   | t <sub>WD</sub>                                 | Data Valid Prior to Rising Edge of Write Signal                           | 50                | ns    |
| 10                  | t <sub>DH</sub>                                 | Data Write Hold Time                                                      | 20                | ns    |
| 11                  | t <sub>R</sub>                                  | Chip Enable Active Prior to Valid Data                                    | 160               | ns    |
| 12                  | t <sub>RD</sub> Read Active Prior to Valid Data |                                                                           | 75                | ns    |
| 13                  | t <sub>DF</sub> Read Data Float Delay           |                                                                           | 10                | ns    |
| _                   | t <sub>RC</sub>                                 | Reset Active Time <sup>d</sup>                                            | 300               | ns    |

- a. Worst case values occur at an IC junction temperature of 150°C.
- b. For designers who do not need to read from the display, the Read line can be tied to V<sub>DD</sub> and the Write and Chip Enable lines can be tied together.
- c. Changing the logic levels of the Address lines when CE = "0" may cause erroneous data to be entered into the Character RAM, regardless of the logic levels of the WR and RD lines.
- d. The display must not be accessed until after three clock pulses (110 µs minimum using the internal refresh clock) after the rising edge of the reset line.

# **AC Timing Characteristics Over Temperature Range**

 $V_{DD}$  = 4.5V to 5.5V unless otherwise specified.

| Symbol                       | Description          | 25°C Typical | Minimum | Units |
|------------------------------|----------------------|--------------|---------|-------|
| Fosc                         | Oscillator Frequency | 57           | 28      | kHz   |
| F <sub>RF</sub> <sup>a</sup> | Display Refresh Rate | 256          | 128     | Hz    |
| F <sub>FL</sub> <sup>b</sup> | Character Flash Rate | 2            | 1       | Hz    |
| t <sub>ST</sub> <sup>c</sup> | Self Test Cycle Time | 4.6          | 9.2     | Sec   |

a.  $F_{RF} = F_{OSC}/224$ 

# **Write Cycle Timing Diagram**



INPUT PULSE LEVELS:  $0.6\ V$  to  $2.4\ V$ 

b.  $F_{FL} = F_{OSC}/28,672$ 

c.  $t_{ST} = 262,144/F_{OSC}$ 

# **Read Cycle Timing Diagram**



INPUT PULSE LEVELS: 0.6 V to 2.4 V OUTPUT REFERENCE LEVELS: 0.6 V to 2.2 V OUTPUT LOADING = 1 TTL LOAD AND 100 pF

### **Character Font**



# Relative Luminous Intensity vs. Temperature



# **Electrical Description**

| Pin Function                                                          | Description                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET (RST, Pin 5)                                                    | Reset initializes the display.                                                                                                                                                                                                                                                                                                                      |
| FLASH (FL, Pin 27)                                                    | $\overline{\text{FL}}$ low indicates an access to the Flash RAM and is unaffected by the state of address lines $A_3$ to $A_4$ .                                                                                                                                                                                                                    |
| ADDRESS INPUTS (A <sub>0</sub> to A <sub>4</sub> , Pins 28 to 32)     | Each location in memory has a distinct address. Address inputs ( $A_0$ to $A_2$ ) select a specific location in the Character RAM, the Flash RAM, or a particular row in the UDC (User-Defined Character) RAM. $A_3$ to $A_4$ select which section of memory is accessed. See Table 1 for the logic levels needed to access each section of memory. |
| CLOCK SELECT (CLS, Pin 1)                                             | This input select s either an internal (CLS = 1) or external (CLS = 0) clock source.                                                                                                                                                                                                                                                                |
| CLOCK INPUT/OUTPUT (CLK, Pin 2)                                       | Outputs the master clock (CLS = 1) or inputs a clock (CLS = 0) for slave displays.                                                                                                                                                                                                                                                                  |
| WRITE (WR, Pin 3)                                                     | Data is written into the display when the WR input is low and the CE input is low.                                                                                                                                                                                                                                                                  |
| CHIP ENABLE (CE, Pin 4)                                               | This input must be at a logic low to read data from or write data to the display and must go high between each read and write cycle.                                                                                                                                                                                                                |
| READ (RD, Pin 6)                                                      | Data is read from the display when the $\overline{\text{RD}}$ input is low and the $\overline{\text{CE}}$ input is low.                                                                                                                                                                                                                             |
| DATA Bus (D <sub>0</sub> to D <sub>7</sub> , Pins 11 to 14, 19 to 22) | The data bus reads from or writes to the display.                                                                                                                                                                                                                                                                                                   |
| GND <sub>(SUPPLY)</sub> (Pin 17)                                      | This is the analog ground for the LED drivers.                                                                                                                                                                                                                                                                                                      |
| GND <sub>(LOGIC)</sub> (Pin 18)                                       | This is the digital round for internal logic.                                                                                                                                                                                                                                                                                                       |
| V <sub>DD(POWER)</sub> (Pin 16)                                       | This is the positive power supply input.                                                                                                                                                                                                                                                                                                            |

Table 1: Logic Levels to Access Memory

| FL | A <sub>4</sub> | A <sub>3</sub> | Section of Memory     | A <sub>2</sub> A <sub>1</sub> A <sub>0</sub> |
|----|----------------|----------------|-----------------------|----------------------------------------------|
| 0  | X              | X              | Flash RAM             | Character Address                            |
| 1  | 0              | 0              | UDC Address register  | Don't Care                                   |
| 1  | 0              | 1              | UDC RAM               | Row Address                                  |
| 1  | 1              | 0              | Control Word register | Don't Care                                   |
| 1  | 1              | 1              | Character RAM         | Character Address                            |

Figure 1: HDSP-213x/HDSP-2179 Internal Block Diagram



## **Display Internal Block Diagram**

Figure 1 shows the internal block diagram of the HDSP-213x/HDSP-2179 display. The CMOS IC consists of an 8-byte Character RAM, an 8-bit Flash RAM, a 128-character ASCII decoder, a 16-character UDC RAM, a UDC Address register, a Control Word register, and the refresh circuitry necessary to synchronize the decoding and driving of eight 5 × 7 dot matrix characters. The major user accessible portions of the display are listed below.

| Character RAM                                                  | This RAM stores either ASCII character data or a UDC RAM address.                                                                    |
|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Flash RAM                                                      | This is a 1 × 8 RAM which stores Flash data.                                                                                         |
| User-Defined Character RAM (UDC RAM)                           | This RAM stores the dot pattern for custom characters.                                                                               |
| User-Defined Character Address register (UDC Address register) | This register is used to provide the address to the UDC RAM when the user is writing or reading a custom character.                  |
| Control Word register                                          | This register allows the user to adjust the display brightness, flash individual characters, blink, self test, or clear the display. |

#### **Character RAM**

Figure 2 shows the logic levels needed to access the HDSP-213x/HDSP-2179 Character RAM. During a normal access, the  $\overline{CE}$  = "0" and either  $\overline{RD}$  = "0" or  $\overline{WR}$  = "0". However, erroneous data may be written into the Character RAM if the address lines are unstable when  $\overline{CE}$  = "0" regardless of the logic levels of the  $\overline{RD}$  or  $\overline{WR}$  lines. Address lines A<sub>0</sub> to A<sub>2</sub> select the location in the Character RAM. Two types of data can be stored in each Character RAM location: an ASCII code or a UDC RAM address. Data bit D7 differentiates between an ASCII character and a UDC RAM address. D<sub>7</sub> = 0 enables the ASCII decoder and D<sub>7</sub> = 1 enables the UDC RAM. D<sub>0</sub> to D<sub>6</sub> are used to input ASCII data and D<sub>0</sub> to D<sub>3</sub> are used to input a UDC address.

Figure 2: Logic Levels to Access the Character RAM

| RST | CE  | WR | $\overline{\text{RD}}$ |                   |
|-----|-----|----|------------------------|-------------------|
|     |     | 0  | 0                      | UNDEFINED         |
| 1   | 0   | 0  | 1                      | WRITE TO DISPLAY  |
| 1   | ٠ ا | 1  | 0                      | READ FROM DISPLAY |
|     |     | 1  | 1                      | UNDEFINED         |
|     |     |    |                        | •                 |

CONTROL SIGNALS

| FL    | $A_4$  | $A_3$  | $A_2$ | $A_1$  | $A_0$ |                                     |
|-------|--------|--------|-------|--------|-------|-------------------------------------|
| 1     | 1      | 1      |       | IARACT |       | 000 = LEFT MOST<br>111 = RIGHT MOST |
| CHARA | CTER F | RAM AD | DRESS |        |       |                                     |

| D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> |  |  |  |  |
|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--|--|--|--|
| 0              |                | 128 ASCII CODE |                |                |                |                |                |  |  |  |  |
| 1              | х              | Х              | х              |                | UDC            | CODE           |                |  |  |  |  |

CHARACTER RAM DATA FORMAT

| $DIG_0$ | DIG <sub>1</sub> | DIG <sub>2</sub> | DIG <sub>3</sub> | DIG <sub>4</sub> | DIG <sub>5</sub> | DIG <sub>6</sub> | DIG <sub>7</sub> |
|---------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| 000     | 001              | 010              | 011              | 100              | 101              | 110              | 111              |
|         | MBOL IS          |                  |                  |                  |                  | ESS AB           | OVE              |

DISPLAY 0 = LOGIC 0; 1 = LOGIC 1; X = DO NOT CARE

### **UDC RAM and UDC Address Register**

Figure 3 shows the logic levels needed to access the UDC RAM and the UDC Address register. The UDC Address register is 8 bits wide. The lower four bits ( $D_0$  to  $D_3$ ) select one of the 16 UDC locations. The upper four bits ( $D_4$  to  $D_7$ ) are not used. When the UDC address has been stored in the UDC Address register, the UDC RAM can be accessed.

To completely specify a 5 × 7 character requires eight write cycles. One cycle stores the UDC RAM address in the UDC Address register. Seven cycles store dot data in the UDC RAM. Data is entered by rows. One cycle is needed to access each row. Figure 4 shows the organization of a UDC character assuming the symbol to be stored is an "F."  $A_0$  to  $A_2$  select the row to be accessed, and  $D_0$  to  $D_4$  transmit the row dot data. The upper three bits ( $D_5$  to  $D_7$ ) are ignored.  $D_0$  (least significant bit) corresponds to the right most column of the 5×7 matrix and  $D_4$  (most significant bit) corresponds to the left most column of the 5 × 7 matrix.

Figure 3: Logic Levels to Access a UDC Character

| RST   | CE | WR  | RD  |                   |
|-------|----|-----|-----|-------------------|
|       |    | 0   | 0   | UNDEFINED         |
| 1 1 0 | •  | 0   | 1   | WRITE TO DISPLAY  |
| '     | U  | 1   | 0   | READ FROM DISPLAY |
|       |    | 1   | 1   | UNDEFINED         |
|       | 1  | 1 0 | 0 0 | 1 0 0 0           |

**CONTROL SIGNALS** 

| FL | $A_4$ | $A_3$ | $A_2$ | $A_1$ | $A_0$ |
|----|-------|-------|-------|-------|-------|
| 1  | 0     | 0     | х     | Х     | Х     |

**UDC ADDRESS REGISTER ADDRESS** 



**UDC ADDRESS REGISTER DATA FORMAT** 



**CONTROL SIGNALS** 



UDC RAM ADDRESS

| $D_7$            | D <sub>6</sub> | $D_5$ | $D_4$            | $D_3$ | $D_2$  | $D_1$ | D <sub>0</sub>   |
|------------------|----------------|-------|------------------|-------|--------|-------|------------------|
| х                | Х              | X     |                  | D     | OT DAT | A     |                  |
| JDC RA<br>DATA F | AM<br>ORM AT   |       | C<br>O<br>L<br>1 |       |        |       | C<br>O<br>L<br>5 |

0 = LOGIC 0; 1 = LOGIC 1; X = DO NOT CARE

Figure 4: Data to Load "F" into the UDC RAM



0 = LOGIC 0; 1 = LOGIC 1; \* = ILLUMINATED LED

#### Flash RAM

Figure 5 shows the logic levels needed to access the Flash RAM. The Flash RAM has one bit associated with each location of the Character RAM. The Flash input selects the Flash RAM. Address lines A<sub>3</sub> to A<sub>4</sub> are ignored. Address lines A<sub>0</sub> to A<sub>2</sub> select the location in the Flash RAM to store the attribute. D<sub>0</sub> stores or removes the flash attribute.  $D_0$  = "1" stores the attribute, and  $D_0$  = "0" removes the attribute.

When the attribute is enabled through bit 3 of the Control Word and a "1" is stored in the Flash RAM, the corresponding character will flash at approximately 2 Hz. The actual rate is dependent on the clock frequency. For an external clock, the flash rate can be calculated by dividing the clock frequency by 28,672.

Figure 5: Logic Levels to Access the Flash RAM

| RST   | CE      | $\overline{\text{WR}}$ | $\overline{\text{RD}}$ |           |                   |                  |
|-------|---------|------------------------|------------------------|-----------|-------------------|------------------|
|       |         | 0                      | 0                      | UNDEFINED |                   |                  |
| 1     | 0       | 0                      | ٥                      | 0         | 1                 | WRITE TO DISPLAY |
| '     |         |                        | 1                      | 0         | READ FROM DISPLAY |                  |
|       |         | 1                      | 1                      | UNDEFINED |                   |                  |
| CONTR | OL SIGI | NALS                   |                        | •         |                   |                  |



FLASH RAM ADDRESS

|   | D <sub>7</sub> | $D_6$  | $D_5$  | $D_4$ | $D_3$ | $D_2$ | $D_1$ | $D_0$ | REMOVE FLASH AT          |
|---|----------------|--------|--------|-------|-------|-------|-------|-------|--------------------------|
|   | v              | v      | v      | v     | v     | v     | v     | 0     | SPECIFIED DIGIT LOCATION |
|   | _ ^            | ^      | ^      | ^     | ^     | ^     | ^     | 1     | STORE FLASH AT           |
| ı | FLASH          | RAM DA | ATA FO | RMAT  |       |       |       |       | SPECIFIED DIGIT LOCATION |

0 = LOGIC 0; 1 = LOGIC 1; X = DO NOT CARE

## **Control Word Register**

Figure 6 shows how to access the Control Word register. This is an eight bit register that performs five functions. They are brightness control. Flash RAM control, blinking, self-test and clear. Each function is independent of the others. However, all bits are updated during each Control Word write cycle.

#### **Brightness (Bits 0 to 2)**

Bits 0 to 2 of the Control Word adjust the brightness of the display. Bits 0 to 2 are interpreted as a three bit binary code with code (000) corresponding to maximum brightness and code (111) corresponding to a blanked display. In addition to varying the display brightness, bits 0 to 2 also vary the average value of Inn. Inn can be calculated at any brightness level by multiplying the percent brightness level by the value of I<sub>DD</sub> at the 100% brightness level. These values of I<sub>DD</sub> are shown in Table 2.

Figure 6: Logic Levels to Access the Control Word Register







CONTROL WORD DATA FORMAT 0 = LOGIC 0; 1 = LOGIC 1; X = DO NOT CARE

Δ\/02-0190EN Broadcom

| Symbol              | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | % Brightness | 25°C Typ. | Units |
|---------------------|----------------|----------------|----------------|--------------|-----------|-------|
| I <sub>DD</sub> (V) | 0              | 0              | 0              | 100          | 200       | mA    |
|                     | 0              | 0              | 1              | 80           | 160       | mA    |
|                     | 0              | 1              | 0              | 53           | 106       | mA    |
|                     | 0              | 1              | 1              | 40           | 80        | mA    |
|                     | 1              | 0              | 0              | 27           | 54        | mA    |
|                     | 1              | 0              | 1              | 20           | 40        | mA    |
|                     | 1              | 1              | 0              | 13           | 26        | mA    |

Table 2: Current Requirements at Different Brightness Levels

### Flash Function (Bit 3)

Bit 3 determines whether the flashing character attribute is on or off. When bit 3 is a "1," the output of the Flash RAM is checked. If the content of a location in the Flash RAM is a "1," the associated digit will flash at approximately 2 Hz. For an external clock, the blink rate can be calculated by driving the clock frequency by 28,672. If the flash enable bit of the Control Word is a "0," the content of the Flash RAM is ignored. To use this function with multiple display systems, see Display Reset.

### **Blink Function (Bit 4)**

Bit 4 of the Control Word is used to synchronize blinking of all eight digits of the display. When this bit is a "1", all eight digits of the display will blink at approximately 2 Hz. The actual rate is dependent on the clock frequency. For an external clock, the blink rate can be calculated by dividing the clock frequency by 28,672. This function will override the Flash function when it is active. To use this function with multiple display systems see Display Reset.

## Self-Test Function (Bits 5, 6)

Bit 6 of the Control Word register initiates the self-test function. Results of the internal self-test are stored in bit 5 of the Control Word. Bit 5 is a read only bit where bit 5 = "1" indicates a passed self test, and bit 5 = "0" indicates a failed self-test.

Setting bit 6 to a logic 1 will start the self-test function. The built-in self-test function of the IC consists of two internal routines that exercise major portions of the IC and illuminates all of the LEDs. The first routine cycles the ASCII decoder ROM through all states and performs a checksum

on the output. If the checksum agrees with the correct value, bit 5 is set to "1." The second routine provides a visual test of the LEDs using the drive circuitry. This is accomplished by writing checkered and inverse checkered patterns to the display. Each pattern is displayed for approximately 2 seconds.

During the self-test function, the display must not be accessed. The time needed to execute the self test function is calculated by multiplying the clock period by 262,144. For example, assume a clock frequency of 58 kHz, then the time to execute the self-test function frequency is equal to (262,144/58,000) = 4.5-second duration.

At the end of the self-test function, the Character RAM is loaded with blanks, the Control Word register is set to zeros except for bit 5, and the Flash RAM is cleared and the UDC Address register is set to all ones.

## **Clear Function (Bit 7)**

Bit 7 of the Control Word will clear the Character RAM and the Flash RAM. Setting bit 7 to a "1" will start the clear function. Three clock cycles (110 µs minimum using the internal refresh clock) are required to complete the clear function. The display must not be accessed while the display is being cleared. When the clear function has been completed, bit 7 will be reset to a "0." The ASCII character code for a space (20H) will be loaded into the Character RAM to blank the display and the Flash RAM will be loaded with "0"s. The UDC RAM, UDC Address register, and the remainder of the Control Word are unaffected.

## **Display Reset**

Figure 7 shows the logic levels needed to reset the display. The display should be reset on power- up. The external reset clears the Character RAM, Flash RAM, and Control Word and resets the internal counters. After the rising edge of the Reset signal, three clock cycles (110 µs minimum using the internal refresh clock) are required to complete the reset sequence. The display must not be accessed while the display is being reset. The ASCII Character code for a space (20H) will be loaded into the Character RAM to blank the display. The Flash RAM and Control Word register are loaded with all "0"s. The UDC RAM and UDC Address register are unaffected. All displays that operate with the same clock source must be simultaneously reset to synchronize the flashing and blinking functions.

Figure 7: Logic Levels to Reset the Display

| RST | CE | WR | RD | FL | A <sub>4</sub> -A <sub>0</sub> | D <sub>7</sub> -D <sub>0</sub> |
|-----|----|----|----|----|--------------------------------|--------------------------------|
| 0   | 1  | х  | х  | х  | х                              | х                              |
|     |    |    |    |    |                                |                                |

0 = LOGIC 0; 1 = LOGIC 1; X = DO NOT CARE NOTE: IF RST, CE, AND WR ARE LOW, UNKNOWN DATA MAY BE WRITTEN INTO THE DISPLAY.

# Mechanical and Electrical Considerations

The HDSP-213x/HDSP-2179 is a 32-pin dual-inline package with 24 external pins, that can be stacked horizontally and vertically to create arrays of any size. The HDSP-213x/HDSP-2179 is designed to operate continuously from –55° to +85°C with a maximum of 20 dots ON per character. Illuminating all 35 dots at full brightness is not recommended.

The HDSP-213x/HDSP-2179 is assembled by die attaching and wire bonding 280 LED chips and a CMOS IC to a ceramic substrate. A glass window is placed over the ceramic substrate creating an air gap over the LED wire bonds. A second glass window creates an air gap over the CMOS IC. This package construction makes the display highly tolerant to temperature cycling and allows wave soldering and visual inspection of the IC.

The inputs to the CMOS IC are protected against static discharge and input current latchup. However, for best results, use standard CMOS handling precautions. Prior to use, the HDSP-213X should be stored in antistatic packages or conductive material. During assembly, a grounded conductive work area should be used and assembly personnel should wear conductive wrist straps. Lab coats made of synthetic material should be avoided because they are prone to static charge buildup. Input current latchup is caused when the CMOS inputs are subjected to either a voltage below ground (V<sub>IN</sub> < ground) or to a voltage higher than  $V_{DD}$  ( $V_{IN} > V_{DD}$ ) and when a high current is forced into the input. To prevent input current latchup and ESD damage, connect unused inputs either to ground or to V<sub>DD</sub>. Voltages should not be applied to the inputs until V<sub>DD</sub> has been applied to the display. Transient input voltages should be eliminated.

Figure 8: Maximum Power Dissipation vs. Ambient Temperature Derating Based on T<sub>JMAX</sub> = 125°C



### **Thermal Considerations**

The HDSP-213x/HDSP-2179 has been designed to provide a low thermal resistance path from the CMOS IC to the 24 package pins. This heat is then typically conducted through the traces of the user's printed circuit board to free air. For most applications, no additional heatsinking is required.

The maximum operating IC junction temperature is 150°C. The maximum IC junction temperature can be calculated using the following equation:

$$T_J(IC) MAX = T_A$$
  
+  $(P_DMAX) (R\theta_{J-PIN} + R\theta_{PIN-A})$ 

Where

$$P_DMAX = (V_{DD}MAX) \times (I_{DD}MAX)$$

I<sub>DD</sub>MAX = 370 mA with 20 dots ON in eight character locations at 25°C ambient. This value is from the Electrical Characteristics table.

$$P_DMAX = (5.5V) \times (0.370A)$$
  
= 2.04W

#### **Ground Connections**

Two ground pins are provided to keep the internal IC logic ground clean. The designer can, when necessary, route the analog ground for the LED drivers separately from the logic ground until an appropriate ground plane is available. On long interconnects between the display and the host system, the designer can keep voltage drops on the analog ground from affecting the display logic levels by isolating the two grounds.

The logic ground should be connected to the same ground potential as the logic interface circuitry. The analog ground and the logic ground should be connected at a common ground that can withstand the current introduced by the switching LED drivers. When separate ground connections are used, the analog ground can vary from -0.3V to +0.3V with respect to the logic ground. Voltage below -0.3V can cause all dots to be on. Voltage above +0.3V can cause dimming and dot mismatch.

# **ESD Susceptibility**

These displays have ESD susceptibility ratings of CLASS 3 per DOD-STD-1686 and CLASS B per MIL-STD-883C.

# Soldering and Post Solder Cleaning Instructions for the HDSP-213x/HDSP-2179

The HDSP-213x/HDSP-2179 may be hand soldered or wave soldered with lead-free solder. When hand soldering, use an electronically temperature-controlled and securely grounded soldering iron. For best results, the iron tip temperature should be set at 315°C (600°F). For wave soldering, a rosin-based RMA flux can be used. The solder wave temperature should be set at 245°C  $\pm$ 5°C (473°F  $\pm$ 

9°F), and dwell in the wave should be set between 1½ to 3 seconds for optimum soldering. The preheat temperature should not exceed 105°C (221°F) as measured on the solder side of the PC board.

Proper handling is imperative to avoid excessive thermal stresses to component when heated. Therefore, the solder PCB must be allowed to cool to room temperature, 25°C, before handling.

For further information on soldering and post solder cleaning, refer to Application Note 1027, *Soldering LED Components*.

Figure 9: Recommended Wave Soldering Profile for Lead-Free Smart Display



#### **Contrast Enhancement**

When used with the proper contrast enhancement filters, the HDSP-213x/HDSP-2179 series displays are readable daylight ambients. Refer to Application Note 1029, Luminous Contrast and Sunlight Readability of the HDSP-235x Series Alphanumeric Displays for Military Applications, for information on contrast enhancement for daylight ambients. Refer to Application Note 1015, Contrast Enhancement Techniques for LED Displays, for information on contrast enhancement in moderate ambients.

# **Night Vision Lighting**

When used with the proper NVG/DV filters, the HDSP-2131, HDSP-2179, and HDSP-2133 may be used in night vision lighting applications. The HDSP-2131 (yellow) and HDSP-2179 (orange) displays are used as master caution and warning indicators. The HDSP-2133 (high performance green) displays are used for general instrumentation. For a list of NVG/DV filters and a discussion on night vision lighting technology, refer to Application Note 1030, *LED* 

Displays and Indicators and Night Vision Imaging System Lighting. An external dimming circuit must be used to dim these displays to night vision lighting levels to meet NVIS radiance requirements. Refer to AN 1039, Dimming HDSP-213x Displays to Meet Night Vision Lighting Levels.

## **Intensity Bin Limits**

|     | Intensity Range (mcd) |       |  |
|-----|-----------------------|-------|--|
| Bin | Min.                  | Max.  |  |
| G   | 2.50                  | 4.00  |  |
| Н   | 3.41                  | 6.01  |  |
| I   | 5.12                  | 9.01  |  |
| J   | 7.68                  | 13.52 |  |
| K   | 11.52                 | 20.28 |  |

**NOTE:** Test conditions as specified in the Optical Characteristics table.

### **Color Bin Limits**

|        |     | Color Range (nm) |       |  |
|--------|-----|------------------|-------|--|
| Color  | Bin | Min.             | Max.  |  |
| Green  | 1   | 576.0            | 580.0 |  |
|        | 2   | 573.0            | 577.0 |  |
|        | 3   | 570.0            | 574.0 |  |
|        | 4   | 567.0            | 571.5 |  |
| Yellow | 3   | 581.5            | 585.0 |  |
|        | 4   | 584.0            | 587.5 |  |
|        | 5   | 586.5            | 590.0 |  |
|        | 6   | 589.0            | 592.5 |  |

**NOTE:** Test conditions as specified in the Optical Characteristics table.

# **Option Code Definition**

| HDSP-213x- <u>x y z</u> xx | Color Bin Range Identifier |                  |
|----------------------------|----------------------------|------------------|
|                            | Α                          | Color Bin 2 or 3 |
|                            | В                          | Color Bin 4 or 5 |
|                            | С                          | Color Bin 5 or 6 |
|                            | D                          | Color Bin 3 or 4 |
|                            | Iv bin Range Identifier    |                  |
|                            | Х                          | Minimum Iv bin   |
|                            | у                          | Maximum Iv bin   |

# **Packing Information**

Products are packed in blister packs as illustrated in Figure 10. Each blister pack contains a maximum 10 units.

Figure 10: Blister Pack for HDSP-213x/2179



Broadcom, the pulse logo, Connecting everything, Avago Technologies, Avago, and the A logo are among the trademarks of Broadcom and/or its affiliates in the United States, certain other countries, and/or the EU. Copyright © 2007–2021 Broadcom. All Rights Reserved. The term "Broadcom" refers to Broadcom Inc. and/or its subsidiaries. For more information, please visit www.broadcom.com. Broadcom reserves the right to make changes without further notice to any products or data herein to improve reliability, function, or design. Information furnished by Broadcom is believed to be accurate and reliable. However, Broadcom does not assume any liability arising out of the application or use of this information, nor the application or use of any product or circuit described herein, neither does it convey any license under its patent rights nor the rights of others.