

## <span id="page-0-0"></span>**FEATURES**

**Input voltage range: 2.4 V to 5.5 V Low standby current: 1 µA Switching frequency: 3 MHz I <sup>2</sup>C interface Synchronous Buck 1 regulator: 600 mA Synchronous Buck 2 regulator: 250 mA Low dropout regulator (LDO): 150 mA Internal compensation Internal soft start Thermal shutdown 20-lead 4 mm × 4 mm LFCSP** 

### <span id="page-0-1"></span>**APPLICATIONS**

**Digital cameras, handsets Mobile TVs** 

# Power Management Unit for Imaging Modules

# Data Sheet **[ADP5020](http://www.analog.com/adp5020?doc=adp5020.pdf)**

### **TYPICAL APPLICATIONS CIRCUIT**

<span id="page-0-2"></span>

The ADP5020 provides high performance, reduces component count and size, and is lower in cost when compared to conventional designs.

The ADP5020 runs on input voltage from 2.4 V to 5.5 V and supports one-cell lithium-ion (Li+) batteries. The high performance LDO maximizes noise suppression. The ADP5020 can be activated via an I<sup>2</sup>C® interface or through a dedicated enable input. During logic-controlled shutdown, the input is disconnected from the output source, and the part draws 1 µA typical from the input source. Other key features include undervoltage lockout to prevent deep-battery discharge and soft start to prevent input current overshoot at startup. The ADP5020 is available in a 20-lead LFCSP.

## <span id="page-0-3"></span>**GENERAL DESCRIPTION**

The ADP5020 provides a highly integrated power solution that includes all of the power circuits necessary for a digital imaging module. It comprises two step-down dc-to-dc converters, one LDO, and a power sequence controller. All dc-to-dc converters integrate power pMOSFETs and nMOSFETs, making the system simpler and more compact and reducing the cost. The ADP5020 has digitally programmed output voltages and buck converters that can source up to 600 mA. A fixed frequency operation of 3 MHz enables the use of tiny inductors and capacitors. The buck converters use a voltage mode, constant-frequency PWM control scheme, and the synchronous rectification is implemented to reduce the power loss. The Buck 1 regulator operates at up to 93% efficiency.

#### **Rev. A [Document Feedback](https://form.analog.com/Form_Pages/feedback/documentfeedback.aspx?doc=ADP5020.pdf&product=ADP5020&rev=A)**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third partiesthat may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respectiveowners.**

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2009–2018 Analog Devices, Inc. All rights reserved. [Technical Support](http://www.analog.com/en/content/technical_support_page/fca.html) [www.analog.com](http://www.analog.com/)** 

# **ADP5020**

# **TABLE OF CONTENTS**



# <span id="page-1-0"></span>**REVISION HISTORY**

### 9/2018-Rev. 0 to Rev. A



4/2009-Revision 0: Initial Version



# <span id="page-2-0"></span>FUNCTIONAL BLOCK DIAGRAM



Figure 2.

# <span id="page-3-0"></span>SPECIFICATIONS

T<sub>J</sub> = −40°C to +125°C, V<sub>DDx</sub> = 3.6 V, V<sub>DD\_IO</sub> = 1.8 V, unless otherwise noted.

## **Table 1.**



<sup>1</sup> The V<sub>DD\_IO</sub> voltage must be less than or equal to the level on the V<sub>DDx</sub> supply lines.

 $^2$  Shutdown output duration is automatic when using the EN pin. To get this delay when using I<sup>2</sup>C, FORCE\_XS must be set to 1.

 $^3$  Activation delays apply only when the device is activated through the EN pin or the EN\_ALL bit (Address 0x03[4]); the sequencer controls the turning on of the

regulators. <sup>4</sup> The quiescent current is calculated as though all regulators are powered up.

# <span id="page-4-0"></span>**SWITCHING SPECIFICATIONS**

**Table 2.** 



# <span id="page-4-1"></span>**DC-TO-DC CONVERSION SPECIFICATIONS, BUCK 1 REGULATOR**

<span id="page-4-3"></span><span id="page-4-2"></span>

<sup>1</sup> Se[e Table 13 \(](#page-13-4)the BUCK1\_VSEL register, Address 0x01) for details.<br><sup>2</sup> V<sub>DD1</sub> = 3.1 V to 5.5 V, I<sub>LOAD</sub> is less than 200 mA. For tight regulation, the supply voltage must be 0.6 V higher than the output voltage.<br><sup>3</sup> V<sub>D</sub>

# <span id="page-5-0"></span>**DC-TO-DC CONVERSION SPECIFICATIONS, BUCK 2 REGULATOR**

**Table 4.** 



<sup>1</sup> Se[e Table 14 \(](#page-14-0)the BUCK2\_LDO\_VSEL register, Address 0x02) for details.

# <span id="page-5-1"></span>**VOUT3 SPECIFICATIONS, LOW DROPOUT (LDO) REGULATOR**

#### **Table 5.**



<sup>1</sup> Se[e Table 14 \(](#page-14-0)the BUCK\_LDO\_VSEL register, Address 0x02) for details.

 $2$   $V_{\text{DD3}}$   $>$   $V_{\text{OUT3}}$   $+$   $L_{\text{DODROP}}$ .

# <span id="page-6-0"></span>**I <sup>2</sup>C TIMING SPECIFICATIONS**

### <span id="page-6-1"></span>**Table 6.**



<sup>1</sup> A master device must provide a hold time of at least 300 ns for the SDA signal (referred to the V<sub>⊩MM</sub> of the SCL signal) to bridge the undefined region of the SCL falling edge.<br><sup>2</sup> C<sub>8</sub> is the total capacitance of on

## <span id="page-6-2"></span>**Timing Diagram**



# ADP5020 Data Sheet

# <span id="page-7-0"></span>ABSOLUTE MAXIMUM RATINGS

#### **Table 7.**



Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

The ADP5020 can be damaged when the junction temperature  $(T<sub>J</sub>)$  limits are exceeded. Monitoring the ambient temperature does not guarantee that  $T_J$  is within the specified temperature limits. In applications with high power dissipation and poor thermal resistance, the maximum ambient temperature may have to be derated. In applications having moderate power dissipation and low PCB thermal resistance, the maximum ambient temperature can exceed the maximum limit as long as the junction temperature is within specification limits. The  $T<sub>I</sub>$  of the device is dependent on the ambient temperature  $(T_A)$ , the power dissipation (PD) of the device, and the junction-to-ambient thermal resistance of the package ( $\theta_{JA}$ ). Maximum T<sub>J</sub> is calculated from T<sub>A</sub> and PD using the following formula:

$$
T_J = T_A + (PD \times \theta_{JA})
$$

### <span id="page-7-1"></span>**THERMAL RESISTANCE**

 $\theta_{IA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

### **Table 8. Thermal Resistance**



### **Thermal Data**

Junction-to-ambient thermal resistance  $(\theta_{JA})$  of the package is based on modeling and calculation using a 4-layer board. The junction-to-ambient thermal resistance is highly dependent on the application and board layout. In applications where high maximum power dissipation exists, attention to thermal board design is required. The value of  $\theta_{JA}$  may vary, depending on PCB material, layout, and environmental conditions. The specified value of  $\theta_{JA}$ is based on a 4-layer, 4 in  $\times$  3 in, 2 1/2 oz copper board, as per JEDEC standards. For more information, see the [AN-772](http://www.analog.com/AN-772)  [Application Note,](http://www.analog.com/AN-772) A Design and Manufacturing Guide for the Lead Frame Chip Scale Package (LFCSP).

#### <span id="page-7-2"></span>**ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# <span id="page-8-0"></span>PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



#### **Table 9. Pin Function Descriptions**



# <span id="page-9-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{\text{IN}} = 4.5 \text{ V}, V_{\text{OUT1}} = 2.8 \text{ V}, V_{\text{OUT2}} = V_{\text{OUT3}} = 1.8 \text{ V}, I_{\text{OUT}} = 100 \text{ mA}, C_4 = C_1 = 10 \mu\text{F}, C_2 = 4.7 \mu\text{F}, C_3 = 1 \mu\text{F}, T_J = 25 \text{°C}, \text{unless otherwise noted.}$ 





Figure 7. LDO Load Transient



Figure 8. Buck 1 Load Regulation



Figure 9. Buck 1, Efficiency vs. Load Current



Figure 10. Buck 1 Load Transient Response



Figure 11. Buck 2 Load Regulation

 $V_{\text{IN}} = 4.5 \text{ V}, V_{\text{OUT1}} = 2.8 \text{ V}, V_{\text{OUT2}} = V_{\text{OUT3}} = 1.8 \text{ V}, I_{\text{OUT}} = 100 \text{ mA}, C_4 = C_1 = 10 \mu\text{F}, C_2 = 4.7 \mu\text{F}, C_3 = 1 \mu\text{F}, T_1 = 25^{\circ}\text{C}, \text{unless otherwise noted.}$ 



Figure 12. Buck 2 Efficiency vs. Load Current







Figure 14. Shutdown Current vs. Input Voltage



Figure 15. Startup Sequence of the Three Regulators, Set by Default



Figure 16. Buck 2 Enable Startup



Figure 17. Buck 1 Enable Startup

 $V_{IN} = 4.5$  V,  $V_{OUT1} = 2.8$  V,  $V_{OUT2} = V_{OUT3} = 1.8$  V,  $I_{OUT} = 100$  mA,  $C_4 = C_1 = 10$  µF,  $C_2 = 4.7$  µF,  $C_3 = 1$  µF,  $T_1 = 25$ °C, unless otherwise noted.



Figure 18. LDO Startup



Figure 19. Buck 1 Switching Node Voltage and Output Ripple Voltage



Figure 20. Buck 2 Switching Node Voltage and Output Ripple Voltage



Figure 21. Three Regulators Turned Off by Sequencer

# <span id="page-12-0"></span>THEORY OF OPERATION **CIRCUIT OPERATION**

<span id="page-12-1"></span>The buck converters use pMOSFET as the upper switch and nMOSFET as a synchronous rectifier. This synchronous rectification maintains high efficiency for a wide input and output voltage range. The voltage mode control architecture, which features a high frequency bandwidth, provides a fast load and line transient response. The Buck 1 regulator can deliver up to 600 mA with very tight regulation. To minimize cross conduction and maximize efficiency, an antishoot-through circuit is implemented in the gate driver. The two switching regulators operate out of phase, reducing input ripple voltage and current.

# <span id="page-12-2"></span>**INTERNAL COMPENSATION**

The ADP5020 contains an internal compensation network. The compensation circuit is designed to make the synchronous buck converter stable over the input line, output load, and temperature with specified output capacitors and inductors. In addition, the high bandwidth control loop design allows for fast load and line transient response.

## <span id="page-12-3"></span>**CURRENT LIMITING AND SHORT-CIRCUIT PROTECTION**

Both buck converters and the LDO have a current limit feature that allows the ADP5020 to protect itself and any external components during overload and short-circuit conditions. The upper switch pMOSFET turns off if peak current exceeds the limit. The nMOSFET is turned on for a longer period until inductor current drops to 0 A to prevent thermal runaway.

# <span id="page-12-4"></span>**SYNCHRONIZATION**

The device has several methods of synchronizing an external clock with the switching regulators. If the external clock is 9.6 MHz, Bit 6 (SYNC\_9P6) in the OPERATIONAL\_CONTROL register (Address 0x04) must be set to 1, and Bit 5 (SYNC\_19P2) must be set to 0. This operation divides the external clock by 3 before it is applied to the switching regulator clock. If the external clock is 19.2 MHz, Bit 5 (SYNC\_19P2) in Address 0x04 must be set to 1, and Bit 6 (SYNC\_9P6) must be set to 0. This operation divides the external clock by 6 before it is applied to the switching regulator clock. The synchronous clock can be dc- or ac-coupled onto the SYNC pin. For ac coupling, Bit 4 (SYNC\_AC) in Address 0x04 is set to 1; for dc coupling, Bit 4 is set to 0. Operational control is performed by I<sup>2</sup>C writing to Register 0x04.

# <span id="page-12-5"></span>**I <sup>2</sup>C INTERFACE**

An internal register can be accessed using a synchronous serial interface that implements the standard I<sup>2</sup>C interface. The ADP5020 behaves as a slave device, communicating at normal speed (100 kHz) or fast speed (400 kHz).

The I<sup>2</sup>C timing specifications are shown i[n Table 6,](#page-6-1) and the I<sup>2</sup>C interface timing diagram is shown i[n Figure 3.](#page-6-2) The 7-bit slave address of the ADP5020 is shown i[n Table 10.](#page-13-5)

# <span id="page-12-6"></span>**UNDERVOLTAGE LOCKOUT**

The undervoltage lockout block contains the UVLO detector circuits for the battery voltage level. It also contains the status registers that are required to allow the external application processor to determine the status of the power supplies. The most important function of the UVLO circuit is to prevent converter operation if the supply voltage is too low. The UVLO falling condition (when the battery voltage decreases from the operating range level) is set to a typical value of 2.0 V, whereas the UVLO rising condition (when the supply voltage increases from zero) is typically 2.2 V.

## <span id="page-12-7"></span>**THERMAL SHUTDOWN**

The thermal shutdown block (TSD) prevents device damage if the die temperature reaches a level greater than 150°C. When the thermal shutdown limit is reached, the regulator disables the outputs, while waiting for the die to cool down (typically, to 30°C below the thermal shutdown threshold). There are two distinct conditions to be considered when recovering from a thermal shutdown condition:

- The EN pin is low. If the EN pin is low and the device is operating in I<sup>2</sup>C command mode, the outputs remain disabled until the application processor initializes the parameters and performs the sequencing of the regulators. The application processor can sense a generic failure condition by detecting a missing acknowledge bit following an I <sup>2</sup>C command. When a thermal shutdown condition occurs, Bit 0 (TSD) in the OPERATIONAL\_CONTROL register (Address 0x04) is latched to 1 so that the processor can recognize the origin of the failure when resuming from a fault condition. When the TSD bit is set, the application processor must clear this bit to activate the regulators. If the TSD bit is not cleared, writing to the regulator enable bits, Bits[7:4] (BK1\_EN, BK2\_EN, LDO\_EN, and EN\_ALL), in the REG\_CONTROL\_STATUS register (Address 0x03) has no effect. The application processor can also force Bit 0 (TSD) to 1. In this case, the operation proceeds as though a thermal shutdown condition has occurred.
- The EN pin is high. If the EN pin is high, the device resumes operation automatically from a thermal shutdown condition. The device resumes performing the predefined regulator sequence without processor intervention. Bit 0 (TSD) in the OPERATIONAL\_CONTROL register(Address 0x04) is set to indicate that a thermal shutdown has occurred, and it is not possible to activate the regulators using an I<sup>2</sup>C command unless the host sets the TSD bit to 0.

# <span id="page-13-0"></span>CONTROL REGISTERS

# <span id="page-13-1"></span>**DEVICE ADDRESS**

Following a start condition, the bus master must send the address of the slave it is accessing. The slave address for the ADP5020 is shown in [Table 10.](#page-13-5) The Bit 0 defines the operation to be per-

formed. When this bit is set to Logic 1, a read operation is selected. When this bit is set to Logic 0, a write operation is selected.

### <span id="page-13-5"></span>**Table 10. Slave Address**



## <span id="page-13-2"></span>**REGISTER MAP**

#### **Table 11.**



## <span id="page-13-3"></span>**REGISTER DESCRIPTIONS**

### **User Accessible Registers**

### **Table 12. Revision Register, Address 0x00**





### <span id="page-13-4"></span>**Table 13. BUCK1\_VSEL Register, Address 0x01**



# <span id="page-14-0"></span>**Table 14. BUCK2\_LDO\_VSEL Register, Address 0x02**



## **Table 15. REG\_CONTROL\_STATUS Register, Address 0x03**

## **Table 16. OPERATIONAL\_CONTROL Register, Address 0x04**



1 The SYNC selection bits (SYNC\_AC, SYNC\_9P6, and SYNC\_19P2) cannot be changed while a switching regulator is running.

#### **Table 17. EN\_CONTROL Register, Address 0x05**



# <span id="page-16-1"></span><span id="page-16-0"></span>POWER-UP/POWER-DOWN SEQUENCE **SEQUENCER**

The sequencer is enabled after a low-to-high transition of the enable pin (EN). When EN is low or programmed as an output, the sequencing is controlled and timed by the application processor via the I<sup>2</sup>C commands.

Each regulator inside the ADP5020 is controlled by the sequencer block. The sequencer is factory programmed with a default turn-on sequence that determines the activation order of the regulators. The default activation order is listed as follows:

- 1. Buck 1
- 2. LDO
- 3. Buck 2

A low-to-high transition of the EN pin, when programmed as an input, or an I<sup>2</sup>C command setting Bit 4 (EN\_ALL) in the REG\_CONTROL\_STATUS register (Address 0x03), starts the sequencer.

The activation delay for the first regulator is determined by the turn-on delay of the band gap, oscillator, and other internal circuits. Therefore, the first regulator cannot be activated before a typical 5 ms delay time has elapsed. Delays between the first and second regulator and from the second to third regulator are hard coded to a specific time ( $t_{REG1}$ ,  $t_{REG2}$ , and  $t_{REG3}$ ). The delay time starts from the moment a regulator has reached the power good threshold (se[e Figure 22\)](#page-16-3).

## <span id="page-16-2"></span>**DEFAULT POWER-ON SEQUENCE WITH EN PIN**

[Figure 22 s](#page-16-3)hows the default regulator sequencing after a low-tohigh transition of the EN pin. The regulator order is factory programmed and can be changed for specific applications. The power good signal (POK) turns to high if the regulator voltage is ≥80% of the target voltage. The second regulator checks the POK signal of the first regulator and waits the preset delay time  $(t_{\text{REG2}})$  before turning on. In addition to changing the regulator order, it is also possible to disable the unused regulator. Additional fuses allow disabling of the association between XSHTDN generation and the POK signal for a specific regulator. The power good signal of an unused regulator must be masked, via dedicated fuse and user registers, to prevent the XSHTDN output from being forced low. A host processor controller, connected to the  $I<sup>2</sup>C$  bus, can override the masking fuses by accessing the following bits in the OPERATIONAL\_CONTROL register (Address 0x04): Bit 3 (BK1\_XSHTDN, for Buck 1), Bit 2 (BK2\_XSHTDN, for Buck 2), and Bit 3 (LDO\_XSHTDN, for LDO). Writing 0 to these register bits requires that power good be true to release the XSHTDN pin to high. Writing 1 to these bits causes the regulator state to be ignored, and XSHTDN must depend on the active and unmasked regulators.

The regulators can also be activated individually via the  $I<sup>2</sup>C$ commands. The host specifies which regulator is to be turned on or off by setting or clearing the following selection bits in the REG\_CONTROL\_STATUS register (Address 0x03): Bit 7 (BK1\_EN), Bit 6 (BK2\_EN), or Bit 5 (LDO\_EN). When the regulators are individually activated by I<sup>2</sup>C commands, the auto sequencing is disabled and the host controls the turn-on and turn-off timing (se[e Figure 26\)](#page-18-1).



<span id="page-16-3"></span>Figure 22. Automatic Sequencing with EN Low-to-High Transition

## **Activation Waveforms**



Figure 24. Activation Command Using the EN Pin

When activated through the EN pin, the sequencer is affected only by the I<sup>2</sup>C commands that set or clear the regulator power good masking bits: Bit 3 (BK1\_XSHTDN), Bit 2 (BK2\_XSHTDN), and Bit 1 (LDO\_XSHTDN) in the OPERATIONAL\_CONTROL register (Address 0x04). See th[e Default Power-On Sequence with](#page-16-2)  [EN Pin s](#page-16-2)ection for more information. The sequence order of the regulators is factory programmed through fuses, but the delays

between the regulators (t<sub>REG1</sub>, t<sub>REG2</sub>, and t<sub>REG3</sub>) are fixed and cannot be changed.

The EN\_ALL bit (Bit 4) in the REG\_CONTROL\_STATUS register (Address 0x03) has the same functionality as the EN pin. The sequencer has an antiglitch function that allows it to ignore supply voltage dip if glitch time is less than 50 µs (see [Figure 25\)](#page-18-2).

## <span id="page-18-0"></span>**POWER-ON SEQUENCE USING THE I<sup>2</sup>C INTERFACE**

When the EN pin is low, the regulator sequence is controlled by the application processor sending I<sup>2</sup>C commands to control the activation. When Bit 4 (EN\_ALL) in the REG\_CONTROL\_ STATUS register (Address 0x03) is set to 1, the regulator sequence is as follows:

- 1. Buck 1
- 2. LDO
- 3. Buck 2

This sequence can be factory programmed through fuses. Unused regulators can also be fuse programmed to be turned off during sequencing.

<span id="page-18-2"></span><span id="page-18-1"></span>

The application processor, together with the regulator power good signal, controls the XSHTDN pin, as shown i[n Table 18.](#page-19-1) After a regulator is enabled and no failure condition is detected (power good = 1 in Bits[3:1] of the REG\_CONTROL\_STATUS register, Address 0x03), the level of the XSHTDN pin is controlled by Bit 0 (FORCE\_XS) in the REG\_CONTROL\_STATUS register. Therefore, the application processor can write to this register to gain control over the XSHTDN pin. However, if the EN signal is high, the level on the XSHTDN pin depends on the power good condition of the regulator.

<span id="page-19-1"></span>



 $<sup>1</sup> X = don't care.$ </sup>

## <span id="page-19-0"></span>**POWER-UP/POWER-DOWN STATE FLOW**

When the device is enabled, the UVLO circuit constantly monitors the supply voltage. If the supply voltage falls below the  $V_{\text{UVLOF}}$ threshold, typically 2.0 V, the regulators are immediately turned off. All the internal analog circuits are then disabled to save power, except the power-on reset (POR) circuit, which detects if the supply voltage is dropping. If the supply voltage is higher than the POR threshold, the POR circuit keeps the logic circuits operating properly and retains the internal values of the registers. This POR threshold is set to approximately 1.4 V.

If the supply voltage goes below the VUVLOR threshold, but not below the POR threshold, the registers are preserved. If the supply voltage returns to the normal operating level (above  $V<sub>UVLOR</sub>$ ), a new activation does not require initialization of the registers. However, if the supply voltage goes below the POR level, the device is held in reset state. When the input voltage resumes the proper operating level, the host controller must reload the registers.

The additional current required to keep the POR monitoring circuits alive during UVLO is estimated to be approximately 1 µA.



# <span id="page-20-1"></span><span id="page-20-0"></span>APPLICATIONS INFORMATION **POWER GOOD STATUS**

The ADP5020 constantly monitors the operating conditions. When a regulator is activated, it checks if the output voltage level is above 80% (the power good threshold) of the nominal level for that output. If the output voltage does not reach the power good threshold, one of the three power good status bits in the REG\_CONTROL\_STATUS register (Address 0x03) is cleared. If the output voltage reaches the power good threshold, one of the power good status bits in the REG\_CONTROL\_STATUS register is set to 1. The REG\_CONTROL\_STATUS register contains the following three power good bits: BK1\_PGOOD for the Buck 1 output (Bit 3), BK2\_PGOOD for the Buck 2 output (Bit 2), and LDO\_PGOOD for the LDO output (Bit 1).

## <span id="page-20-2"></span>**XSHTDN LOGIC**

In addition to the power good information for each enabled regulator, an XSHTDN signal is generated, as shown i[n Table 18.](#page-19-1) If one or more regulators are unused in a specific application, the masking bits for the disabled regulator, which are fuse programmable and I<sup>2</sup>C programmable after device startup, must be set to 1 to mask the status of the power good signal. Besides having the masking bits predefined through factory-programmed fuses (necessary only for operation with the EN signal), the ADP5020 provides three masking bits that are accessible through the I<sup>2</sup>C interface. These bits are located in the OPERATIONAL\_ CONTROL register (Address 0x04), where the BK1\_XSHTDN bit (Bit 3) is the mask (if set to 1) for Buck 1, the BK2\_XSHTDN bit (Bit 2) is the mask (if set to 1) for Buck 2, and the LDO\_ XSHTDN bit (Bit 3) is the mask (if set to 1) for the LDO. Additional failures that are verified are the input (VDDA) undervoltage condition, as described in th[e Undervoltage Lockout](#page-12-6) section; and an overtemperature condition of the die, as described in the [Thermal Shutdown](#page-12-7) section. As soon as one of these conditions occurs, the active regulators are immediately turned off, and the XSHTDN pin is set to 0.

## <span id="page-20-3"></span>**COMPONENTS SELECTION**

#### **Buck Inductor**

The buck inductor is chosen to meet output ripple current and ripple voltage requirements with minimum size. The fast load transient response and wide frequency bandwidth are also important factors for inductor selection. The minimum inductance of the buck converter is derived from the following equation:

$$
L_{MINBUCK} = \frac{(V_{INMAX} - V_{OUT}) \times V_{OUT}}{V_{INMAX} \times f_{SW} \times r \times I_{OUT}} \tag{1}
$$

where:

 $V_{INMAX}$  is the maximum input supply voltage.

 $V<sub>OUT</sub>$  is the regulator output voltage in the buck converter.

 $f_{SW}$  is the converter switching frequency.

 $r$  is the inductor ripple factor, which is selected as 30%.

Peak inductor current is calculated in the following equation:

$$
I_{LMAX} = I_{OUT} + 0.5 \times r \times I_{OUT}
$$
 (2)

The calculated minimum Buck 2 inductor value is 2.2 µH. The maximum peak inductor current is 325 mA. A ceramic inductor such as the Taiyo Yuden BRL2012T2R2M, with a 600 mA saturation current in a 2 mm  $\times$  1.2 mm  $\times$  1 mm package, can be used. For the Buck 1 converter, the calculated minimum inductance is 2.2 µH, with maximum peak current of 690 mA. A ceramic inductor such as the Taiyo Yuden BRL2518T2R2M, with a 1 A saturation current in a 2.5 mm  $\times$  1.8 mm  $\times$  1.2 mm package, is recommended.

### **Input Capacitor Selection**

The input capacitors are used to decouple the parasitic inductance of input wires to the converters and to reduce the input ripple voltage and the switching ac current flow to the battery rail. The capacitors are selected to support the maximum input operating voltage and the maximum rms current. The capacitance must also be large enough to ensure input stability and suppress input ripple. ESR should as small as possible to decouple the noise. MLCC ceramic capacitors are a good choice for battery-powered applications because of their high capacitance, small size, and low ESR. A 10 µF ceramic capacitor (for example, the JMK107BJ106MA-T from Taiyo Yuden) is recommended.

## **Output Capacitor Selection**

Output capacitor selection should be based on the following three factors:

- Maximizing the control loop bandwidth of the converter with the LC filter
- Minimizing the output voltage ripple
- Minimizing the size of the capacitor

Note that the output ripple is the combination of several factors, including the inductor ripple current  $(\Delta I_L)$ , the ESR and ESL output capacitors, and the capacitor impedance at the switching frequency.

In buck converters, the output ripple can be calculated as follows:

$$
\Delta V_{\text{OUTRIPPLE}} = \Delta I_L \left( ESR + \frac{1}{8 \times f_{SW} \times C_{OUT}} + 4 \times ESL \times f_{SW} \right)
$$
  

$$
\Delta I_L = r \times I_{OUT}
$$

Capacitor manufacturer data sheets show the ESR and ESL value. In real-life applications, the ripple voltage may be higher because the equations provided in this data sheet do not consider parameters such as board/package parasitic inductance and capacitance. The minimum recommended capacitance is no less than 4.0  $\mu$ F for Buck 1, 2.0  $\mu$ F for Buck 2, and 0.4  $\mu$ F for the LDO.

# <span id="page-21-0"></span>**LDO INPUT FILTER**

To improve the LDO input-to-output ripple suppression in the critical switching frequency range of the buck converters, it may be necessary to add an LC filter tuned to 1 MHz, as shown in [Figure 28.](#page-21-1) Additional tests and simulation must be performed to assess if this filter is necessary.

The filter resonance frequency is determined by the following equation:

$$
f_{LC} = \frac{1}{2 \times \pi \times \sqrt{L3 \times C8}}\tag{3}
$$

where L3 = 250 nH, assuming that  $\rm f_{\rm LC}$  = 1 MHz and C8 = 100 nF. The inductor must be able to withstand the LDO load current, including the overload condition, which is limited to 400 mA.



<span id="page-21-1"></span>Figure 28. Optional LDO Input Filter

# <span id="page-22-1"></span><span id="page-22-0"></span>LAYOUT RECOMMENDATIONS **APPLICATIONS SCHEMATIC**



Figure 29. Schematic for Camera Module Applications

## <span id="page-23-0"></span>**PCB BOARD LAYOUT RECOMMENDATIONS**

- Place the input and output capacitors, C1, C2, C3, C4, and C5, as close as possible to the respective ADP5020 pin, and make the grounding connection to the ADP5020 ground pins as short as possible.
- Connect C3, C5, and C6 to the analog ground, and connect C1, C2, and C4 to the power ground.
- Place the L1 and L2 inductors as close as possible to the respective output pins.
- The power and analog ground planes are recommended to keep the noise low. Use one layer for power ground and one layer for analog ground. Tie the power and analog grounds at a single point.
- Use wide traces to connect the inductor and the input and output capacitors.
- Add the L3 inductor and the C8 capacitor, if needed, to improve the LDO noise rejection at the switching frequency of the Buck 1 regulator (3 MHz) because the LDO PSRR typically degrades at higher frequencies. If switching noise is not an issue, remove the L3 inductor.

# <span id="page-23-1"></span>**EXTERNAL COMPONENT LIST**

#### **Table 19. Recommended External Components List**



# <span id="page-24-0"></span>OUTLINE DIMENSIONS



## <span id="page-24-1"></span>**ORDERING GUIDE**



 $1 Z =$  RoHS Compliant Part.

# **NOTES**

# **NOTES**

# **NOTES**



www.analog.com

**©2009–2018 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07774-0-9/18(A)**