

# **MOSFET** – P-Channel, Logic Level, POWERTRENCH®

# 60 V

# **FDN5618P**

## **General Description**

This 60 V P-Channel MOSFET uses **onsemi**'s high voltage POWERTRENCH process. It has been optimized for power management applications.

#### **Features**

- -1.25 A, -60 V
  - $R_{DS(on)} = 0.170 \Omega @ V_{GS} = -10 V$
  - $R_{DS(on)} = 0.230 \Omega @ V_{GS} = -4.5 V$
- Fast Switching Speed
- High Performance Trench Technology for Extremely Low R<sub>DS(on)</sub>
- This Device is Pb-Free and Halogen Free

## **Applications**

- DC-DC Converters
- · Load Switch
- Power Management

# **ABSOLUTE MAXIMUM RATINGS** $T_A = 25^{\circ}C$ unless otherwise noted.

| Symbol                               | Parameter                                           | Ratings     | Unit |
|--------------------------------------|-----------------------------------------------------|-------------|------|
| V <sub>DSS</sub>                     | Drain-Source Voltage                                | -60         | V    |
| V <sub>GSS</sub>                     | Gate-Source Voltage                                 | ±20         | V    |
| I <sub>D</sub>                       | Drain Current - Continuous (Note 1a)                | -1.25       | Α    |
|                                      | Drain Current – Pulsed                              | -10         |      |
| P <sub>D</sub>                       | Maximum Power Dissipation (Note 1a)                 | 0.5         | W    |
|                                      | Maximum Power Dissipation (Note 1b)                 | 0.46        |      |
| T <sub>J</sub> ,<br>T <sub>STG</sub> | Operating and Storage Junction<br>Temperature Range | -55 to +150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

## THERMAL CHARACTERISTICS

| Symbol          | Parameter                                            | Ratings | Unit |
|-----------------|------------------------------------------------------|---------|------|
| $R_{\theta JA}$ | Thermal Resistance,<br>Junction-to-Ambient (Note 1a) | 250     | °C/W |
| $R_{	heta JC}$  | Thermal Resistance,<br>Junction-to-Case (Note 1)     | 75      | °C/W |



SOT-23-3 CASE 527AG



#### **MARKING DIAGRAM**



&E = Designates Space

&Y = Binary Calendar Year Coding Scheme

618 = Specific Device Code

&G = Date Code

## ORDERING INFORMATION

| Device   | Package               | Shipping <sup>†</sup> |
|----------|-----------------------|-----------------------|
| FDN5618P | SOT-23-3<br>(Pb-Free) | 3000 /<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

#### **FDN5618P**

# **ELECTRICAL CHARACTERISTICS** $T_A = 25$ °C unless otherwise noted.

| Symbol                                 | Parameter                                         | Test Conditions                                                              | Min | Тур   | Max   | Unit  |
|----------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------|-----|-------|-------|-------|
| OFF CHARA                              | CTERISTICS                                        |                                                                              |     |       |       |       |
| BV <sub>DSS</sub>                      | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_D = -250 \mu\text{A}$                               | -60 | -     | -     | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient      | I <sub>D</sub> = -250 μA,<br>Referenced to 25°C                              | -   | -58   | -     | mV/°C |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current                   | V <sub>DS</sub> = -48 V, V <sub>GS</sub> = 0 V                               | -   | -     | -1    | μΑ    |
| I <sub>GSSF</sub>                      | Gate-Body Leakage, Forward                        | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V                                | _   | _     | 100   | nA    |
| I <sub>GSSR</sub>                      | Gate-Body Leakage, Reverse                        | V <sub>GS</sub> = -20 V, V <sub>DS</sub> = 0 V                               | _   | _     | -100  | nA    |
| ON CHARAC                              | TERISTICS (Note 2)                                | •                                                                            |     |       |       |       |
| V <sub>GS(th)</sub>                    | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \mu\text{A}$                                  | -1  | -1.6  | -3    | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage Temperature<br>Coefficient | I <sub>D</sub> = -250 μA,<br>Referenced to 25°C                              | -   | 4     | -     | mV/°C |
| R <sub>DS(on)</sub>                    | Static Drain–Source On–Resistance                 | V <sub>GS</sub> = -10 V, I <sub>D</sub> = -1.25 A                            | _   | 0.148 | 0.170 | Ω     |
|                                        |                                                   | V <sub>GS</sub> = -4.5 V, I <sub>D</sub> = -1.0 A                            | _   | 0.185 | 0.230 |       |
|                                        |                                                   | $V_{GS} = -10 \text{ V}, I_D = -3 \text{ A},$<br>$T_J = 125^{\circ}\text{C}$ | -   | 0.245 | 0.315 |       |
| I <sub>D(on)</sub>                     | On-State Drain Current                            | $V_{GS} = -10 \text{ V}, V_{DS} = -5 \text{ V}$                              | -5  | -     | _     | Α     |
| 9FS                                    | Forward Transconductance                          | $V_{DS} = -5 \text{ V}, I_D = -1.25 \text{ A}$                               | _   | 4.3   | -     | S     |
| DYNAMIC CH                             | HARACTERISTICS                                    |                                                                              | •   |       |       |       |
| C <sub>iss</sub>                       | Input Capacitance                                 | $V_{DS} = -30 \text{ V}, V_{GS} = 0 \text{ V},$                              | _   | 430   | _     | pF    |
| C <sub>oss</sub>                       | Output Capacitance                                | f = 1.0 MHz                                                                  | _   | 52    | -     |       |
| C <sub>rss</sub>                       | Reverse Transfer Capacitance                      |                                                                              | _   | 19    | -     |       |
| SWITCHING                              | CHARACTERISTICS (Note 2)                          |                                                                              | •   |       |       |       |
| t <sub>d(on)</sub>                     | Turn-On Delay Time                                | $V_{DD} = -30 \text{ V}, I_{D} = -1 \text{ A},$                              | _   | 6.5   | 13    | ns    |
| t <sub>r</sub>                         | Turn-On Rise Time                                 | $V_{GS} = -10 \text{ V}, R_{GEN} = 6 \Omega$                                 | _   | 8     | 16    |       |
| t <sub>d(off)</sub>                    | Turn-Off Delay Time                               |                                                                              | _   | 16.5  | 30    |       |
| t <sub>f</sub>                         | Turn-Off Fall Time                                |                                                                              | _   | 4     | 8     |       |
| Qg                                     | Total Gate Charge                                 | $V_{DS} = -30 \text{ V}, I_D = -1.25 \text{ A},$                             | -   | 8.6   | 13.8  | nC    |
| Q <sub>gs</sub>                        | Gate-Source Charge                                | $V_{GS} = -10 \text{ V}$                                                     | -   | 1.5   | _     |       |
| Q <sub>gd</sub>                        | Gate-Drain Charge                                 |                                                                              | _   | 1.3   | _     |       |
|                                        | RCE DIODE CHARACTERISTICS AND MA                  | XIMUM RATINGS                                                                |     | •     |       |       |
| I <sub>S</sub>                         | Maximum Continuous Drain–Source Diod              | e Forward Current                                                            | -   | _     | -0.42 | Α     |
| V <sub>SD</sub>                        | Drain-Source Diode Forward Voltage                | V <sub>GS</sub> = 0 V, I <sub>S</sub> = -0.42 A<br>(Note 2)                  | -   | -0.7  | -1.2  | V     |
|                                        | •                                                 | •                                                                            |     |       |       |       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product

performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1. R<sub>θJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>θJA</sub> is guaranteed by design while R<sub>θJA</sub> is determined by the user's board design.



b) 270°C/W when mounted on a minimum pad.

2. Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2.0%

## **FDN5618P**

## **TYPICAL CHARACTERISTICS**



Figure 1. On-Region Characteristics

Figure 2. On-Resistance Variation with Drain Current and Gate Voltage

Figure 4. On-Resistance Variation with



Figure 3. On-Resistance Variation with Temperature

Gate-to-Source Voltage 10 V<sub>DS</sub> = -5 V V<sub>GS</sub> = 0 V  $T_A = 125^{\circ}C$ 25°C Reverse Drain Current (A) 5 1 I<sub>D</sub>, Drain Current (A)  $T_A = 125^{\circ}C$ 0.1 3 0.01 2 -55°C 0.001م –55°C 0 0.0001 1.5 2.5 3 3.5 0.2 0.4 0.6 8.0 1.2 1.4 V<sub>GS</sub>, Gate To Source Voltage (V) V<sub>SD</sub>, Body Diode Forward Voltage (V)

Figure 5. Transfer Characteristics

Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature

## **FDN5618P**

## TYPICAL CHARACTERISTICS (CONTINUED)



Figure 11. Transient Thermal Response Curve

Thermal characterization performed using the conditions described in Note 1a. Transient thermal response will change depending on the circuit board design.

SUPERSOT is a trademark and POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.



## **SOT-23/SUPERSOT™-23, 3 LEAD, 1.4x2.9** CASE 527AG **ISSUE A**

**DATE 09 DEC 2019** 



NOTES: UNLESS OTHERWISE SPECIFIED

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
  2. ALL DIMENSIONS ARE IN MILLIMETERS.
- 3. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH AND TIE BAR EXTRUSIONS.

| DIM | MIN.     | NOM.  | MAX.  |
|-----|----------|-------|-------|
| Α   | 0.85     | 0.95  | 1.12  |
| A1  | 0.00     | 0.05  | 0.10  |
| b   | 0.370    | 0.435 | 0.508 |
| С   | 0.085    | 0.150 | 0.180 |
| D   | 2.80     | 2.92  | 3.04  |
| Е   | 2.31     | 2.51  | 2.71  |
| E1  | 1.20     | 1.40  | 1.52  |
| е   | 0.95 BSC |       |       |
| e1  | 1.90 BSC |       |       |
| L   | 0.33     | 0.38  | 0.43  |







# LAND PATTERN RECOMMENDATION\*

\*FOR ADDITIONAL INFORMATION ON OUR PI-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D.

# **GENERIC MARKING DIAGRAM\***

XXXM=

XXX = Specific Device Code = Month Code

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON34319E                         | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-23/SUPERSOT-23, 3 LEAD, 1.4X2.9 |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales