# High Speed Low Power CAN Transceiver

#### Description

The NCV7342 CAN transceiver is the interface between a controller area network (CAN) protocol controller and the physical bus and may be used in both 12 V and 24 V systems. The transceiver provides differential transmit capability to the bus and differential receive capability to the CAN controller.

The NCV7342 is an addition to the CAN high–speed transceiver family complementing NCV734x CAN stand–alone transceivers and previous generations such as AMIS42665, AMIS3066x, etc.

Due to the wide common-mode voltage range of the receiver inputs and other design features, the NCV7342 is able to reach outstanding levels of electromagnetic susceptibility (EMS). Similarly, extremely low electromagnetic emission (EME) is achieved by the excellent matching of the output signals.

#### Features

- Compatible with the ISO 11898–2, ISO 11898–5 Standards
- High Speed (up to 1 Mbps)
- V<sub>IO</sub> Pin on NCV7342–3 Version Allowing Direct Interfacing with 3 V to 5 V Microcontrollers
- V<sub>SPLIT</sub> Pin on NCV7342–0 Version for Bus Common Mode Stabilization
- Very Low Current Consumption in Standby Mode with Wake-up via the Bus
- Excellent Electromagnetic Susceptibility (EMS) Level Over Full Frequency Range. Very Low Electromagnetic Emissions (EME) Low EME Also Without Common Mode (CM) Choke
- Bus Pins Protected Against >15 kV System ESD Pulses
- Transmit Data (TxD) Dominant Time-out Function
- Bus Dominant Time-out function in Standby Mode
- Under All Supply Condition the Chip Behaves Predictably
- No Disturbance of the Bus Lines with an Unpowered Node
- Thermal Protection
- Bus Pins Protected Against Transients in an Automotive Environment
- Bus Pins Short Circuit Proof to Supply Voltage and Ground
- These are Pb-Free Devices

### Quality

- Wettable Flank Package for Enhanced Optical Inspection
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable

#### **Typical Applications**

- Automotive
- Industrial Networks



## ON Semiconductor®

www.onsemi.com



SOIC-8 D SUFFIX CASE 751AZ



DFN8 MW SUFFIX CASE 506DG

#### **MARKING DIAGRAMS**





NV7342-x= Specific Device Code

x = 0 or 3

A = Assembly Location

L = Wafer Lot Y = Year W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

### **PIN ASSIGNMENTS**



#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet.

Table 1. KEY TECHNICAL CHARACTERISTICS AND OPERATING RANGES

| Symbol                       | Parameter                                                                  | Conditions                                                             | Min | Тур | Max      | Unit |
|------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|----------|------|
| V <sub>CC</sub>              | Power supply voltage                                                       |                                                                        | 4.5 |     | 5.5      | V    |
| V <sub>UVVcc</sub>           | Undervoltage detection voltage on pin V <sub>CC</sub> (NCV7342–3 only)     |                                                                        | 3.5 |     | 4.5      | V    |
| Icc                          | Supply current                                                             | Dominant; $V_{TxD} = 0 \text{ V}$<br>Recessive; $V_{TxD} = V_{IO}$     |     |     | 75<br>10 | mA   |
| Iccs                         | Supply current in standby mode including V <sub>IO</sub> current           | T <sub>J</sub> ≤ 100°C, (Note 1)                                       |     |     | 15       | μΑ   |
| V <sub>CANH</sub>            | DC voltage at pin CANH                                                     | 0 < V <sub>CC</sub> < 5.5 V; no time limit                             | -50 |     | +50      | V    |
| V <sub>CANL</sub>            | DC voltage at pin CANL                                                     | 0 < V <sub>CC</sub> < 5.5 V; no time limit                             | -50 |     | +50      | V    |
| V <sub>CANH,L</sub>          | DC voltage between CANH and CANL pin                                       | 0 < V <sub>CC</sub> < 5.5 V                                            | -50 |     | +50      | V    |
| V <sub>ESD</sub>             | Electrostatic discharge voltage                                            | IEC 61000–4–2 at pins CANH and CANL                                    | -15 |     | 15       | kV   |
| V <sub>O(dif)(bus_dom)</sub> | Differential bus output voltage in dominant state                          | $45 \Omega$ < R <sub>LT</sub> < $65 \Omega$                            | 1.5 |     | 3        | V    |
| CM-range                     | Input common–mode range for comparator                                     | Guaranteed differential receiver threshold and leakage current         | -35 |     | +35      | V    |
| C <sub>load</sub>            | Load capacitance on IC outputs                                             |                                                                        |     |     | 15       | pF   |
| t <sub>pd_dr</sub>           | Propagation delay TxD to RxD dominant to recessive transition See Figure 8 | C <sub>i</sub> = 100 pF between CANH to CANL, C <sub>RxD</sub> = 15 pF | 50  | 100 | 230      | ns   |
| t <sub>pd_rd</sub>           | Propagation delay TxD to RxD recessive to dominant transition See Figure 8 | C <sub>i</sub> = 100 pF between CANH to CANL, C <sub>RxD</sub> = 15 pF | 50  | 120 | 230      | ns   |
| TJ                           | Junction temperature                                                       |                                                                        | -40 |     | 150      | °C   |

<sup>1.</sup> Not tested in production. Guaranteed by design and prototype evaluation.

## **BLOCK DIAGRAMS**



Figure 1. NCV7342-0 Block Diagram



Figure 2. NCV7342-3 Block Diagram

## **TYPICAL APPLICATION**



Figure 3. Application Diagram NCV7342-3



Figure 4. Application Diagram NCV7342-0

### **Table 2. PIN FUNCTION DESCRIPTION**

| Pin    | Name                                  | Description                                                                                             |
|--------|---------------------------------------|---------------------------------------------------------------------------------------------------------|
| 1      | TxD                                   | Transmit data input; Low input → dominant driver; internal pull-up current                              |
| 2      | GND                                   | Ground                                                                                                  |
| 3      | V <sub>CC</sub>                       | Supply voltage                                                                                          |
| 4      | RxD                                   | Receive data output; dominant transmitter → Low output                                                  |
| 5<br>5 | V <sub>IO</sub><br>V <sub>SPLIT</sub> | Input/Output pins supply voltage. On NCV7342–3 only Common–mode stabilization output. On NCV7342–0 only |
| 6      | CANL                                  | Low-level CAN bus line (Low in dominant mode)                                                           |
| 7      | CANH                                  | High-level CAN bus line (High in dominant mode)                                                         |
| 8      | STB                                   | Standby mode control input                                                                              |
| EP     | Exposed Pad                           | Connect to GND or left floating                                                                         |

#### **FUNCTIONAL DESCRIPTION**

**NCV7342** has two versions which differ from each other only by function of pin 5.

**NCV7342–0**: Pin 5 is common mode stabilization output  $V_{SPLIT}$ . (see Figure 4) This version is full replacement of NCV7340.

NCV7342–3: Pin 5 is  $V_{IO}$  pin, which is supply pin for transceiver digital inputs/output (supplying pins TxD, RxD, STB) The  $V_{IO}$  pin should be connected to microcontroller supply pin. By using  $V_{IO}$  supply pin shared with microcontroller, the I/O levels between microcontroller and transceiver are properly adjusted. This adjustment allows communication between 3 V microcontroller and the transceiver. (See Figure 3)

#### **Operating Modes**

NCV7342 provides two modes of operation as illustrated in Table 3. These modes are selectable through pin STB.

**Table 3. OPERATING MODES** 

| Pin  |         | Pin RxD                        |                                |  |
|------|---------|--------------------------------|--------------------------------|--|
| STB  | Mode    | Low                            | High                           |  |
| Low  | Normal  | Bus dominant                   | Bus recessive                  |  |
| High | Standby | Wake-up<br>request<br>detected | No wake-up<br>request detected |  |

#### **Normal Mode**

In normal mode, the transceiver is able to communicate via the bus lines. The signals are transmitted and received to the CAN controller via the pins TxD and RxD. The slopes on the bus lines outputs are optimized to give extremely low EME.

#### Standby Mode

In standby mode both the transmitter and receiver are disabled and a very low-power differential receiver

monitors the bus lines for CAN bus activity. The bus lines are terminated to ground and supply current is reduced to a minimum, typically 10  $\mu$ A. When a wake-up request is detected by the low-power differential receiver, the signal is first filtered and then verified as a valid wake signal after a time period of  $t_{dwakerd}$ . The RxD pin is driven Low by the transceiver to inform the controller of the wake-up request.

#### **V<sub>IO</sub> Supply Pin**

The  $V_{IO}$  pin (available only on NCV7342–3 version) should be connected to microcontroller supply pin. By using  $V_{IO}$  supply pin shared with microcontroller the I/O levels between microcontroller and transceiver are properly adjusted. See Figure 3. Pin  $V_{IO}$  also provides the internal supply voltage for low–power differential receiver of the transceiver. This allows detection of wake–up request even when there is no supply voltage on Pin  $V_{CC}$ .

#### **Split Circuit**

The  $V_{SPLIT}$  pin (available on NCV7342–0 version) is operational only in normal mode. In standby mode this pin is floating. The  $V_{SPLIT}$  can be connected as shown in Figure 4 or, if it's not used, can be left floating. Its purpose is to provide a stabilized DC voltage of  $0.5 \cdot V_{CC}$  to the bus reducing possible steps in the common–mode signal, therefore reducing EME. These unwanted steps could be caused by an unpowered node on the network with excessive leakage current from the bus that shifts the recessive voltage from its nominal  $0.5 \cdot V_{CC}$  voltage.

## Wake-up

When a valid wake-up (dominant state longer than  $t_{Wake}$ ) is received during the standby mode, the RxD pin is driven Low after  $t_{dwakerd}$ . The wake-up detection is not latched: RxD returns to High state after  $t_{dwakedr}$  when the bus signal is released back to recessive – see Figure 5.



Figure 5. NCV7342 Wake-up behavior

#### **Over-temperature Detection**

A thermal protection circuit protects the IC from damage by switching off the transmitter if the junction temperature exceeds a value of approximately 180°C. Because the transmitter dissipates most of the power, the power dissipation and temperature of the IC is reduced. All other IC functions continue to operate. The transmitter off–state resets when the temperature decreases below the shutdown threshold and pin TxD goes High. The thermal protection circuit is particularly needed in case of a bus line failure.

#### **TxD Dominant Time-out Function**

A TxD dominant time—out timer circuit prevents the bus lines being driven to a permanent dominant state (blocking all network communication), if pin TxD is forced permanently Low by a hardware and/or software application failure. The timer is triggered by a negative edge on pin TxD. If the duration of the low—level on pin TxD exceeds the internal timer value  $t_{\text{dom}(TxD)}$ , the transmitter is disabled, driving the bus into a recessive state. The timer is reset by a positive edge on pin TxD.

This TxD dominant time—out time  $(t_{dom(TxD)})$  limits the minimum possible bit rate to 8 kbps.

#### **Bus Dominant Time-out Function**

Bus dominant time-out timer is started in the standby mode when CAN bus changes from recessive to dominant state. If the dominant state on the bus is kept for longer time than  $t_{dom(bus)}$ , the RxD pin is released to High level. The timer is reset when CAN bus changes from dominant to recessive state. This feature prevents generating permanent wake—up request by the bus clamped to the dominant level.

#### Fail Safe Features

A current-limiting circuit protects the transmitter output stage from damage caused by an accidental short circuit to either positive or negative supply voltage, although power dissipation increases during this fault condition.

 $V_{CC}$  supply dropping below  $V_{UVVcc}$  undervoltage level will force transceiver to switch into the standby mode. The logic level on pin STB will be ignored as long as undervoltage condition is not recovered. (NCV7342–3 version only)

 $V_{IO}$  supply dropping below  $V_{UVDVIO}$  undervoltage detection level will cause the transceiver to disengage from the bus (no bus loading) until the  $V_{IO}$  voltage recovers. (NCV7342–3 version only)

The pins CANH and CANL are protected against automotive electrical transients (according to ISO 7637; see Figure 6). Pins TxD and STB are pulled High internally should the input become disconnected. Pins TxD, STB and RxD will be floating, preventing reverse supply should the V<sub>CC</sub> supply be removed.

#### **ELECTRICAL CHARACTERISTICS**

#### **Definitions**

All voltages are referenced to GND (pin 2). Positive currents flow into the IC. Sinking current means the current is flowing into the pin; sourcing current means the current is flowing out of the pin.

**Table 4. ABSOLUTE MAXIMUM RATINGS** 

| Symbol                 | Parameter                                                                                      | Conditions                                           | Min  | Max  | Unit |
|------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------|------|------|------|
| V <sub>SUP</sub>       | Supply voltage V <sub>CC</sub> , V <sub>IO</sub>                                               |                                                      | -0.3 | +6   | V    |
| V <sub>CANH</sub>      | DC voltage at pin CANH                                                                         | 0 < V <sub>CC</sub> < 5.5 V; no time limit           | -50  | +50  | V    |
| V <sub>CANL</sub>      | DC voltage at pin CANL                                                                         | 0 < V <sub>CC</sub> < 5.5 V; no time limit           | -50  | +50  | V    |
| V <sub>CANH,Lmax</sub> | DC voltage at pin CANH and CANL during load dump condition                                     | 0 < V <sub>CC</sub> < 5.5 V; less than<br>one second | _    | 58   | V    |
| V <sub>SPLIT</sub>     | DC voltage at V <sub>SPLIT</sub> pin (On NCV7342–0 version only)                               | 0 < V <sub>CC</sub> < 5.5 V; no time limit           | -50  | +50  | V    |
| V <sub>IO</sub>        | DC voltage at pin TxD, RxD, STB                                                                |                                                      | -0.3 | +6   | V    |
| V <sub>esd</sub>       | Electrostatic discharge voltage at all pins according to EIA-JESD22                            | (Note 2)                                             | -4   | +4   | kV   |
|                        | Standardized charged device model ESD pulses according to ESD–STM5.3.1–1999                    |                                                      | -750 | +750 | V    |
|                        | Electrostatic discharge voltage at CANH, CANL, V <sub>SPLIT</sub> pins according to EIA–JESD22 | (Note 2)                                             | -8   | +8   | kV   |
|                        | Electrostatic discharge voltage at CANH, CANL pins<br>According to IEC 61000–4–2               | (Note 3)                                             | -15  | +15  | kV   |
| V <sub>schaff</sub>    | Transient voltage at CANH, CANL pins, See Figure 6                                             | (Note 4)                                             | -150 | +100 | V    |
| Latch-up               | Static latch-up at all pins                                                                    | (Note 5)                                             |      | 150  | mA   |
| T <sub>stg</sub>       | Storage temperature                                                                            |                                                      | -55  | +150 | °C   |
| T <sub>amb</sub>       | Ambient temperature                                                                            |                                                      | -40  | +125 | °C   |
| TJ                     | Maximum junction temperature                                                                   |                                                      | -40  | +170 | °C   |
| MSL                    | Moisture Sensitivity Level SOIC                                                                |                                                      | :    | 2    | _    |
| MSL                    | Moisture Sensitivity Level DFN                                                                 |                                                      |      | 1    | -    |
| T <sub>SLD</sub>       | Lead Temperature Soldering Reflow (SMD Styles Only), Pb–Free Versions (Note 6)                 |                                                      |      | 60   | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

2. Standardized human body model electrostatic discharge (ESD) pulses in accordance to EIA–JESD22. Equivalent to discharging a 100 pF

- capacitor through a 1.5 k $\Omega$  resistor.
- 3. System human body model electrostatic discharge (ESD) pulses. Equivalent to discharging a 150 pF capacitor through a 330 Ω resistor referenced to GND. Verified by external test house
- 4. Pulses 1, 2a,3a and 3b according to ISO 7637 part 3. Verification by external test house.
- Static latch-up immunity: Static latch-up protection level when tested according to EIA/JESD78.
- 6. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D

## **Table 5. THERMAL CHARACTERISTICS**

| Rating                                                                                                                                                                            | Symbol                      | Value     | Unit         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------|--------------|
| Thermal Characteristics, SOIC–8 (Note 7) Thermal Resistance, Junction–to–Air, Free air, 1S0P PCB (Note 8) Thermal Resistance, Junction–to–Air, Free air, 2S2P PCB (Note 9)        | $R_{	hetaJA} \ R_{	hetaJA}$ | 125<br>75 | °C/W<br>°C/W |
| Thermal Characteristics, DFN-8, 3x3 mm (Note 7) Thermal Resistance, Junction-to-Air, Free air, 1S0P PCB (Note 8) Thermal Resistance, Junction-to-Air, Free air, 2S2P PCB (Note 9) | $R_{	hetaJA} \ R_{	hetaJA}$ | 140<br>47 | °C/W<br>°C/W |

- Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.
- 8. Values based on test board according to EIA/JEDEC Standard JESD51-3, signal layer with 10% trace coverage.
- Values based on test board according to EIA/JEDEC Standard JESD51-7, signal layers with 10% trace coverage for the signal layer and 4 thermal vias connected between exposed pad and first inner Cu layer.

## **Table 6. CHARACTERISTICS**

 $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.8V to 5.5 V (Note 10);  $T_J$  = -40 to +150°C;  $R_{LT}$  = 60  $\Omega$  unless specified otherwise. On chip versions without  $V_{IO}$  pin reference voltage for all digital inputs and outputs is  $V_{CC}$  instead of  $V_{IO}$ .

| Symbol                       | Parameter                                                                           | Conditions                                                                                            | Min                      | Тур                     | Max                               | Unit |
|------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------|-------------------------|-----------------------------------|------|
| SUPPLY (Pin V <sub>C</sub>   | a)                                                                                  |                                                                                                       |                          | -                       | •                                 | •    |
| Icc                          | Supply current                                                                      | Dominant; $V_{TxD} = 0 V$<br>Recessive; $V_{TxD} = V_{IO}$                                            |                          | 50<br>6.8               | 75<br>10                          | mA   |
| I <sub>CCS0</sub>            | Supply current in standby mode for NCV7342–0                                        | $T_{J} \leq 100^{\circ}C \text{ (Note 11)}$                                                           |                          | 8                       | 15                                | μΑ   |
| I <sub>CCS3</sub>            | Supply current in standby mode for NCV7342–3 including current into V <sub>IO</sub> | $T_{J} \le 100^{\circ}C \text{ (Note 11)}$                                                            |                          |                         | 17                                | μΑ   |
| V <sub>UVVcc</sub>           | Undervoltage detection voltage on V <sub>CC</sub> pin (NCV7342–3 only)              |                                                                                                       | 3.5                      |                         | 4.5                               | V    |
| TRANSMITTER D                | DATA INPUT (Pin TxD)                                                                |                                                                                                       | •                        | -                       | •                                 | •    |
| V <sub>IH</sub>              | High-level input voltage                                                            | Output recessive                                                                                      | 2.0                      |                         | 6                                 | V    |
| V <sub>IL</sub>              | Low-level input voltage                                                             | Output dominant                                                                                       | -0.3                     |                         | +0.8                              | V    |
| l <sub>IH</sub>              | High-level input current                                                            | $V_{TxD} = V_{IO}$                                                                                    | -5                       | 0                       | +5                                | μΑ   |
| I <sub>IL</sub>              | Low-level input current                                                             | $V_{TxD} = 0V$                                                                                        | -385                     | -200                    | -45                               | μΑ   |
| C <sub>i</sub>               | Input capacitance                                                                   | Not tested                                                                                            |                          | 5                       | 10                                | pF   |
| TRANSMITTER I                | MODE SELECT (Pin STB)                                                               |                                                                                                       |                          |                         |                                   |      |
| V <sub>IH</sub>              | High-level input voltage                                                            | Standby mode                                                                                          | 2.0                      |                         | V <sub>IO</sub> +0.3<br>(Note 12) | V    |
| V <sub>IL</sub>              | Low-level input voltage                                                             | Normal mode                                                                                           | -0.3                     |                         | +0.8                              | V    |
| I <sub>IH</sub>              | High-level input current                                                            | $V_{STB} = V_{IO}$                                                                                    | -5                       | 0                       | +5                                | μΑ   |
| I <sub>IL</sub>              | Low-level input current                                                             | V <sub>STB</sub> = 0 V                                                                                | -10                      | -4                      | -1                                | μΑ   |
| C <sub>i</sub>               | Input capacitance                                                                   | Not tested                                                                                            |                          | 5                       | 10                                | pF   |
| RECEIVER DATA                | OUTPUT (Pin RxD)                                                                    |                                                                                                       |                          |                         |                                   |      |
| ІОН                          | High-level output current                                                           | Normal mode<br>V <sub>RxD</sub> = V <sub>IO</sub> - 0.4 V                                             | -1.2                     | -0.4                    | -0.1                              | mA   |
| I <sub>OL</sub>              | Low-level output current                                                            | V <sub>RxD</sub> = 0.4 V                                                                              | 1.5                      | 6                       | 12                                | mA   |
| V <sub>OH</sub>              | High-level output voltage                                                           | Standby mode<br>I <sub>RxD</sub> = -100 μA                                                            | V <sub>IO</sub> –<br>1.1 | V <sub>IO</sub><br>-0.7 | V <sub>IO</sub> – 0.4             | V    |
| BUS LINES (Pins              | CANH and CANL)                                                                      |                                                                                                       |                          |                         |                                   |      |
| V <sub>o(reces) (norm)</sub> | Recessive bus voltage on pins CANH and CANL                                         | V <sub>TxD</sub> = V <sub>IO</sub> ; no load; normal mode                                             | 2.0                      | 2.5                     | 3.0                               | V    |
| V <sub>o(reces)</sub> (stby) | Recessive bus voltage on pins CANH and CANL                                         | V <sub>TxD</sub> = V <sub>IO</sub> ; no load; standby mode                                            | -100                     | 0                       | +100                              | mV   |
| I <sub>o(reces)</sub> (CANH) | Recessive output current at pin CANH                                                | -30 V < V <sub>CANH</sub> < 35 V;<br>0 V < V <sub>CC</sub> < 5.5 V                                    | -2.5                     |                         | +2.5                              | mA   |
| I <sub>o(reces)</sub> (CANL) | Recessive output current at pin CANL                                                | -30 V < V <sub>CANL</sub> < 35 V;<br>0 V <v<sub>CC &lt; 5.5 V</v<sub>                                 | -2.5                     |                         | +2.5                              | mA   |
| I <sub>LI(CANH)</sub>        | Input leakage current to pin CANH                                                   | $0\Omega < R(V_{CC} \text{ to GND}) < 1 \text{ M}\Omega$                                              | -10                      | 0                       | +10                               | μΑ   |
| I <sub>LI(CANL)</sub>        | Input leakage current to pin CANL                                                   | $0\Omega$ < R(V <sub>IO</sub> to GND) < 1 MΩ<br>V <sub>CANL</sub> = V <sub>CANH</sub> = 5 V (Note 10) | -10                      | 0                       | +10                               | μΑ   |
| V <sub>o(dom)</sub> (CANH)   | Dominant output voltage at pin CANH                                                 | $V_{TxD} = 0 V$                                                                                       | 3.0                      | 3.6                     | 4.25                              | V    |

<sup>10.</sup> Only version NCV7342–3 has  $V_{IO}$  supply pin. In NCV7342–0 this supply is provided from  $V_{CC}$  pin. 11. Not tested in production. Guaranteed by design and prototype evaluation.

<sup>12.</sup> In case  $V_{IO} > V_{CC}$ , the limit is  $V_{IO} + 0.3 \text{ V}$ 

## **Table 6. CHARACTERISTICS**

 $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.8V to 5.5 V (Note 10);  $T_J$  = -40 to +150°C;  $R_{LT}$  = 60  $\Omega$  unless specified otherwise. On chip versions without  $V_{IO}$  pin reference voltage for all digital inputs and outputs is  $V_{CC}$  instead of  $V_{IO}$ .

| Symbol                         | Parameter                                                                | Conditions                                                                                                   | Min      | Тур  | Max  | Unit            |
|--------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------|------|------|-----------------|
| BUS LINES (Pins                | CANH and CANL)                                                           | •                                                                                                            | <u> </u> |      |      |                 |
| V <sub>o(dom)</sub> (CANL)     | Dominant output voltage at pin CANL                                      | V <sub>TxD</sub> = 0 V                                                                                       | 0.5      | 1.4  | 1.75 | V               |
| V <sub>o(dif)</sub> (bus_dom)  | Differential bus output voltage (V <sub>CANH</sub> – V <sub>CANL</sub> ) | $V_{TxD}$ = 0 V; dominant;<br>45 $\Omega$ < R <sub>LT</sub> < 65 $\Omega$                                    | 1.5      | 2.25 | 3.0  | V               |
| Vo(dif) (bus_rec)              | Differential bus output voltage (VCANH - VCANL)                          | V <sub>TxD</sub> = V <sub>IO</sub> ; recessive; no load                                                      | -120     | 0    | +50  | mV              |
| Vo(sym) (bus_dom)              | Bus output voltage symmetry V <sub>CANH</sub> + V <sub>CANL</sub>        | V <sub>TxD</sub> = 0 V                                                                                       | 0.9      |      | 1.1  | V <sub>CC</sub> |
| I <sub>o(sc)</sub> (CANH)      | Short circuit output current at pin CANH                                 | V <sub>CANH</sub> = 0 V; V <sub>TxD</sub> = 0 V                                                              | -90      | -70  | -40  | mA              |
| I <sub>o(sc)</sub> (CANL)      | Short circuit output current at pin CANL                                 | V <sub>CANL</sub> = 36 V; V <sub>TxD</sub> = 0 V                                                             | 40       | 70   | 100  | mA              |
| V <sub>i(dif) (th)</sub>       | Differential receiver threshold voltage                                  | -12 V < V <sub>CANL</sub> < 12 V;<br>-12 V < V <sub>CANH</sub> < 12 V;<br>V <sub>CC</sub> = 4.75 V to 5.25 V | 0.5      | 0.7  | 0.9  | V               |
| V <sub>ihcm(dif)</sub> (th)    | Differential receiver threshold voltage for high common–mode             | -30 V < V <sub>CANL</sub> < 35 V;<br>-30 V < V <sub>CANH</sub> < 35 V;<br>V <sub>CC</sub> = 4.75 V to 5.25 V | 0.40     | 0.7  | 1.0  | V               |
| V <sub>i(dif)</sub> (th)_STDBY | Differential receiver threshold voltage in standby mode                  | -12 V < V <sub>CANL</sub> < 12 V;<br>-12 V < V <sub>CANH</sub> < 12 V;<br>V <sub>CC</sub> = 4.5 V to 5.5 V   | 0.4      | 0.8  | 1.15 | V               |
| R <sub>i(cm)</sub> (CANH)      | Common–mode input resistance at pin CANH                                 |                                                                                                              | 15       | 26   | 37   | kΩ              |
| R <sub>i(cm) (CANL)</sub>      | Common–mode input resistance at pin CANL                                 |                                                                                                              | 15       | 26   | 37   | kΩ              |
| R <sub>i(cm) (m)</sub>         | Matching between pin CANH and pin CANL common mode input resistance      | V <sub>CANH</sub> = V <sub>CANL</sub>                                                                        | -0.8     | 0    | +0.8 | %               |
| R <sub>i(dif)</sub>            | Differential input resistance                                            |                                                                                                              | 25       | 50   | 75   | kΩ              |
| C <sub>i(CANH)</sub>           | Input capacitance at pin CANH                                            | $V_{TxD} = V_{IO}$ ; not tested                                                                              |          | 7.5  | 20   | pF              |
| C <sub>i(CANL)</sub>           | Input capacitance at pin CANL                                            | $V_{TxD} = V_{IO}$ ; not tested                                                                              |          | 7.5  | 20   | pF              |
| C <sub>i(dif)</sub>            | Differential input capacitance                                           | $V_{TxD} = V_{IO}$ ; not tested                                                                              |          | 3.75 | 10   | pF              |
| COMMON-MODE                    | STABILIZATION (Pin V <sub>SPLIT</sub> ) Only fo                          | or NCV7342–0 version                                                                                         |          |      |      |                 |
| V <sub>SPLIT</sub>             | Reference output voltage at pin V <sub>SPLIT</sub>                       | Normal mode;<br>-500 μA < I <sub>SPLIT</sub> < 500 μA                                                        | 0.3      |      | 0.7  | V <sub>CC</sub> |
| V <sub>SPLITo</sub>            | Reference output voltage at pin V <sub>SPLIT</sub>                       | R <sub>loadVsplit</sub> > 1 MΩ                                                                               | 0.45     |      | 0.55 | V <sub>CC</sub> |
| I <sub>SPLIT(i)</sub>          | V <sub>SPLIT</sub> leakage current                                       | Standby mode                                                                                                 | -5       |      | +5   | μΑ              |
| I <sub>SPLIT(lim)</sub>        | V <sub>SPLIT</sub> limitation current                                    | Normal mode                                                                                                  | 1.3      |      | 5    | mA              |
| V <sub>IO</sub> SUPPLY VOL     | TAGE (Pin V <sub>IO</sub> ) Only for NCV7342–3 v                         | version                                                                                                      |          |      |      |                 |
| V <sub>IO</sub>                | Supply voltage on pin V <sub>IO</sub>                                    |                                                                                                              | 2.8      |      | 5.5  | V               |
| I <sub>IOS</sub>               | Supply current on pin V <sub>IO</sub> in standby mode                    | T <sub>J</sub> ≤ 100°C (Note 11)                                                                             |          |      | 14   | μА              |

<sup>10.</sup> Only version NCV7342–3 has  $V_{\text{IO}}$  supply pin. In NCV7342–0 this supply is provided from  $V_{\text{CC}}$  pin. 11. Not tested in production. Guaranteed by design and prototype evaluation.

<sup>12.</sup> In case  $V_{IO} > V_{CC}$ , the limit is  $V_{IO} + 0.3 \text{ V}$ 

## **Table 6. CHARACTERISTICS**

 $V_{CC}$  = 4.5 V to 5.5 V;  $V_{IO}$  = 2.8V to 5.5 V (Note 10);  $T_J$  = -40 to +150°C;  $R_{LT}$  = 60  $\Omega$  unless specified otherwise. On chip versions without  $V_{IO}$  pin reference voltage for all digital inputs and outputs is  $V_{CC}$  instead of  $V_{IO}$ .

| Symbol                      | Parameter                                                                       | Conditions                                                                                       | Min          | Тур          | Max          | Unit |
|-----------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------|--------------|--------------|------|
| V <sub>IO</sub> SUPPLY VOL  | TAGE (Pin V <sub>IO</sub> ) Only for NCV7342–3 v                                | ersion                                                                                           |              | •            |              |      |
| I <sub>IONM</sub>           | Supply current on pin V <sub>IO</sub>                                           | Normal mode<br>Dominant; V <sub>TxD</sub> = 0 V<br>Recessive; V <sub>TxD</sub> = V <sub>IO</sub> | 0.30<br>0.29 | 0.70<br>0.44 | 1.10<br>0.68 | mA   |
| V <sub>UVDVIO</sub>         | Undervoltage detection voltage on V <sub>IO</sub> pin                           |                                                                                                  | 1.3          |              | 2.7          | V    |
| THERMAL SHUT                | DOWN                                                                            |                                                                                                  |              |              |              |      |
| $T_{J(SD)}$                 | Shutdown junction temperature                                                   | junction temperature rising                                                                      | 160          | 180          | 200          | °C   |
| TIMING CHARAC               | CTERISTICS (See Figure 7 and 8)                                                 |                                                                                                  |              |              |              |      |
| t <sub>d</sub> (TxD-BUSon)  | Delay TxD to bus active                                                         | C <sub>i</sub> = 100 pF between CANH to CANL                                                     |              | 60           |              | ns   |
| t <sub>d(TxD</sub> -BUSoff) | Delay TxD to bus inactive                                                       | C <sub>i</sub> = 100 pF between CANH to CANL                                                     |              | 30           |              | ns   |
| t <sub>d</sub> (BUSon-RxD)  | Delay bus active to RxD                                                         | C <sub>RxD</sub> = 15 pF                                                                         |              | 60           |              | ns   |
| t <sub>d</sub> (BUSoff-RxD) | Delay bus inactive to RxD                                                       | C <sub>RxD</sub> = 15 pF                                                                         |              | 70           |              | ns   |
| t <sub>pd_dr</sub>          | Propagation delay TxD to RxD dominant to recessive transition See Figure 8      | $C_i$ = 100 pF between CANH to CANL, $C_{RxD}$ = 15 pF                                           | 50           | 100          | 230          | ns   |
| t <sub>pd_rd</sub>          | Propagation delay TxD to RxD recessive to dominant transition See Figure 8      | C <sub>i</sub> = 100 pF between CANH to CANL, C <sub>RxD</sub> = 15 pF                           | 50           | 120          | 230          | ns   |
| t <sub>d(stb-nm)</sub>      | Delay standby mode to normal mode                                               |                                                                                                  |              |              | 47           | μS   |
| t <sub>Wake</sub>           | Dominant time for wake-up via bus                                               |                                                                                                  | 0.5          | 2.1          | 5            | μS   |
| t <sub>dwakerd</sub>        | Delay to flag wake event (recessive to dominant transitions) See Figure 5       | Valid bus wake-up event,<br>C <sub>RxD</sub> = 15 pF                                             | 1            | 3.5          | 10           | μs   |
| t <sub>dwakedr</sub>        | Delay to flag end of wake event (dominant to recessive transition) See Figure 5 | Valid bus wake-up event,<br>C <sub>RxD</sub> = 15 pF                                             | 0.5          | 2.6          | 6            | μs   |
| t <sub>Wake(RxD)</sub>      | Minimum pulse width on RxD<br>See Figure 5                                      | 5 μs t <sub>Wake</sub><br>C <sub>RxD</sub> = 15 pF                                               | 0.5          |              |              | μS   |
| t <sub>dom(TxD)</sub>       | TxD dominant time for time out                                                  | $V_{TxD} = 0 V$                                                                                  | 1.3          |              | 5            | ms   |
| t <sub>dom(bus)</sub>       | Bus dominant time out                                                           | Standby mode                                                                                     | 1.3          |              | 5            | ms   |

<sup>10.</sup> Only version NCV7342–3 has  $V_{IO}$  supply pin. In NCV7342–0 this supply is provided from  $V_{CC}$  pin. 11. Not tested in production. Guaranteed by design and prototype evaluation.

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>12.</sup> In case  $V_{IO} > V_{CC}$ , the limit is  $V_{IO} + 0.3 \text{ V}$ 

## **MEASUREMENT SET-UPS AND DEFINITIONS**



**Figure 6. Test Circuit for Automotive Transients** 



**Figure 7. Test Circuit for Timing Characteristics** 



Figure 8. Transceiver Timing Diagram

## **DEVICE ORDERING INFORMATION**

| Part Number   | Description                                                        | Package                                      | Shipping <sup>†</sup> |
|---------------|--------------------------------------------------------------------|----------------------------------------------|-----------------------|
| NCV7342D10R2G | High Speed CAN Transceiver with Standby and V <sub>SPLIT</sub> pin | SOIC 150 8 GREEN (Matte Sn,<br>JEDEC MS-012) | 3000 / Tape & Reel    |
| NCV7342D13R2G | High Speed CAN Transceiver with Standby and V <sub>IO</sub> pin    | (Pb–Free)                                    | 3000 / Tape & Reel    |
| NCV7342MW3R2G | High Speed CAN Transceiver with Standby and V <sub>IO</sub> pin    | DFN 8<br>Wettable Flank<br>(Pb–Free)         | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



#### RECOMMENDED **SOLDERING FOOTPRINT\***

**BOTTOM VIEW** 

e/2

е

8X **b** 

Ф

0.10 | C | A | B

0.05 C NOTE 3



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and

## DFN8, 3x3, 0.65P CASE 506DG



DFTΔII Δ ALTERNATE TERMINAL CONSTRUCTION

#### **DATE 28 APR 2016**

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND
- 0.30mm FROM THE TERMINAL TIP.
  COPLANARITY APPLIES TO THE EXPOSED
  PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 0.80        | 1.00 |  |  |
| A1  | 0.00        | 0.05 |  |  |
| A3  | 0.20 REF    |      |  |  |
| b   | 0.25        | 0.35 |  |  |
| D   | 3.00        | BSC  |  |  |
| D2  | 2.30        | 2.50 |  |  |
| E   | 3.00        | BSC  |  |  |
| E2  | 1.50        | 1.70 |  |  |
| е   | 0.65 BSC    |      |  |  |
| K   | 0.30        | TYP  |  |  |
| L   | 0.35        | 0.45 |  |  |

#### **GENERIC** MARKING DIAGRAM\*



XXXXXX= Specific Device Code

= Assembly Location

= Wafer Lot L Υ = Year = Work Week W = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| Mounting Techniques Refe | rence Manual, SOLDERRM/D. |                                                                                                  |
|--------------------------|---------------------------|--------------------------------------------------------------------------------------------------|
| DOCUMENT NUMBER:         | 98AON10527G               | Electronic versions are uncontrolled except when accessed directly from the Document Repository. |

Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** DFN8 3X3, 0.65P **PAGE 1 OF 1** 

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



**DATE 18 MAY 2015** 



NOTES 3&7





#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2
- CONTROLLING DIMENSION: MILLIMETERS.
  DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.004 mm IN EXCESS OF MAXIMUM MATERIAL CONDITION.
- DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.006 mm PER SIDE. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.010 mm PER SIDE.
- THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE OUTER-MOST EXTREMES OF THE PLASTIC BODY AT DATUM H.

  DIMENSIONS A AND B ARE TO BE DETERMINED AT DATUM H.
- DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 FROM THE LEAD TIP.
- A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   |             | 1.75 |  |  |
| A1  | 0.10        | 0.25 |  |  |
| A2  | 1.25        |      |  |  |
| b   | 0.31        | 0.51 |  |  |
| С   | 0.10        | 0.25 |  |  |
| D   | 4.90        | BSC  |  |  |
| E   | 6.00        | BSC  |  |  |
| E1  | 3.90        | BSC  |  |  |
| е   | 1.27        | BSC  |  |  |
| h   | 0.25        | 0.41 |  |  |
| L   | 0.40        | 1.27 |  |  |
| L2  | 0.25        | BSC  |  |  |

#### **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **GENERIC** MARKING DIAGRAM\*



XXXXX = Specific Device Code

= Assembly Location Α = Wafer Lot L Υ = Year

W

= Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G", may or not be present.

| DOCUMENT NUMBER: | 98AON34918E | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-8      |                                                                                                                                                                                     | PAGE 1 OF 1 |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales