## EMA6DXV5T1, EMA6DXV5T5

Preferred Devices

## **Dual Common Emitter Bias Resistor Transistor**

## **PNP Silicon Surface Mount Transistors** with Monolithic Bias Resistor Network

This new series of digital transistors is designed to replace a single device and its external resistor bias network. The BRT (Bias Resistor Transistor) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base–emitter resistor. The BRT eliminates these individual components by integrating them into a single device. The use of a BRT can reduce both system cost and board space. The device is housed in the SOT–553 package which is designed for low power surface mount applications.

- Simplifies Circuit Design
- Reduces Board Space
- Reduces Component Count
- Moisture Sensitivity Level: 1
- ESD Rating Human Body Model: Class 1
  - Machine Model: Class B
- Available in 7 Inch Tape and Reel
- Lead-Free Solder Plating

## **MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Rating                    | Symbol           | Value | Unit |
|---------------------------|------------------|-------|------|
| Collector-Base Voltage    | V <sub>CBO</sub> | 50    | Vdc  |
| Collector-Emitter Voltage | V <sub>CEO</sub> | 50    | Vdc  |
| Collector Current         | I <sub>C</sub>   | 100   | mAdc |

## THERMAL CHARACTERISTICS

| Characteristic                                                        | Symbol                            | Max                                                          | Unit       |
|-----------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------|------------|
| Total Device Dissipation $T_A = 25^{\circ}\text{C}$ Derate above 25°C | P <sub>D</sub>                    | 230 (Note 1)<br>338 (Note 2)<br>1.8 (Note 1)<br>2.7 (Note 2) | mW<br>°C/W |
| Thermal Resistance –<br>Junction-to-Ambient                           | $R_{\theta JA}$                   | 540 (Note 1)<br>370 (Note 2)                                 | °C/W       |
| Thermal Resistance –<br>Junction-to-Lead                              | $R_{	heta JL}$                    | 264 (Note 1)<br>287 (Note 2)                                 | °C/W       |
| Junction and Storage<br>Temperature Range                             | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150                                                  | °C         |

#### **DEVICE MARKING AND RESISTOR VALUES**

| Device     | Marking | R1 (K) | R2 (K) |
|------------|---------|--------|--------|
| EMA6DXV5T1 | UD      | 47     | ∞      |

- 1. FR-4 @ Minimum Pad
- 2. FR-4 @ 1.0 x 1.0 inch Pad



## ON Semiconductor®

http://onsemi.com

# PNP SILICON BIAS RESISTOR TRANSISTOR

### EMA6 / UMA6N





## **MARKING DIAGRAM**



UD= Specific Device Code M = Date Code

## **ORDERING INFORMATION**

| Device     | Package | Shipping                       |
|------------|---------|--------------------------------|
| EMA6DXV5T1 | SOT-553 | 4 mm pitch<br>4000/Tape & Reel |
| EMA6DXV5T5 | SOT-553 | 2 mm pitch<br>8000/Tape & Reel |

**Preferred** devices are recommended choices for future use and best overall value.

## EMA6DXV5T1, EMA6DXV5T5

## **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                   | Symbol               | Min  | Тур | Max  | Unit |  |
|--------------------------------------------------------------------------------------------------|----------------------|------|-----|------|------|--|
| OFF CHARACTERISTICS                                                                              |                      |      |     |      |      |  |
| Collector–Base Cutoff Current $(V_{CB} = 50 \text{ V}, I_E = 0)$                                 | Ісво                 | _    | _   | 100  | nAdc |  |
| Collector–Emitter Cutoff Current $(V_{CE} = 50 \text{ V}, I_B = 0)$                              | ICEO                 | _    | _   | 500  | nAdc |  |
| Emitter–Base Cutoff Current $(V_{EB} = 6.0 \text{ V, } I_{C} = 0)$                               | I <sub>EBO</sub>     | -    | -   | 0.2  | mAdc |  |
| Collector–Base Breakdown Voltage ( $I_C = 10 \mu A, I_E = 0$ )                                   | V <sub>(BR)CBO</sub> | 50   | -   | -    | Vdc  |  |
| Collector–Emitter Breakdown Voltage (Note 3) (I <sub>C</sub> = 2.0 mA, I <sub>B</sub> = 0)       | V <sub>(BR)CEO</sub> | 50   | _   | -    | Vdc  |  |
| ON CHARACTERISTICS (Note 3)                                                                      |                      |      |     |      |      |  |
| DC Current Gain<br>(V <sub>CE</sub> = 10 V, I <sub>C</sub> = 5.0 mA)                             | h <sub>FE</sub>      | 160  | 350 | -    |      |  |
| Collector–Emitter Saturation Voltage (I <sub>C</sub> = 10 mA, I <sub>B</sub> = 1.0 mA)           | V <sub>CE(sat)</sub> | -    | _   | 0.25 | Vdc  |  |
| Output Voltage (on) $(V_{CC} = 5.0 \text{ V}, V_B = 3.5 \text{ V}, R_L = 1.0 \text{ k}\Omega)$   | V <sub>OL</sub>      | -    | _   | 0.2  | Vdc  |  |
| Output Voltage (off) $(V_{CC} = 5.0 \text{ V}, V_B = 0.25 \text{ V}, R_L = 1.0 \text{ k}\Omega)$ | V <sub>OH</sub>      | 4.9  | _   | -    | Vdc  |  |
| Input Resistor                                                                                   | R1                   | 32.9 | 47  | 61.1 | kΩ   |  |

<sup>3.</sup> Pulse Test: Pulse Width < 300  $\mu$ s, Duty Cycle < 2.0%



Figure 1. Derating Curve

## EMA6DXV5T1, EMA6DXV5T5

## INFORMATION FOR USING THE SOT-553 SURFACE MOUNT PACKAGE

## MINIMUM RECOMMENDED FOOTPRINT FOR SURFACE MOUNTED APPLICATIONS

Surface mount board layout is a critical portion of the total design. The footprint for the semiconductor packages must be the correct size to insure proper solder connection

interface between the board and the package. With the correct pad geometry, the packages will self align when subjected to a solder reflow process.



SOT-553 POWER DISSIPATION

The power dissipation of the SOT–553 is a function of the pad size. This can vary from the minimum pad size for soldering to a pad size given for maximum power dissipation. Power dissipation for a surface mount device is determined by  $T_{J(max)}$ , the maximum rated junction temperature of the die,  $R_{\theta JA}$ , the thermal resistance from the device junction to ambient, and the operating temperature,  $T_A$ . Using the values provided on the data sheet for the SOT–553 package,  $P_D$  can be calculated as follows:

$$P_D = \frac{T_{J(max)} - T_A}{R_{\theta JA}}$$

The values for the equation are found in the maximum ratings table on the data sheet. Substituting these values into the equation for an ambient temperature  $T_A$  of 25°C, one can calculate the power dissipation of the device which in this case is 150 milliwatts.

$$P_D = \frac{150^{\circ}C - 25^{\circ}C}{833^{\circ}C/W} = 150 \text{ milliwatts}$$

The 833°C/W for the SOT-553 package assumes the use of the recommended footprint on a glass epoxy printed circuit board to achieve a power dissipation of 150 milliwatts. There are other alternatives to achieving higher power dissipation from the SOT-553 package. Another alternative would be to use a ceramic substrate or an aluminum core board such as Thermal Clad<sup>®</sup>. Using a board material such as Thermal Clad, an aluminum core board, the power dissipation can be doubled using the same footprint.

#### **SOLDERING PRECAUTIONS**

The melting temperature of solder is higher than the rated temperature of the device. When the entire device is heated to a high temperature, failure to complete soldering within a short time could result in device failure. Therefore, the following items should always be observed in order to minimize the thermal stress to which the devices are subjected.

- Always preheat the device.
- The delta temperature between the preheat and soldering should be 100°C or less.\*
- When preheating and soldering, the temperature of the leads and the case must not exceed the maximum temperature ratings as shown on the data sheet. When using infrared heating with the reflow soldering method, the difference shall be a maximum of 10°C.
- The soldering temperature and time shall not exceed 260°C for more than 10 seconds.
- When shifting from preheating to soldering, the maximum temperature gradient shall be 5°C or less.
- After soldering has been completed, the device should be allowed to cool naturally for at least three minutes.
   Gradual cooling should be used as the use of forced cooling will increase the temperature gradient and result in latent failure due to mechanical stress.
- Mechanical stress or shock should not be applied during cooling.
- \* Soldering a device without preheating can cause excessive thermal shock and stress which can result in damage to the device.

Thermal Clad is a registered trademark of the Bergquist Company.



SOT-553, 5 LEAD CASE 463B **ISSUE C** 

**DATE 20 MAR 2013** 



## **RECOMMENDED SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## NOTES:

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETERS

  3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH
  THICKNESS: MINIMUM LEAD THICKNESS IS THE MINIMUM
  THICKNESS OF BASE MATERIAL.

|     | MILLIMETERS |          |      | INCHES    |       |       |
|-----|-------------|----------|------|-----------|-------|-------|
| DIM | MIN         | NOM      | MAX  | MIN       | NOM   | MAX   |
| Α   | 0.50        | 0.55     | 0.60 | 0.020     | 0.022 | 0.024 |
| b   | 0.17        | 0.22     | 0.27 | 0.007     | 0.009 | 0.011 |
| С   | 0.08        | 0.13     | 0.18 | 0.003     | 0.005 | 0.007 |
| D   | 1.55        | 1.60     | 1.65 | 0.061     | 0.063 | 0.065 |
| E   | 1.15        | 1.20     | 1.25 | 0.045     | 0.047 | 0.049 |
| е   |             | 0.50 BSC |      | 0.020 BSC |       |       |
| L   | 0.10        | 0.20     | 0.30 | 0.004     | 0.008 | 0.012 |
| He  | 1.55        | 1.60     | 1.65 | 0.061     | 0.063 | 0.065 |

## **GENERIC MARKING DIAGRAM\***



XX = Specific Device Code

M = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| STYLE 1:                             | STYLE 2:                    | STYLE 3:                    | STYLE 4:                   | STYLE 5:                  |
|--------------------------------------|-----------------------------|-----------------------------|----------------------------|---------------------------|
| PIN 1. BASE                          | PIN 1. CATHODE              | PIN 1. ANODE 1              | PIN 1. SOURCE 1            | PIN 1. ANODE              |
| 2. EMITTER                           | 2. COMMON ANODE             | 2. N/C                      | 2. DRAIN 1/2               | <ol><li>EMITTER</li></ol> |
| 3. BASE                              | <ol><li>CATHODE 2</li></ol> | 3. ANODE 2                  | <ol><li>SOURCE 1</li></ol> | 3. BASE                   |
| 4. COLLECTOR                         | <ol><li>CATHODE 3</li></ol> | <ol><li>CATHODE 2</li></ol> | 4. GATE 1                  | 4. COLLECTOR              |
| <ol><li>COLLECTOR</li></ol>          | <ol><li>CATHODE 4</li></ol> | <ol><li>CATHODE 1</li></ol> | 5. GATE 2                  | <ol><li>CATHODE</li></ol> |
|                                      |                             |                             |                            |                           |
| STYLE 6:                             | STYLE 7:                    | STYLE 8:                    | STYLE 9:                   |                           |
| PIN 1. EMITTER 2                     | PIN 1. BASE                 | PIN 1. CATHODE              | PIN 1. ANODE               |                           |
| 2. BASE 2                            | 2. EMITTER                  | 2. COLLECTOR                | <ol><li>CATHODE</li></ol>  |                           |
| <ol><li>EMITTER 1</li></ol>          | 3. BASE                     | 3. N/C                      | 3. ANODE                   |                           |
| <ol> <li>COLLECTOR 1</li> </ol>      | 4. COLLECTOR                | 4. BASE                     | 4. ANODE                   |                           |
| <ol><li>COLLECTOR 2/BASE 1</li></ol> | <ol><li>COLLECTOR</li></ol> | <ol><li>EMITTER</li></ol>   | 5. ANODE                   |                           |

| DOCUMENT NUMBER: | 98AON11127D               |                                                                      | Electronic versions are uncontrolled except w | ' |
|------------------|---------------------------|----------------------------------------------------------------------|-----------------------------------------------|---|
| STATUS:          | ON SEMICONDUCTOR STANDARD | accessed directly from the Document versions are uncontrolled except | ' '                                           |   |
| NEW STANDARD:    |                           | "CONTROLLED COPY" in red.                                            |                                               |   |
| DESCRIPTION:     | SOT-553, 5 LEAD           |                                                                      | PAGE 1 OF 2                                   |   |



| <b>DOCUMENT</b> | NUMBER: |
|-----------------|---------|
| 98AON11127      | 'D      |

PAGE 2 OF 2

| ICCLIE | DEVICION                                                                    | DATE        |
|--------|-----------------------------------------------------------------------------|-------------|
| ISSUE  | REVISION                                                                    | DATE        |
| Α      | ADDED STYLES 3-9. REQ. BY D. BARLOW                                         | 11 NOV 2003 |
| В      | ADDED NOMINAL VALUES AND UPDATED GENERIC MARKING DIAGRAM. REQ. BY HONG XIAO | 27 MAY 2005 |
| С      | UPDATED DIMENSIONS D, E, AND HE. REQ. BY J. LETTERMAN.                      | 20 MAR 2013 |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |
|        |                                                                             |             |

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights or the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales