



# **ISO100**

# **Optically-Coupled Linear ISOLATION AMPLIFIER**

### **FEATURES**

- $\bullet$  **EASY TO USE, SIMILAR TO AN OP AMP VOUT/IIN = R<sup>F</sup> , Current Input VOUT/VIN = R<sup>F</sup> /RIN, Voltage Input**
- ● **100% TESTED FOR BREAKDOWN: 750V Continuous Isolation Voltage**
- ● **ULTRA-LOW LEAKAGE: 0.3**µ**A, max, at 240V/60Hz**
- ● **WIDE BANDWIDTH: 60kHz**
- ● **18-PIN DIP PACKAGE**

## **DESCRIPTION**

The ISO100 is an optically-coupled isolation amplifier. High accuracy, linearity, and time-temperature stability are achieved by coupling light from an LED back to the input (negative feedback) as well as forward to the output. Optical components are carefully matched and the amplifier is actively laser-trimmed to assure excellent tracking and low offset errors.

The circuit acts as a current-to-voltage converter with a minimum of 750V (2500V test) between input and output terminals. It also effectively breaks the galvanic connection between input and output commons as indicated by the ultra-low 60Hz leakage current of 0.3µA at 250V. Voltage input operation is easily achieved by using one external resistor.

Versatility along with outstanding DC and AC performance provide excellent solutions to a variety of challenging isolation problems. For example, the ISO100 is capable of operating in many modes, including: noninverting (unipolar and bipolar) and inverting (unipolar and bipolar) configurations. Two precision current sources are provided to accomplish bipolar operation. Since these are not required for unipolar operation, they are available for external use (see Applications section).

## **APPLICATIONS**

- ● **INDUSTRIAL PROCESS CONTROL Transducer Sensing (Thermocouples, RTD, Pressure Bridges) 4mA to 20mA Loops Motor and SCR Control Ground Loop Elimination**
- ● **BIOMEDICAL MEASUREMENTS**
- ● **TEST EQUIPMENT**
- ● **DATA ACQUISITION**

Designs using the ISO100 are easily accomplished with relatively few external components. Since  $V_{OUT}$ of the ISO100 is simply  $I_{IN}R_F$ , gains can be changed by altering one resistor value. In addition, the ISO100 has sufficient bandwidth (DC to 60kHz) to amplify most industrial and test equipment signals.



**International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132**

# **SPECIFICATIONS**

### **ELECTRICAL**

At  $T_A$  = +25°C and  $\pm V_{CC}$  = 15VDC, unless otherwise specified.





## **SPECIFICATIONS (CONT)**

### **ELECTRICAL**

At T<sub>A</sub> = +25°C and  $\pm$ V<sub>CC</sub> = 15VDC, unless otherwise specified.



✻ Same as ISO100AP.

NOTES: (1) See Typical Performance Curves for temperature effects. (2) See Theory of Operation section for definitions. For dB see Ex. 2, CM and HV errors. (3) Nonlinearity is the peak deviation from a "best fit" straight line expressed as a percent of full scale output. (4) Bipolar offset current includes effects of reference current mismatch and unipolar offset current.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



### **PIN CONFIGURATION**



### **ORDERING INFORMATION**



### **ABSOLUTE MAXIMUM RATINGS**



### **PACKAGE INFORMATION**



NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

### **ELECTROSTATIC DISCHARGE SENSITIVITY A**

**EXECUTE AND THE CONSTRUCTED STATES** OF TRANSPORTANT Appropriate precautions. Failure to observe proper handling This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with

ISO100BP 18-Pin Bottom-Braze DIP –25°C to +85°C 57.94 45.02 36.22 ESD damage can range from subtle performance degrada- $\text{ISO 100CP}$  | 18-Pin Bottom-Braze DIP |  $\text{S0 100}$  -25°C to +85°C | ion to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



# **TYPICAL PERFORMANCE CURVES**

At  $T_A$  = +25°C,  $\pm V_{CC}$  = 15VDC, unless otherwise specified.





 BIPOLAR INPUT STAGE SUPPLY CURRENT vs INPUT CURRENT 10 5 Supply Current (mA) Supply Current (mA)  $+\mathsf{V}_{\mathsf{CC}}$ 0  $-V_{\text{CC}}$ –5 –10 –20
 20
0
–10
 10 l<sub>in</sub> (µA)











# **TYPICAL PERFORMANCE CURVES (CONT)**

At  $T_A$  = +25°C,  $\pm V_{CC}$  = 15VDC, unless otherwise specified.





![](_page_5_Figure_4.jpeg)

NOTES:  $V_T$  and  $T_T$  approximate the threshold for the indicated gain shift. This is caused by the properties of the optical cavity.

 $V_{IM}$  = Isolation-Mode Voltage  $V_T =$ Threshold Voltage  $T_T$  = Threshold Temperature

T<sub>T</sub> ≈ +65°C, V<sub>T</sub> ≈ 200VDC. Shift does<br>not occur fo AC voltages.

![](_page_5_Picture_8.jpeg)

![](_page_5_Figure_9.jpeg)

### **THEORY OF OPERATION**

The ISO100 is fundamentally a unity gain current amplifier intended to transfer small signals between electrical circuits separated by high voltages or different references. In most applications, an output voltage is obtained by passing the output current through the feedback resistor  $(R_F)$ .

The ISO100 uses a single light emitting diode (LED) and a pair of photodiode detectors coupled together to isolate the output signal from the input.

Figure 1 shows a simplified diagram of the amplifier.  $I_{REF1}$ and  $I_{REF2}$  are required only for bipolar operation to generate a midscale reference. The LED and photodiodes  $(D_1 \text{ and } D_2)$ are arranged such that the same amount of light falls on each photodiode. Thus, the currents generated by the diodes match very closely. As a result, the transfer function depends upon optical match rather than absolute performance. Laser-trimming of the components improves matching and enhances accuracy, while negative feedback improves linearity. Negative feedback around  $A_1$  occurs through the optical path formed by the LED and  $D_1$ . The signal is transferred across the isolation barrier by the matched light path to  $D_2$ .

The overall isolation amplifier is noninverting (a positive going input produces a positive going output).

## **INSTALLATION AND OPERATING INSTRUCTIONS**

### **UNIPOLAR OPERATION**

In Figure 1, assume a current,  $I_{IN}$ , flows out of the ISO100  $(I_{IN})$  must be negative in unipolar operation). This causes the voltage at pin 15 to decrease. Because the amplifier is inverting, the output of  $A_1$  increases, driving current through

the LED. As the LED light output increases,  $D_1$  responds by generating an increasing current. The current increases until the sum of the currents in and out of the input node (–Input to  $A_1$ ) is zero. At that point, the negative feedback through  $D_1$  has stabilized the loop, and the current  $I_{D1}$  equals the input current plus the bias current. As a result, no bias current flows in the source. Since  $D_1$  and  $D_2$  are matched  $(I_{D1} = I_{D2})$ ,  $I_{IN}$  is replicated at the output via  $D_2$ . Thus,  $A_1$ functions as a unity-gain current amplifier, and  $A_2$  is a current-to-voltage converter, as described below.

Current produced by  $D_2$  must either flow into  $A_2$  or  $R_F$ . Since  $A_2$  is designed for low bias current (≈10nA), almost all of the current flows through  $R_F$  to the output. The output voltage then becomes:

$$
V_{O} = (I_{D2})R_{F} = (I_{D1} \pm I_{OS})R_{F} \approx -(-I_{IN})R_{F} = I_{IN}R_{F}
$$
 (1)

where,  $I_{OS}$  is the difference between  $A_1$  and  $A_2$  bias currents. For input voltage operation  $I_{IN}$  can be replaced by a voltage source  $(V_{IN})$  and series resistor  $(R_{IN})$ , since the summing node of the op amp is essentially at ground. Thus,  $I_{IN}$  =  $V_{IN}/R_{IN}$ .

Unipolar operation does have some constraints, however. In this mode the input current must be negative so as to produce a positive output voltage from  $A_1$  to turn the LED on. A current more negative than 20nA is necessary to keep the LED turned on and the loop stabilized. When this condition is not met, the output may be indeterminant. Many sensors generate unidirectional signals, e.g., photoconductive and photodiode devices, as well as some applications of thermocouples. However, other applications do require bipolar operation of the ISO100.

### **BIPOLAR OPERATION**

To activate the bipolar mode, reference currents as shown in Figure 1 are attached to the input nodes of the op amps. The input stage stabilizes just as it did in unipolar operation.

![](_page_6_Figure_15.jpeg)

FIGURE 1. Simplified Block Diagram of the ISO100.

![](_page_6_Picture_17.jpeg)

Assuming  $I_{IN} = 0$ , the photodiode has to supply all the  $I_{REF1}$ current. Again, due to symmetry,  $I_{D1} = I_{D2}$ . Since the two references are matched, the current generated by  $D_2$  will equal  $I_{REF2}$ . This results in no current flow in  $R_F$ , and the output voltage will be zero. When  $I_{IN}$  either adds or subtracts current from the input node, the current  $D_1$  will adjust to satisfy  $I_{D1} = I_{IN} + I_{REF1}$ . Because  $I_{REF1}$  equals  $I_{REF2}$  and  $I_{D1}$ equals  $I_{D2}$ , a current equal to  $I_{IN}$  will flow in  $R_F$ . The output voltage is then  $V_O = I_{IN}R_F$ . The range of allowable  $I_{IN}$  is limited. Positive  $I_{IN}$  can be as large as  $I_{REF1}$  (10.5µA, min). At this point,  $D_1$  supplies no current and the loop opens. Negative  $I_{IN}$  can be as large as that generated by  $D_1$  with maximum LED output (recommended 10µA, max).

#### **DC ERRORS**

Errors in the ISO100 take the form of offset currents and voltages plus their drifts with temperature. These are shown in Figure 2.

 $A_1$  *and*  $A_2$ — assumed to be ideal amplifiers.

*VOSO and VOSI—*the input offset voltages of the output and input stage, respectively.  $V_{OSO}$  appears directly at the output, but,  $V_{OSI}$  appears at the output as

$$
V_{OSI} \frac{R_F}{R_{IN}} , \qquad (1)
$$

see equation (2).

 $I_{OS}$ —the offset current. This is the current at the input necessary to make the output zero. It is equal to the combined effect of the difference between the bias currents of  $A_1$  and  $A_2$  and the matching errors in the optical components in the unipolar mode.

*IREF1 and IREF2—*reference currents that, when connected to the inputs, enable bipolar operation. The two currents are trimmed, in the bipolar mode, to minimize the I<sub>OS BIPOLAR</sub> error.

*ID1 and ID2—*currents generated by each photodiode in response to the light from the LED.

*Ae—*gain error.

$$
A_e = | \text{ Ideal gain/Actual gain } | - 1
$$

The output then becomes:

$$
V_{\text{OUT}} = R_{\text{F}}[(\frac{V_{\text{IN}} \pm V_{\text{OS}}}{R_{\text{IN}}} - I_{\text{REF1}} \pm I_{\text{OS}})(1 + A_{\text{e}}) + I_{\text{REF2}}]
$$
(2)

The total input referred offset voltage of the ISO100 can be simplified in the unipolar case by assuming that  $A_e = 0$  and  $V_{IN} = 0$ :

$$
V_{\text{OUT}} \approx R_{\text{F}} \left[ \frac{\pm V_{\text{OSI}}}{R_{\text{IN}}} \pm I_{\text{OS UNIPOLAR}} \right] \pm V_{\text{OSO}} \tag{3}
$$

This voltage is then referred back to the input by dividing by  $R_{F}/R_{IN}.$ 

 $V_{OS (RTI)} = (\pm V_{OSI}) \pm R_{IN} (I_{OS UNIPOLAR}) + V_{OSO} / (R_{F}/R_{IN})$ (4)

**Example 1.** Refer to Figure 2 and Electrical Specifications Table.

Given: I<sub>OS BIPOLAR</sub> = +35nA  
\n
$$
R_{IN} = 100k\Omega
$$
\n
$$
R_F = 1M\Omega \text{ (gain} = 10)
$$
\n
$$
V_{OSI} = +200\mu V
$$
\n
$$
V_{OSO} = +200\mu V
$$

Find: The total offset voltage error referred to the input and output when  $V_{IN} = 0V$ .

$$
V_{OS}
$$
 total RTI

$$
= \{ [\pm V_{OSI} \pm R_{IN} (I_{OS BIPOLAR}) - R_{IN} (I_{REF 1})]
$$

- $[1 + A_e] + R_{IN} I_{REF 2} \pm V_{OSO} / (R_F / R_{IN})$
- $=$  {[+200μV + 100kΩ (35nA) 100kΩ (12.5μA)]  $[1.02] + 100k\Omega$  (12.5µA]} + 200µV/(1MΩ/100kΩ)  $= \{[0.2mV + 3.5mV - 1.25V]$  $[1.02] + 1.25V$  + 0.02mV

$$
=-21.2\mathrm{mV}
$$

 $V_{OS}$  total RTO

$$
= V_{OS} \text{ total RTI} \times R_{F} / R_{IN}
$$

$$
=-21.2 \text{mV} \times 10
$$

$$
=-212mV
$$

![](_page_7_Figure_30.jpeg)

FIGURE 2. Circuit Model for DC Errors in the ISO100.

![](_page_7_Picture_32.jpeg)

NOTE: This error is dominated by  $I_{OS BIPOLAR}$  and the reference current times the gain error (which appears as an offset). The error for unipolar operation is much lower. The error due to offset current can be zeroed using circuits shown in Figures 6 and 7. The gain error is adjusted by trimming either  $R_F$  or  $R_{IN}$ .

### **COMMON-MODE AND HIGH VOLTAGE ERRORS**

Figure 3 shows a model of the ISO100 that can be used to analyze common-mode and high voltage behavior.

![](_page_8_Figure_3.jpeg)

FIGURE 3. High Voltage Error Model.

### **Definitions of CMR and IMR**

 $I_{OS}$  is defined as the input current required to make the ISO100's output zero. CMRR and IMRR in the ISO100 are expressed as conductances. CMRR defines the relationship between a change in the applied common-mode voltage  $(V<sub>CM</sub>)$  and the change in  $I<sub>OS</sub>$  required to maintain the amplifier's output at zero:

$$
CMRR (I-mode) = \Delta I_{OS} / \Delta V_{CM} \text{ in } nA/V
$$
 (5)

CMRR (V-mode) = 
$$
\left[\frac{\Delta I_{OS}}{\Delta V_{CM}}\right] R_{IN} = \frac{\Delta V_{ERR CM}}{\Delta V_{CM}}
$$
 in V/V (6)

IMRR defines the relationship between a change in the applied isolation mode voltage  $(V_{IM})$  and the change in  $I_{OS}$ required to maintain the amplifier's output to zero:

$$
IMRR (I-mode) = \frac{\Delta I_{OS}}{\Delta V_{IM}} \text{ in } pA/V
$$
 (7)

IMRR (V-mode) = 
$$
\left[\frac{\Delta I_{OS}}{\Delta V_{IM}}\right] R_{IN} = \frac{\Delta V_{ERR IM}}{\Delta V_{IM}}
$$
 in V/V (8)

CMRR and IMRR in V/V are a function of  $R_{IN}$ .

 $V_{IM}$  is the voltage between input common and output common.

**VCM** is the common-mode voltage (noise that is present on both input lines, typically 60Hz).

**VERR** is the equivalent error signal, applied in series with the input voltage, which produces an output error identical to that produced by application of  $V_{CM}$  and  $V_{IM}$ .

**CMRR and IMRR** are the common-mode and isolationmode rejection ratios, respectively.

**Total Capacitance**  $(C_1$  and  $C_2$ ) is distributed along the isolation barrier. Most of the capacitance is coupled to low impedance or noncritical nodes and affects only the leakage current. Only a small capacitance  $(C_2)$  couples to the input of the second stage, and contributes to IMRR.

**Example 2.** Refer to Figure 3 and Electrical Specification Table.

Given: 
$$
V_{CM} = 1
$$
VAC peak at 60Hz,  $V_{IM} = 200$ VDC,  
CMRR = 3nA/V, IMRR = 5pA/V,  
 $R_{IN} = 100$ kΩ,  $R_F = 1$ MΩ  
(Gain = 10)

Find: The error voltage referred to the input and output when  $V_{IN} = 0V$ 

$$
V_{ERR RTI} = (V_{CM})(CMRR)(R_{IN}) + (V_{IM})(IMRR)(R_{IN})
$$
  
= 1V (3nA/V)(100kΩ)  
+ 200V (5pA/V)(100kΩ)  
= 0.3mV + 0.1mV  
= 0.4mV

 $V_{\text{ERR RTO}}$  =  $V_{\text{ERR RTI}}$  ( $R_{\text{F}}/R_{\text{IN}}$ )

 $= 0.4$ mV (10)  $=4mV$  (with DC IMRR)

NOTE: This error is dominated by the CMRR term.

For purposes of comparing CMRR and IMRR directly with **dB specifications**, the following calculations can be performed:

CMRR in V/V = CMRR (I-mode)(RIN) = 3nA/V (100kΩ) = 0.3mV/V CMR = 20 LOG (0.3mV/V) = –70dB at 60Hz IMRR in V/V = IMRR (I-mode)(RIN) = 5pA/V(100kΩ) = 0.5µV/V

IMR = 20 LOG (0.5 x  $10^{-6}$ V/V) = -126dB at DC

### **Example 3.**

In Example 3,  $V_{IM}$  is an AC signal at 60Hz and

$$
IMRR = \frac{400pA}{V}
$$

$$
V_{ERR RTI} = V_{ERR CM} + V_{ERR IM}
$$
  
= 0.3mV + 200V (400pAV)(100kΩ)  
= 8.3mV

 $V_{ERR RTO} = 83mV$  (with AC IMRR)

![](_page_8_Picture_34.jpeg)

#### **Example 4.**

Given: Total error RTO from Examples 1 and 3 as 378mV worst case.

Find: Percent error of +10V full scale output

% Error = 
$$
\frac{V_{ERR \text{ TOTAL}}}{V_{FS}} \times 100\%
$$

$$
= \frac{378 \text{mV}}{10 \text{V}} \times 100\%
$$

$$
= 3.78\%
$$

#### **NOISE ERRORS**

Noise errors in the unipolar mode are due primarily to the optical cavity. When the full 60kHz bandwidth is not needed, the output noise of the ISO100 can be limited by either a capacitor,  $C_F$ , in the feedback loop or by a low-pass filter following the output. This is shown in Figure 4. Noise in the bipolar mode is due primarily to the reference current sources, and can be reduced by the low-pass filters shown in Figure 5.

![](_page_9_Figure_6.jpeg)

FIGURE 4. Two Circuit Techniques for Reducing Noise in the Unipolar Mode.

![](_page_9_Figure_8.jpeg)

FIGURE 5. Circuit Techniques for Reducing Noise from the Current Sources in the Bipolar Mode.

#### **OPTIONAL ADJUSTMENTS**

**There are two major sources of offset error:** offset voltage and offset current.  $V_{OSI}$  and  $V_{OSO}$  of the input and output amplifiers can be adjusted independently using external potentiometers. An example is shown in Figure 17. Note that  $V_{OSO}$  (500 $\mu$ V, max) appears directly at the output, but  $V_{OSI}$ appears at the output multiplied by gain  $(R_F/R_{IN})$ . In general,  $V_{OS}$  is small compared to the effect of  $I_{OS}$  (see Example 1). To adjust for  $I_{OS}$  use a circuit which intentionally unbalances the offset in one direction and then allows for adjustment back to zero.

Figure 6 shows how to adjust unipolar errors at zero input. The unipolar amplifier can be used down to zero input if it is made to be "slightly bipolar." By sampling the reference current with  $R_5$  and  $R_6$ , the minimum current required to keep the input stage in the linear region of operation can be established.  $R_7$  and  $R_8$  are adjusted to cancel the offset created in the input stage. This brings the output to zero, when the input is zero. Although the amplifier can now operate down to zero input voltage, it has only a small portion of the current drain and noise that the true bipolar configuration would have.

Adjusting the bipolar errors is illustrated in Figure 7. Each of the errors are adjusted in turn. With  $V_{IN}$  = "open,",  $I_{OS}$  is trimmed by adjusting  $R_{10}$  to make the output zero.  $R_G$  is then adjusted to trim the gain error. The effects of offset voltage are removed by adjusting  $R_{14}$ .

![](_page_9_Figure_14.jpeg)

FIGURE 6. Adjusting the Unipolar Amplifier Errors at Zero Input.

![](_page_10_Figure_0.jpeg)

FIGURE 7. Adjusting the Bipolar Errors.

### **BASIC CIRCUIT CONNECTIONS**

![](_page_10_Figure_3.jpeg)

FIGURE 8. Unipolar Noninverting.

![](_page_10_Figure_5.jpeg)

FIGURE 9. Bipolar Noninverting.

![](_page_10_Figure_7.jpeg)

FIGURE 10. Unipolar Inverting.

![](_page_10_Figure_9.jpeg)

FIGURE 11. Bipolar Inverting.

## **APPLICATION INFORMATION**

The small size, low offset and drift, wide bandwidth, ultralow leakage, and low cost, make the ISO100 ideal for a variety of isolation applications. The basic mode of operation of the ISO100 will be determined by the type of signal and application.

Major points to consider when designing circuits with the ISO100.

- 1. Input Common (pin 18) and –In (pin 17) should be grounded through separate lines. The Input Common can carry a large DC current and may cause feedback to the signal input.
- 2. Use shielded or twisted pair cable at the input for long lines.
- 3. Care should be taken to minimize external capacitance across the isolation barrier.

![](_page_10_Picture_17.jpeg)

- 4. The distance across the isolation barrier, between external components and conductor patterns, should be maximized to reduce leakage and arcing.
- 5. Although not an absolute requirement, the use of conformally-coated printed circuit boards is recommended.
- 6. When in the unipolar mode, the reference currents (pins 8 and 16) must be terminated.  $I_{IN}$  should be greater than 20nA to keep internal LED on.
- 7. The noise contribution of the reference currents will cause the bipolar mode to be noisier than the unipolar mode.
- 8. The maximum output voltage swing is determined by  $I_{IN}$ and  $R_F$ .

$$
V_{SWING} = I_{IN MAX} X R_F
$$

9. A capacitor (about 3pF) can be connected across  $R_F$  to compensate for peaking in the frequency response. The peaking is caused by the pole generated by  $R_F$  and the capacitance at the input of the output amplifier.

Figure 12 through 18 show applications of the ISO100.

![](_page_11_Figure_8.jpeg)

FIGURE 12. Two-Port Isolation Photodiode Amplifier Unipolar.

![](_page_11_Figure_10.jpeg)

FIGURE 13. Precision Bridge Isolation Amplifier (Unipolar).

![](_page_11_Picture_12.jpeg)

![](_page_12_Figure_0.jpeg)

FIGURE 14. Three-Port Isolation Thermocouple Amplifier (Bipolar).

![](_page_12_Figure_2.jpeg)

FIGURE 15. Isolated Test Equipment Amplifier (Unipolar with Offsetting).

![](_page_12_Figure_4.jpeg)

![](_page_12_Picture_6.jpeg)

![](_page_13_Figure_0.jpeg)

FIGURE 17. Four-Port Isolated Summing Amplifier (Unipolar).

![](_page_13_Picture_2.jpeg)

![](_page_14_Figure_0.jpeg)

FIGURE 18. Multiple Channel Isolation Amplifier (Bipolar) with Programmable Gain (useful in data acquisition systems).

![](_page_14_Picture_2.jpeg)

### **PACKAGING INFORMATION**

![](_page_15_Picture_108.jpeg)

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

![](_page_16_Picture_163.jpeg)

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright 2003, Texas Instruments Incorporated