# SN54196, SN54197, SN54LS196, SN54LS197, SN54S196, SN54S197, SN74196, SN74197, SN74LS196, SN74LS197, SN74S196, SN74S197, SN74S197, SN74S196, SN74S197, SN74S197, SN74S197, SN74S197, SN74S197, SN74S198, SN74S197, SN74S198, SN74S197, SN74S198, SN74S197, SN74S198, SN74S197, SN74S198, SN74S197, SN54S198, SN54S197, SN54S198, SN55S198, SN54S198, SN55S198, SN55S198, SN55S198, SN55S198, SN55S1

**SDLS077** 

OCTOBER 1976-REVISED MARCH 1988

- Performs BCD, Bi-Quinary, or Binary Counting
- Fully Programmable
- Fully Independent Clear Input
- Input Clamping Diodes Simplify System Design
- Output Q<sub>A</sub> Maintains Full Fan-out Capability In Addition to Driving Clock-2 Input

| TYPES          | GUARAI<br>COUNT FRI |          | TYPICAL           |
|----------------|---------------------|----------|-------------------|
|                | CLOCK 1             | CLOCK 2  | POWER DISSIPATION |
| 196, 197       | 0-50 MHz            | 0-25 MHz | 240 mW            |
| 'LS196, 'LS197 | 0-30 MHz            | 0-15 MHz | Wm 08             |
| '\$196, 'S197  | 0-100 MHz           | 0-50 MHz | 375 mW            |

#### description

These high-speed monolithic counters consist of four d-c coupled, master-slave flip-flops, which are internally interconnected to provide either a divide-by-two and a divide-by-five counter ('196, 'LS196, 'S196) or a divide-by-two and a divide-by-eight counter ('197, 'LS197, 'S197). These four counters are fully programmable; that is, the outputs may be preset to any state by placing a low on the count/load input and entering the desired data at the data inputs. The outputs will change to agree with the data inputs independent of the state of the clocks.

During the count operation, transfer of information to the outputs occurs on the negative-going edge of the clock pulse. These counters feature a direct clear which when taken low sets all outputs low regardless of the states of the clocks.

These counters may also be used as 4-bit latches by using the count/load input as the strobe and entering data at the data inputs. The outputs will directly follow the data inputs when the count/load is low, but will remain unchanged when the count/load is high and the clock inputs are inactive.

All inputs are diode-clamped to minimize transmission-line effects and simplify system design. These circuits are compatible with most TTL logic families. Series 54, 54LS, and 54S circuits are characterized for operation over the full military temperature range of  $-55^{\circ}$ C to 125°C; Series 74, 74LS, and 74S circuits are characterized for operation from 0°C to 70°C.

SN54196, SN54LS196, SN54S196, SN54197, SN54LS197, SN64S197...J OR W PACKAGE SN74196, SN74197...N PACKAGE SN74LS196, SN74S196, SN74LS197, SN74S197...D OR N PACKAGE (TOP VIEW)

| LOAD []       | U14D VCC       |
|---------------|----------------|
| <b>Q</b> C □2 | 13 CLR         |
| C □3          | 12 QD          |
| A □4          | ם 🗘 וי         |
| Ω⊿ □5         | 10ДВ           |
| CLK 2 6       | <b>a</b> Ω [[e |
| GND 🗖 7       | 8 CLK 1        |

\$N54L\$196, \$N54\$196, \$N54L\$197, \$N54\$197...FK PACKAGE (TOP VIEW)



NC - No internal connection

#### logic symbols<sup>†</sup>

'197, 'LS197, 'S197 '196, 'LS196, 'S196 LOAD (1) CLR (13) CLR 1131 CT - 0 CLK1 (8) (8) DIV2 CLK1 A (4) A (4) QΑ 10 10 CLK2 (6) (6) B (10) -Qa -QR (10) (2) 121 -Qc (3) -ac ·Ωn · an (11)

Pin numbers shown are for D, J, N, and W packages.

<sup>&</sup>lt;sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# SN54196, SN54197, SN54LS196, SN54LS197, SN54S196, SN54S197, SN74196, SN74197, SN74LS196, SN74LS197, SN74S196, SN74S197, SN74S1

## typical count configurations

'196, 'LS196, and 'S196 typical count configurations and function tables are the same as those for '176.

'197, 'LS197, and 'S197 typical count configurations and function tables are the same as those for '177.

## logic diagrams

'196, 'LS196, and 'S196 logic diagrams are the same as those for '176.

'197, 'LS197, and 'S197 logic diagrams are the same as those for '177.

#### schematics of inputs and outputs







# SN54196, SN54197, SN74196, SN74197 50-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1) .    |          |             |     |       |    |   |  |  |  |  |   |    |     |      | 7 V    |
|---------------------------------------|----------|-------------|-----|-------|----|---|--|--|--|--|---|----|-----|------|--------|
| Input voltage                         |          |             |     |       |    | _ |  |  |  |  | _ |    |     | _    | 5.5 V  |
| Interemitter voltage (see Note 2) .   |          |             |     |       |    |   |  |  |  |  |   |    |     |      | 5.5 V  |
| Operating free-air temperature range: | SN54196, | <b>SN54</b> | 197 | Circu | ts |   |  |  |  |  |   | -5 | 5°C | to   | 125°C  |
|                                       | SN74196, | <b>SN74</b> | 197 | Circu | ts | _ |  |  |  |  |   |    | o°  | C to | 5 70°C |
| Storage temperature range             |          |             |     |       |    |   |  |  |  |  |   |    |     |      |        |

NOTES: 1. Voltage values are with respect to network ground terminal.

2. This is the voltage between two emitters of a multiple-emitter transistor. For this circuit, this rating applies between the Clear and Load inputs.

## recommended operating conditions

|                                                |                 | SN54     | 1196, SN | 54197 | SN74     | 196, SN7 | 4197 |     |
|------------------------------------------------|-----------------|----------|----------|-------|----------|----------|------|-----|
|                                                |                 | MIN      | NOM      | MAX   | MIN      | NOM      | MAX  | ואט |
| Supply voltage, VCC                            |                 | 4.5      | 5        | 5.5   | 4.75     | 5        | 5.25 | ٧   |
| High-level output current, IOH                 |                 |          |          | -800  |          |          | -800 | μА  |
| Low-level output current, IOL                  |                 |          |          | 16    |          |          | 16   | mΑ  |
| 0/                                             | Clock-1 input   | 0        |          | 50    | 0        |          | 50   |     |
| Count frequency                                | Clock-2 input   | 0        |          | 25    | 0        |          | 25   | MH: |
|                                                | Clock-1 input   | 10       |          |       | 10       |          |      |     |
| B. C. C. C.                                    | Clock-2 input   | 20       |          |       | 20       |          |      |     |
| Pulse width, tw                                | Clear           | 15       |          |       | 15       |          | •    | ns  |
|                                                | Load            | 20       |          |       | 20       |          |      |     |
| lance baddelen a desa Nova 21                  | High-level data | tw(load) |          |       | tw(load) |          |      |     |
| Input hold time, th (see Nate 3)               | Low-level data  | tw(load) |          |       | tw(foad) |          |      | ns  |
| January and January 1                          | High-level data | 10       |          |       | 10       |          |      | ns  |
| Input setup time, t <sub>su</sub> (see Note 3) | Low-level data  | 15       |          |       | 15       |          |      | 115 |
| Count enable time, ten (see Note 4)            |                 | 20       |          | •     | 20       |          |      | ns  |
| Operating free-air temperature, TA             |                 | -55      | •        | 125   | 0        |          | 70   | Ĵ,C |

- NOTES: 3. Setup and hold times are with respect to the falling edge of the load input.
  - Minimum count enable time is the interval immediately preceding the negative-going edge of the clock pulse during which
    interval the count/load and clear inputs must both be high to ensure counting.

# SN54196, SN54197, SN74196, SN74197 50-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|          | PARAMETER                  | 1               | TEST CONDITIO                                                                                 | AICT. | SN54 | 196, SN     | 74196 | SN54    | 197, SN | 74197 |      |
|----------|----------------------------|-----------------|-----------------------------------------------------------------------------------------------|-------|------|-------------|-------|---------|---------|-------|------|
|          | TATIONIL 121               |                 | TEST COMDITIO                                                                                 | 149 , | MIN  | TYP‡        | MAX   | MIN     | TYP‡    | MAX   | TINU |
| $v_{IH}$ | High-level input voltage   |                 |                                                                                               |       | 2    | <del></del> |       | 2       |         |       | V    |
| VIL      | Low-level input voltage    |                 |                                                                                               |       |      |             | 0.8   |         |         | 0.8   | V    |
| VIK      | Input clamp voltage        |                 | $V_{CC} = MIN, I_1 = -12$                                                                     | mA    |      |             | -1.5  |         |         | -1.5  | V    |
| Vон      | High-level output voltage  | e               | V <sub>CC</sub> = MIN, V <sub>IH</sub> = 2 V<br>V <sub>IL</sub> = 0.8 V, I <sub>OH</sub> = -8 |       | 2.4  | 3.4         |       | 2.4     | 3.4     |       | v    |
| VoL      | Low-level output voltage   | !               | V <sub>CC</sub> = MIN, V <sub>1H</sub> = 2 N<br>V <sub>1L</sub> = 0.8 V, I <sub>OL</sub> = 16 |       |      | 0.2         | 0.4   |         | 0.2     | 0.4   | V    |
| Ч        | Input current at maximu    | m input voltage | V <sub>CC</sub> = MAX, V <sub>1</sub> = 5.5                                                   | V     |      |             | 1     |         |         | 1     | mΑ   |
|          |                            | Data, Load      |                                                                                               |       |      |             | 40    | <b></b> |         | 40    |      |
| IIH      | High-level input current   | Clear, clock 1  | VCC = MAX, VI = 2.4 1                                                                         | /     |      |             | 80    |         |         | 80    | μА   |
|          |                            | Clock 2         | 7                                                                                             |       |      |             | 120   |         |         | 80    | ĺ    |
|          |                            | Data, Load      |                                                                                               |       |      |             | -1.6  |         | -       | -1.6  |      |
| 1        | Law law line in a contract | Clear           | ],,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,                                                       |       |      |             | -3.2  |         |         | -3.2  | İ    |
| ΊL       | Low-level input current    | Clock 1         | VCC = MAX, VI = 0.4 \                                                                         | ,     |      |             | -4.8  |         |         | -4.8  | mΑ   |
|          |                            | Clock 2         | 7                                                                                             |       |      |             | -6.4  |         |         | -3.2  |      |
| laa      | Short-circuit output curr  | ant 8           | V                                                                                             | SN54' | -20  |             | -57   | -20     |         | -57   |      |
| los      | Short-circuit output curr  | ents            | VCC = MAX                                                                                     | SN74' | -18  |             | 57    | -18     |         | -57   | mΑ   |
| Icc      | Supply current             |                 | V <sub>CC</sub> = MAX, See Note                                                               | 5     |      | 48          | 59    |         | 48      | 59    | mΑ   |

NOTE 5: ICC is measured with all inputs grounded and all outputs open.

## switching characteristics, VCC = 5 V, TA = 25°C

| PARAMETER#       | FROM<br>(INPUT) | TO (OUTPUT)                                                       | TEST CONDITIONS         | i       | N5419<br>N7419 |     | l   | N5419<br>N7419 |     | UNIT     |
|------------------|-----------------|-------------------------------------------------------------------|-------------------------|---------|----------------|-----|-----|----------------|-----|----------|
|                  | ,,,,,           | 10011011                                                          |                         | MIN     | TYP            | MAX | MIN | TYP            | MAX | <u> </u> |
| f <sub>max</sub> | Clock 1         | QΑ                                                                |                         | 50      | 70             |     | 50  | 70             |     | MHz      |
| tPLH_            | Clock 1         | Q <sub>A</sub>                                                    |                         |         | 7              | 12  |     | 7              | 12  |          |
| <sup>T</sup> PHL | GIOCK           | QA I                                                              |                         |         | 10             | 15  |     | 10             | 15  | ns       |
| ₹PLH             | Clock 2         | o <sub>B</sub>                                                    |                         |         | 12             | 18  |     | 12             | 18  |          |
| <sup>t</sup> PHL | GIOLK 2         | T.B                                                               |                         | <b></b> | 14             | 21  |     | 14             | 21  | ns       |
| tPLH .           | Clock 2         | 00                                                                |                         |         | 24             | 36  |     | 24             | 36  |          |
| tPHL             | CIDUR 2         | a <sub>C</sub>                                                    | C <sub>L</sub> = 15 pF, |         | 28             | 42  |     | 28             | 42  | ns       |
| ₹PLH             | Clock 2         | Q <sub>D</sub>                                                    | $R_L = 400 \Omega$      |         | 14             | 21  |     | 36             | 54  |          |
| <sup>t</sup> PHL | Clock 2         | 40                                                                | See Note 6              |         | 12             | 18  |     | 42             | 63  | ns       |
| tPLH             | A, B, C, D      | α <sub>A</sub> , α <sub>B</sub> , α <sub>C</sub> , α <sub>D</sub> |                         |         | 16             | 24  |     | 16             | 24  |          |
| tPHL             | А, В, С, В      | αA, αΒ, αC, αĐ                                                    |                         |         | 25             | 38  |     | 25             | 38  | ns       |
| <sup>†</sup> PLH | Load            | Апу                                                               |                         |         | 22             | 33  |     | 22             | 33  |          |
| tPHL             | 2080            |                                                                   |                         |         | 24             | 36  |     | 24             | 36  | ns       |
| <sup>t</sup> PHL | Clear           | Any                                                               |                         |         | 25             | 37  |     | 25             | 37  | ns       |

 $<sup>^{\</sup>text{#f}}$ max = maximum count frequency.

NOTE 6: Load circuit, input conditions, and voltage waveforms are the same as those shown for the '176, '177 except that testing f<sub>max</sub>, V<sub>IL</sub> = 0.3 V.



<sup>&</sup>lt;sup>†</sup>For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>&</sup>lt;sup>‡</sup>All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25 ^{\circ}\text{C}$ .

Not more than one output should be shorted at a time.

<sup>10</sup>A outputs are tested at I<sub>OL</sub> = 16 mA plus the limit value of I<sub>IL</sub> for the clock-2 input. This permits driving the clock-2 input while fanning out to 10 Series 54/74 loads.

tpLH = propagation delay time, low-to-high-level output.

tpHL ≡ propagation delay time, high-to-low-level output.

## SN54LS196, SN54LS197, SN74LS196, SN74LS197 30-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

## schematics of inputs and outputs









## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)      |                   |                    |                |
|---------------------------------------|-------------------|--------------------|----------------|
| Input voltage                         |                   |                    | 5.5 V          |
| Operating free-air temperature range: | SN54LS196, SN54LS | 197 Circuits       | -55°C to 125°C |
| •                                     | SN74LS196, SN74LS | 197 Circuits , , , | 0°C to 70°C    |
| Storage temperature range             |                   |                    | -65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminal.

#### recommended operating conditions

|                     |                                 |                 | SN54LS1 | 96, SN5 | 4LS197 | SN74LS1 | 96, SN7 | 4LS197 | UNIT |
|---------------------|---------------------------------|-----------------|---------|---------|--------|---------|---------|--------|------|
|                     |                                 |                 | MIN     | NOM     | MAX    | MIN     | NOM     | MAX    | UNIT |
| Vcc                 | Supply voltage                  |                 | 4.5     | 5       | 5.5    | 4.75    | 5       | 5.25   | V    |
| IOH                 | High-level output current       |                 |         | _       | -400   |         |         | -400   | μА   |
| loL                 | Low-level output current        |                 |         |         | 4      |         |         | В      | mΑ   |
|                     | Count frequency                 | Clock-1 input   | 0       |         | 30     | 0       |         | 30     |      |
|                     | Count frequency                 | Clock-2 input   | 0       |         | 15     | 0       |         | 15     | MHz  |
|                     |                                 | Clock-1 input   | 20      |         |        | 20      |         |        |      |
|                     | Pulse width                     | Clock-2 input   | 30      |         |        | 30      |         |        |      |
| t <sub>₩</sub>      | ruise wiatti                    | Clear           | 15      |         |        | 15      |         |        | ns   |
|                     |                                 | Load            | 20      |         |        | 20      | •       |        |      |
|                     | Input hold time, (see Note 3)   | High-level data | tw(loai | d)      |        | tw(loa  | d)      |        |      |
| th                  | input noid time, isse Note 3/   | Low-level data  | tw(load | d)      |        | tw(loa  | d١      |        | пs   |
|                     | 1 N 21                          | High-level data | 10      |         |        | 10      |         |        |      |
| <sup>t</sup> su     | Input setup time, (see Note 3)  | Low-level data  | 15      |         |        | 15      |         |        | ns   |
|                     |                                 | Clock 1         | 30      |         |        | 30      |         | 1      |      |
| <sup>†</sup> enable | Count enable time, (see Note 4) | Clock 2         | 50      |         |        | 50      |         |        | ns   |
| Тд                  | Operating free-air temperature  | •               | 55      | _       | 125    | 0       |         | 70     | °C   |

NOTES: 3. Setup and hold times are with respect to the falling edge of the load input.

4. Minimum count enable time is the interval immediately preceding the negative-going edge of the clock pulse during which interval the count/load and clear inputs must both be high to ensure counting.

## SN54LS196, SN54LS197, SN74LS196, SN74LS197 30-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                |                    |                                     |                        |                         | _+                      | -          | 154LS19         |            | -        | 174LS1                  | -          |                                                  |
|----------------|--------------------|-------------------------------------|------------------------|-------------------------|-------------------------|------------|-----------------|------------|----------|-------------------------|------------|--------------------------------------------------|
|                | PARAM              | EIER                                | TES                    | ST CONDITION            | 51                      |            | 154LS19<br>TYP‡ |            | <b>—</b> | 174 <b>LS</b> 1<br>TYP‡ |            | UNIT                                             |
| VIH            | High-level input   | voltage                             |                        |                         | · ·                     | 2          | 115+            | MAY        | 2        | 1117                    | MAA        | -v                                               |
| VIL            |                    | <del></del> -                       |                        |                         |                         | ├ <u>-</u> |                 | 0.7        |          | -                       | 0.8        | <del>                                     </del> |
|                | Input clamp volt   |                                     | VCC = MIN,             | I <sub>I</sub> = -18 mA |                         |            |                 | -1.5       |          |                         | -1.5       | V                                                |
| VOH            | High-level output  | t voltage                           | V <sub>CC</sub> = MIN, |                         | 4                       | 2.5        | 3.4             |            | 2.7      | 3.4                     |            | ٧                                                |
| Voi            | Low-level output   | voltage                             | VCC = MIN,             | V <sub>IH</sub> = 2 V,  | IOL = 4 mA              |            | 0,25            | 0,4        |          | 0,25                    | 0.4        | 1 V                                              |
|                | •                  |                                     | VIL = VIL max          |                         | IOL = 8 mA <sup>C</sup> |            |                 |            |          | 0.35                    | 0.5        |                                                  |
|                | Input current      | Data, Load                          | -                      |                         |                         |            |                 | 0.1        |          |                         | 0.1        |                                                  |
| l <sub>1</sub> | at maximum         | Clear, clock 1<br>Clock 2 of 'LS196 | VCC + MAX,             | V <sub>1</sub> = 5.5 V  |                         | -          |                 | 0,2<br>0,4 |          |                         | 0.2<br>0.4 | mA                                               |
|                | input voltage      | Clock 2 of 'LS196                   | -                      |                         |                         |            |                 | 0.4        |          |                         | 0.2        | İ                                                |
|                |                    | Data, Load                          |                        | *                       |                         |            |                 | 20         |          |                         | 20         |                                                  |
|                | High-level         | Clear, clock 1                      |                        |                         |                         |            |                 | 40         |          |                         | 40         | 1                                                |
| ш              | input current      | Clock 2 of 'LS196                   | VCC = MAX,             | V <sub>I</sub> = 2.7 V  |                         | -          |                 | 80         |          |                         | 80         | μΑ                                               |
|                |                    | Clock 2 of 'LS197                   | 1                      |                         |                         |            |                 | 40         |          |                         | 40         |                                                  |
|                |                    | Data, Load                          |                        |                         |                         |            |                 | -0.4       |          |                         | -0.4       |                                                  |
|                | Low-level          | Clear                               |                        |                         |                         |            |                 | -0.8       |          |                         | -0.8       |                                                  |
| HL             | Input current      | Clock 1                             | VCC = MAX,             | V <sub>j</sub> = 0.4 V  |                         |            |                 | -2.4       |          |                         | -2.4       | mΑ                                               |
|                |                    | Clock 2 of 'LS196                   | 1                      |                         |                         |            |                 | -2.8       |          |                         | -2.8       |                                                  |
| _              | w- ·               | Clock 2 of 'LS197                   |                        |                         |                         |            |                 | -1.3       |          |                         | -1.3       |                                                  |
| los            | Short-circuit outp | out current \$                      | VCC = MAX              |                         |                         | -20        |                 | -100       | -20      |                         | -100       | _                                                |
| ICC_           | Supply current     |                                     | V <sub>CC</sub> = MAX, | See Note 5              |                         |            | 16              | 27         |          | 16                      | 27         | mA                                               |

 $<sup>^\</sup>dagger$  For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

NOTE 5. I<sub>CC</sub> is measured with all inputs grounded and all outputs open.

#### switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER#       | FROM<br>(INPUT) | то<br>(оитрит) | TEST CONDITIONS                      | 1   | 154LS1<br>174LS1 |     | I   | 154 LS1<br>174 LS1 |     | דומט |
|------------------|-----------------|----------------|--------------------------------------|-----|------------------|-----|-----|--------------------|-----|------|
|                  | (HVPO1)         | (0012017       |                                      | MIN | TYP              | MAX | MIN | TYP                | MAX |      |
| f <sub>max</sub> | Clock 1         | Q <sub>A</sub> |                                      | 30  | 40               |     | 30  | 40                 |     | MHz  |
| t <b>P</b> LH    | Clock 1         | QA             |                                      |     | 8                | 15  |     | 8                  | 15  | ns   |
| †PHL             | CIOCK           | υд             |                                      |     | 13               | 20  |     | 14                 | 21  | ""   |
| <sup>t</sup> PLH | Clock 2         | u <sub>B</sub> |                                      |     | 16               | 24  |     | 12                 | 19  | ns   |
| tPHL             | 01002           |                |                                      |     | 22               | 33  |     | 23                 | 35  | 113  |
| <sup>†</sup> PLH | Clock 2         | 0-             | C <sub>L</sub> = 15 pF,              |     | 38               | 57  |     | 34                 | 51  | п\$  |
| <sup>t</sup> PHL | CIOCK 2         | o <sub>C</sub> |                                      |     | 41               | 62  |     | 42                 | 63  | 115  |
| <sup>†</sup> PLH | Clock 2         |                | R <sub>L</sub> = 2 kΩ,<br>See Note 6 |     | 12               | 18  |     | 55                 | 78  |      |
| <sup>t</sup> PH↓ | CIOCK 2         | a <sub>D</sub> | See Note 6                           |     | 30               | 45  |     | 63                 | 95  | ns   |
| ФLH              |                 |                |                                      |     | 20               | 30  |     | 18                 | 27  |      |
| tPHL             | A, B, C, D      | QA, QB, QC QD  |                                      |     | 29               | 44  |     | 29                 | 44  | ns   |
| t <sub>PLH</sub> | Lood            | Λ              |                                      |     | 27               | 41  |     | 26                 | 39  |      |
| <sup>t</sup> PHL | Load            | Any            |                                      |     | 30               | 45  |     | 30                 | 45  | ns   |
| tpH L            | Clear           | Any            |                                      |     | 34               | 51  |     | 34                 | 51  | ns   |

 $<sup>\#</sup>f_{max} \equiv maximum count frequency.$ 

NOTE 6: Load circuit, input conditions, and voltage waveforms are the same as those shown for the '176, '177 except that  $t_r \le 15 \text{ ns}$ ,  $t_f \le 6 \text{ ns}$ , and  $V_{ref} = 1.3 \text{ V}$  (as opposed to 1.5 V).



 $<sup>^{\</sup>ddagger}$ All typical values are at  $V_{CC}$  = 5 V,  $T_{A}$  =  $25^{\circ}$ C.

<sup>\$</sup>Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

<sup>\*</sup> QA outputs are tested at specified IQL plus the limit value of I<sub>|</sub>L for the clock-2 input. This permits driving the clock-2 input while maintaining full fan-out capability.

tp<sub>LH</sub> ≡ propagation delay time, low-to-high-level output, tp<sub>HL</sub> ≡ propagation delay time, high-to-low-level output.

## SN54S196, SN54S197, SN74S196, SN74S197 100-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

#### schematics of inputs and outputs







## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, V <sub>CC</sub> (see Note 1) |       |            |     |    |     |     |     |       |      |   |  |  |  |  | 7 V            |
|----------------------------------------------|-------|------------|-----|----|-----|-----|-----|-------|------|---|--|--|--|--|----------------|
| Input voltage                                |       |            |     |    |     |     |     |       |      |   |  |  |  |  |                |
| Operating free-air temperature range         | :: SI | N54        | S19 | 6, | SNS | 545 | 197 | ' Cir | cuit | s |  |  |  |  | -55°C to 125°C |
|                                              | SI    | <b>V74</b> | S19 | 6, | SN7 | 745 | 197 | ' Cia | cuit | s |  |  |  |  | . 0°C to 70°C  |
| Storage temperature range                    |       |            |     |    |     |     |     |       |      |   |  |  |  |  |                |

NOTE 1: Voltage values are with respect to network ground terminal.

## recommended operating conditions

|                                                |                 | SN54 | S196, SN5 | 4S197 | SN745 | S196, SN7 | 4\$197 | דומט   |
|------------------------------------------------|-----------------|------|-----------|-------|-------|-----------|--------|--------|
|                                                |                 | MIN  | MOM       | MAX   | MIN   | NOM       | MAX    | וואט ד |
| Supply voltage, VCC                            |                 | 4.5  | 5         | 5.5   | 4.75  | 5         | 5.25   | V      |
| High-level output current, IOH                 |                 |      |           | -1    |       |           | -1     | mA     |
| Low-level output current, IOL                  |                 |      |           | 20    |       |           | 20     | mA     |
| Clark former                                   | Clock-1 input   | 0    |           | 100   | 0     |           | 100    | MHz    |
| Clock frequency                                | Clock-2 input   | 0    |           | 50    | 0     |           | 50     | IVITIZ |
|                                                | Clock-1 input   | 5    |           |       | 5     |           |        |        |
| 8.1                                            | Clock-2 input   | 10   |           |       | 10    |           |        | ]      |
| Pulse width, t <sub>W</sub>                    | Clear           | 30   |           |       | 30    |           | •      | ns     |
|                                                | Load            | 5    |           |       | 5     |           |        | 7      |
| leant bald disease of the News 20              | High-level data | 31   |           |       | 31    |           |        |        |
| Input hold time, th (see Note 3)               | Low-level data  | 31   |           |       | 31    |           |        | ns     |
| January Simo & Jana Nata 2)                    | High-level data | 61   |           |       | 61    |           |        |        |
| Input setup time, t <sub>su</sub> (see Note 3) | Low-level data  | 61   |           |       | 61    |           |        | ns     |
| Count enable time, ten (see Note 4)            |                 | 12   |           |       | 12    |           |        | ns     |
| Operating free-air temperature, TA             |                 | -55  |           | 125   | 0     |           | 70     | °c     |

- NOTES: 3. Setup and hold times are with respect to the falling edge of the load input.
  - 4. Minimum count enable time is the interval immediately preceding the negative-going edge of the clock pulse during which interval the count/load and clear inputs must both be high to ensure counting.



## SN54S196, SN54S197, SN74S196, SN74S197 100-MHz PRESETTABLE DECADE OR BINARY COUNTERS/LATCHES

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER           |                  | TEST CONDITIONS †                       |                         |                     |        |     | SN54S196,<br>SN74S196 |        |     | SN54S197,<br>SN74S197 |        |    |
|---------------------|------------------|-----------------------------------------|-------------------------|---------------------|--------|-----|-----------------------|--------|-----|-----------------------|--------|----|
|                     |                  |                                         |                         |                     |        | MIN | TYP‡                  | MAX    | MIN | TYP#                  | MAX    | 1  |
| V <sub>fH</sub>     |                  |                                         |                         |                     |        | 2   |                       |        | 2   |                       |        | V  |
| VIL                 |                  |                                         |                         |                     |        |     |                       | 0.8    |     |                       | 8.0    | V  |
| Vik                 |                  | V <sub>CC</sub> = MIN,                  | I <sub>I</sub> = -18 mA |                     |        |     |                       | -1.2   |     |                       | -1.2   | V  |
| Voн                 |                  | VCC = MIN,                              |                         |                     | 548    | 2.5 | 3.4                   |        | 2.5 | 3.4                   |        | v  |
| YOH                 |                  |                                         | IOH = -1 mA             |                     | 745    | 2.7 | 3.4                   |        | 2.7 | 3.4                   |        |    |
| VOL                 |                  | V <sub>CC</sub> = MIN,<br>loL = 20 mA € | V <sub>IH</sub> = 2 V,  | V <sub>IL</sub> = ( | .∨ 8.0 |     |                       | 0.5    |     |                       | 0.5    | ٧  |
| t <sub>l</sub>      |                  | V <sub>CC</sub> = MAX,                  | V <sub>I</sub> ≈ 5.5 V  |                     |        | 1   |                       | 1      |     |                       | 1      | mΑ |
| Len                 | Clock 1, clock 2 | You = MAY                               | V <sub>1</sub> = 2.7 V  |                     |        |     |                       | 150    |     |                       | 150    |    |
| ЧН                  | All other inputs | ] "CC - INIAA,                          |                         |                     |        |     |                       | 50     | 50  |                       | 50     | μΑ |
| Data, Load<br>Clear |                  | M - 25.634                              | N. 0511                 |                     |        |     |                       | - 0.75 |     |                       | - 0.75 | mΑ |
| ll.                 | Clock 1          | V <sub>CC</sub> = MAX,                  | V   = 0.5 V             |                     |        |     | -8                    |        |     | 8                     | mΑ     |    |
|                     | Clock 2          |                                         |                         |                     |        |     |                       | -10    |     |                       | -6     | mΑ |
| 105§                |                  | V <sub>CC</sub> = MAX                   | -                       |                     | *      | -30 |                       | -110   | -30 |                       | -110   | mΑ |
| lan                 |                  | V <sub>CC</sub> = MAX,                  | San Nota 5              |                     | 54S    |     | 75                    | 110    |     | 75                    | 110    | 0  |
| ICC                 |                  | 1 *CC = WAA,                            | 7                       |                     | 74\$   |     | 75                    | 120    |     | 75                    | 120    | mA |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions,

NOTE 5: ICC is measured with all input grounded and all outputs open.

## switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$

| PARAMETER#                | (FROM   | TO<br>(OUTPUT)                                   | TEST CONDITIONS                       | SN54S196,<br>SN74S196 |     |    | SN54S197,<br>SN74S197 |     |     | UNIT |  |
|---------------------------|---------|--------------------------------------------------|---------------------------------------|-----------------------|-----|----|-----------------------|-----|-----|------|--|
| _                         | (INPUT) | 10017017                                         | MIN TYP MAX                           |                       |     |    | MIN                   | TYP | MAX |      |  |
| fmax                      | Clock 1 | a <sub>A</sub>                                   |                                       | 100                   | 140 |    | 100                   | 140 | ٠   | MHz  |  |
| <sup>t</sup> PLH          | Clack 1 | l a. 7                                           |                                       |                       | 5   | 10 |                       | 5   | 10  | ns   |  |
| <sup>t</sup> PHL          | CIOCK   | Q <sub>A</sub>                                   |                                       |                       | 6   | 10 |                       | 6   | 10  |      |  |
| <sup>†</sup> P <b>L</b> H | Clock 2 |                                                  |                                       |                       | 5   | 10 |                       | 5   | 10  | ns   |  |
| <sup>†</sup> PHL          | GIOCK 2 | αB                                               |                                       |                       | 8   | 12 |                       | 8   | 12  |      |  |
| <sup>t</sup> PLH          | Clock 2 | 0-                                               |                                       |                       | 12  | 18 |                       | 12  | 18  | ns   |  |
| <sup>‡</sup> PHL          | CIOCK Z | oc ∣                                             | $R_L$ = 280 $\Omega$ , $C_L$ = 15 pF, |                       | 16  | 24 |                       | 15  | 22  |      |  |
| tPLH                      | Clock 2 | a <sub>D</sub>                                   | See Note 7                            |                       | 5   | 10 |                       | 18  | 27  |      |  |
| <sup>t</sup> PHL          | CIOCK 2 | 🗝                                                |                                       |                       | 8   | 12 |                       | 22  | 33  | ns   |  |
| <sup>†</sup> PLH          | A,B,C,D | $\alpha_{A}, \alpha_{B}, \alpha_{C}, \alpha_{D}$ |                                       |                       | 7   | 12 |                       | 7   | 12  |      |  |
| <sup>†</sup> PHL          | A,0,0,0 | AM'AR'ACAD                                       |                                       |                       | 12  | 18 |                       | 12  | 18  | ns   |  |
| <sup>†</sup> PLH          | Load    | Any                                              |                                       |                       | 10  | 18 |                       | 10  | 18  |      |  |
| <sup>†</sup> PHL          | Ariy    |                                                  |                                       |                       | 12  | 18 |                       | 12  | 18  | ns   |  |
| <sup>t</sup> PHL          | Clear   | Any                                              |                                       |                       | 26  | 37 |                       | 26  | 37  | ns   |  |

 $<sup>\#</sup>f_{max} = maximum count frequency.$ 

NOTE 7: Load circuit, input conditions, and voltage waveforms are the same as those shown in Section 1.

<sup>‡</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

¶  $Q_A$  outputs are tested at  $I_{OL} = 20 \text{ mA}$  plus the limit value of  $I_{IL}$  for the clock-2 input. This permits driving the clock-2 input while fanning out to 10 Series 54S/74S loads.

<sup>§</sup> Not more than one output should be shorted at a time, and duration of the short-circuit should not exceed one second.

 $t_{\mbox{PLH}}$  = propagation delay time, low-to-high-level output.

tpHL = propagation delay time, high-to-low-level output.



## PACKAGE OPTION ADDENDUM



6-Feb-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)      | (6)              | (3)                |              | (4/5)          |         |
| SN54196J         | ACTIVE | CDIP         | J       | 14   | 1       | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | SN54196J       | Samples |
| SN54197J         | ACTIVE | CDIP         | J       | 14   | 1       | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | SN54197J       | Samples |
| SNJ54196J        | ACTIVE | CDIP         | J       | 14   | 1       | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54196J      | Samples |
| SNJ54197J        | ACTIVE | CDIP         | J       | 14   | 1       | TBD      | Call TI          | N / A for Pkg Type | -55 to 125   | SNJ54197J      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

6-Feb-2020

| n no event shall TI's liability arisi | ing out of such information exceed the total | purchase price of the TI part(s) | at issue in this document sold by | / TI to Customer on an annual basis. |
|---------------------------------------|----------------------------------------------|----------------------------------|-----------------------------------|--------------------------------------|
|                                       |                                              |                                  |                                   |                                      |

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040083-5/G





CERAMIC DUAL IN LINE PACKAGE



#### NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- His package is remitted by sealed with a certain is using glass int.
   Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
   Falls within MIL-STD-1835 and GDIP1-T14.



CERAMIC DUAL IN LINE PACKAGE



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated