# 256K x 16 Static RAM ### **Features** - · High speed - -55 ns and 70 ns availability - Low voltage range: - -- 1.65V-1.95V - Pin-compatible w/ CY62147BV18 - · Ultra-low active power - Typical Active Current: 0.5 mA @ f = 1 MHz - Typical Active Current: 2 mA @ f = f<sub>max</sub> (70 ns speed) - · Low standby power - Easy memory expansion with CE and OE features - · Automatic power-down when deselected - · CMOS for optimum speed/power ### **Functional Description** The CY62147CV18 is a high-performance CMOS static RAM organized as 256K words by 16 bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life<sup>™</sup> (MoBL<sup>®</sup>) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption by 99% when addresses are not toggling. The device can also be put into standby mode when deselected ( $\overline{CE}$ HIGH or both $\overline{BLE}$ and $\overline{BHE}$ are HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when: deselected ( $\overline{CE}$ HIGH), outputs are disabled ( $\overline{OE}$ HIGH), both Byte High Enable and Byte Low Enable are disabled ( $\overline{BHE}$ , BLE HIGH), or during a write operation ( $\overline{CE}$ LOW and $\overline{WE}$ LOW). Writing to the device is accomplished by taking Chip Enable $\overline{(CE)}$ and Write Enable $\overline{(WE)}$ inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$ through I/O $_7$ ), is written into the location specified on the address pins (A $_0$ through A $_{17}$ ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O $_8$ through I/O $_{15}$ ) is written into the location specified on the address pins (A $_0$ through A $_{17}$ ). Reading from the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins will appear on I/O $_0$ to I/O $_7$ . If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory will appear on I/O $_8$ to I/O $_{15}$ . See the Truth Table at the back of this data sheet for a complete description of read and write modes. The CY62147CV18 is available in a 48-ball FBGA package. # Pin Configuration<sup>[1, 2]</sup> **FBGA Top View** ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied......-55°C to +125°C Supply Voltage to Ground Potential ..... -0.2V to +2.4V DC Voltage Applied to Outputs in High-Z State $^{[3]}$ ......-0.2V to $\rm V_{CC}$ + 0.2V | DC Input Voltage <sup>[3]</sup> | $-0.2$ V to V <sub>CC</sub> + 0.2V | |--------------------------------------------------------|------------------------------------| | Output Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V | | Latch-up Current Operating Range | > 200 mA | #### Ambient **Device** Range **Temperature** $v_{cc}$ Industrial -40°C to +85°C ## **Product Portfolio** | | | | | | | Power Dissipation (Indus | | | | | | |-------------|-----------------------|--------------------------------------|-----------------------|-------|---------------------|------------------------------|---------------------|----------------------|---------------------|-----------------------------|--| | | | | | | | Operating (I <sub>CC</sub> ) | | | | | | | | V <sub>CC</sub> Range | | | | f = 1 | f = 1 MHz | | f = f <sub>max</sub> | | Standby (I <sub>SB2</sub> ) | | | Product | V <sub>CC(min.)</sub> | V <sub>CC(typ.)</sub> <sup>[4]</sup> | V <sub>CC(max.)</sub> | Speed | Typ. <sup>[4]</sup> | Max. | Typ. <sup>[4]</sup> | Max. | Typ. <sup>[4]</sup> | Max. | | | CY62147CV18 | 1.65V | 1.80V | 1.95V | 55 ns | 0.5 mA | 3 mA | 2.5 mA | 7 mA | 1 μΑ | 10 μΑ | | | | | | | 70 ns | 0.5 mA | 3 mA | 2 mA | 6 mA | | | | CY62147CV18 # **Electrical Characteristics** Over the Operating Range | | | | CY | 62147CV | 18-55 | CY | 2147CV | 18-70 | | | |-----------------|-----------------------|---------------------------|-------------------------|---------|---------------------|------------------------|--------|---------------------|------------------------|------| | Parameter | Description | Test Con | ditions | Min. | Typ. <sup>[4]</sup> | Max. | Min. | Typ. <sup>[4]</sup> | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> = -0.1 mA | V <sub>CC</sub> = 1.65V | 1.4 | | | 1.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 0.1 mA | V <sub>CC</sub> = 1.65V | | | 0.2 | | | 0.2 | V | | V <sub>IH</sub> | Input HIGH Voltage | | • | 1.4 | | V <sub>CC</sub> + 0.2V | 1.4 | | V <sub>CC</sub> + 0.2V | V | | $V_{IL}$ | Input LOW Voltage | | | -0.2 | | 0.4 | -0.2 | | 0.4 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_I \le V_{CC}$ | | -1 | | +1 | -1 | | +1 | μΑ | ### Notes: - NC pins are not connected to the die. E3 (DNU) can be left as NC or $V_{SS}$ to ensure proper application. $V_{IL}(min)$ = -2.0V for pulse durations less than 20 ns. - Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub> Typ, T<sub>A</sub> = 25°C. 1.65V to 1.95V # **Electrical Characteristics** Over the Operating Range (continued) | | | | | | | 18-55 | CY | | | | |------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|---------------------|-------|------|---------------------|------|------| | Parameter | Description | Test Cond | ditions | Min. | Typ. <sup>[4]</sup> | Max. | Min. | Typ. <sup>[4]</sup> | Max. | Unit | | I <sub>OZ</sub> | Output Leakage<br>Current | $GND \le V_O \le V_{CC}$ , Output Disabled | | -1 | | +1 | -1 | | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply | $f = f_{MAX} = 1/t_{RC}$ | $V_{CC} = 1.95V$ | | 2.5 | 7 | | 2 | 6 | mA | | | Current | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | | 0.5 | 3 | | 0.5 | 3 | mA | | I <sub>SB1</sub> | Automatic CE<br>Power-down Current—<br>CMOS Inputs | $CE \ge V_{CC} - 0.2V$ , $V_{IN} \ge V_{CC} - 0.2V$ , $V_{IN} \le 0.2V$ , $f = f_{MAX}$ (Address and Data Only), $f = 0$ (OE, WE, BHE, and BLE) | | | 1 | 10 | | 1 | 10 | μА | | I <sub>SB2</sub> | Automatic CE<br>Power-down Current—<br>CMOS Inputs | $CE \ge V_{CC} - 0.2VV$ or $V_{IN} \le 0.2V$ , $f = 0$ | | | | | | | | | # Capacitance<sup>[5]</sup> | Parameter | Description | on Test Conditions | | Unit | |------------------|--------------------|------------------------------------|---|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$ | 8 | pF | ## **Thermal Resistance** | Parameter | Description | Description Test Conditions | | | | |-------------------|---------------------------------------------------------|---------------------------------------------------------------------------|----|------|--| | $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) <sup>[5]</sup> | Still Air, soldered on a 4.25 x 1.125 inch, 4-layer printed circuit board | 55 | °C/W | | | $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case) <sup>[5]</sup> | | 16 | °C/W | | ## **AC Test Loads and Waveforms** | Parameters | 1.8V | Unit | |-----------------|-------|-------| | R1 | 13500 | Ohms | | R2 | 10800 | Ohms | | R <sub>TH</sub> | 6000 | Ohms | | V <sub>TH</sub> | 0.80 | Volts | # Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | Min. | Typ. <sup>[4]</sup> | Max. | Unit | |-------------------|------------------------------------|----------------------------------------------------------------------------------------------------|------|---------------------|------|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | 1.0 | | 1.95 | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC} = 1.0V, \overline{CE} \ge V_{CC} - 0.2V, V_{IN} \ge V_{CC} - 0.2V$<br>or $V_{IN} \le 0.2V$ | | 1 | 8 | μΑ | #### Note: <sup>5.</sup> Tested initially and after any design or process changes that may affect these parameters. ## Data Retention Characteristics (Over the Operating Range) (continued) | Parameter | Description | Conditions | Min. | Typ. <sup>[4]</sup> | Max. | Unit | |---------------------------------|--------------------------------------|------------|-----------------|---------------------|------|------| | t <sub>CDR</sub> <sup>[5]</sup> | Chip Deselect to Data Retention Time | | 0 | | | ns | | t <sub>R</sub> <sup>[6]</sup> | Operation Recovery Time | | t <sub>RC</sub> | | | ns | ## Data Retention Waveform<sup>[7]</sup> ## Switching Characteristics Over the Operating Range [8] | | | 55 | ns | 70 | | | |-----------------------------|-------------------------------------------|------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | Read Cycle | | | | • | | • | | t <sub>RC</sub> | Read Cycle Time | 55 | | 70 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 55 | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | 10 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 25 | | 35 | ns | | t <sub>LZOE</sub> | OE LOW to Low-Z <sup>[9]</sup> | 5 | | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High-Z <sup>[9, 10]</sup> | | 20 | | 25 | ns | | t <sub>LZCE</sub> | CE LOW to Low-Z <sup>[9]</sup> | 5 | | 10 | | ns | | t <sub>HZCE</sub> | CE HIGH to High-Z <sup>[9, 10]</sup> | | 20 | | 25 | ns | | t <sub>PU</sub> | CE LOW to Power-up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power-down | | 55 | | 70 | ns | | t <sub>DBE</sub> | BLE/BHE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>LZBE</sub> | BLE/BHE LOW to Low-Z <sup>[9]</sup> | 5 | | 5 | | ns | | t <sub>HZBE</sub> | BLE/BHE HIGH to High-Z <sup>[9, 10]</sup> | | 20 | | 25 | ns | | Write Cycle <sup>[11]</sup> | | | | • | | • | | t <sub>WC</sub> | Write Cycle Time | 55 | | 70 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 40 | | 60 | | ns | | t <sub>AW</sub> | Address Set-up to Write End | 40 | | 60 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 40 | | 50 | | ns | | t <sub>BW</sub> | BLE/BHE LOW to Write End | 40 | | 60 | | ns | | t <sub>SD</sub> | Data Set-up to Write End | 25 | | 30 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High-Z <sup>[9, 10]</sup> | | 15 | | 25 | ns | | t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[9]</sup> | 5 | | 10 | | ns | #### Notes: Full device operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min)} \ge 100$ $\mu s$ or stable at $V_{CC(min)} \ge 100$ $\mu s$ . BHE BLE is the AND of both BHE and BLE. Chip can be deselected by either disabling the chip enable signals or by disabling both BHE and BLE. Test conditions assume signal transition time of 3ns or less, timing reference levels of $V_{CC(typ)}/2$ , input pulse levels of 0 to $V_{CC(typ)}$ , and output loading of the specified $I_{OL}/O_{DH}$ and 30-pF load capacitance. At any given temperature and voltage condition, $t_{HZCE}$ is less than $t_{LZCE}$ , $t_{HZDE}$ is less than $t_{LZDE}$ , and $t_{HZNE}$ is less than $t_{LZNE}$ for any given device. $t_{HZOE}$ , $t_{HZDE}$ , $t_{HZDE}$ , and $t_{HZNE}$ transitions are measured when the outputs enter a high impedance state. The internal write time of the memory is defined by the overlap of WE, $CE = V_{IL}$ , BHE and/or BLE $= V_{IL}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates the write. the write. # **Switching Waveforms** # Read Cycle No. 1 (Address Transition Controlled) $^{[12, 13]}$ # Read Cycle No. 2 ( $\overline{\rm OE}$ Controlled) $^{[13,\ 14]}$ ### Notes: - Device is continuously selected. OE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. WE is HIGH for read cycle. Address valid prior to or coincident with CE, BHE, BLE, transition LOW. # **Switching Waveforms** # Write Cycle No. 1(WE Controlled) [11, 15, 16] # Write Cycle No. 2 (CE Controlled)[11, 15, 16] ### Notes: - 15. Data I/O is high impedance if OE = V<sub>IH</sub>. 16. If CE goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state. 17. During this period, the I/Os are in output state and input signals should not be applied. # **Switching Waveforms** # Write Cycle No. 3 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ LOW) $^{[16]}$ # Write Cycle No. 4 (BHE/BLE Controlled, OE LOW)[16] **Typical DC and AC Characteristics** (Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC Typ}$ , $T_A = 25^{\circ}C$ .) # **Truth Table** | CE | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |----|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | Х | Х | Х | Х | High-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | Х | Х | Х | Н | Н | High-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | L | Н | L | L | L | Data Out (I/O <sub>O</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Н | L | Data Out (I/O <sub>O</sub> -I/O <sub>7</sub> );<br>I/O <sub>8</sub> -I/O <sub>15</sub> in High-Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | L | Н | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High-Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | High-Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | High-Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | High-Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | L | Х | L | L | Data In (I/O <sub>O</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | L | Х | Н | L | Data In (I/O <sub>O</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High-Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data In (I/O <sub>8</sub> -I/O <sub>15</sub> );<br>I/O <sub>0</sub> -I/O <sub>7</sub> in High-Z | Write | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|---------------------|-----------------|-------------------------------------------------|--------------------| | 70 | CY62147CV18LL-70BAI | BA48B | 48-ball Fine Pitch BGA (7 mm x 8.5 mm x 1.2 mm) | Industrial | | | CY62147CV18LL-70BVI | BV48A | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) | | | 55 | CY62147CV18LL-55BAI | BA48B | 48-ball Fine Pitch BGA (7 mm x 8.5 mm x 1.2 mm) | | | | CY62147CV18LL-55BVI | BV48A | 48-ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) | | # **Package Diagrams** ## 48-Ball (7.00 mm x 8.5 mm x 1.2 mm) Thin BGA BA48B TEP VIEW 51-85106-\*C # Package Diagrams (continued) ### 48-Lead VFBGA (6 x 8 x 1 mm) BV48A MoBL is a registered trademark, and MoBL2 and More Battery Life are trademarks, of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders. Document Title: CY62147CV18 MoBL2™ 256K x 16 Static RAM | Document | Number: | 38-05011 | |----------|---------|----------| |----------|---------|----------| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | |------|---------|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ** | 106265 | 5/7/01 | HRT/MGN | New Data Sheet | | | *A | 108941 | 08/24/01 | MGN | From Preliminary to Final | | | *B | 110573 | 11/02/01 | MGN | Improved I <sub>SB</sub> Typ. from 1.5 μA to 1 μA. Improved Typical DC and AC Characteristics graphs. Improved Switching Characteristics: t <sub>OHA</sub> , t <sub>LZCE</sub> . Added preliminary package diagram of BV48A. Format standardization | | | *C | 115864 | 09/04/02 | MGN | Removed Preliminary status for BV package | |