<span id="page-0-0"></span>

## **VIPERGAN50**

**Datasheet** 

## Advanced quasi-resonant offline high voltage converter with E-mode GaN HEMT



### **Features**

- Quasi-resonant (QR) flyback controller
- 650 V E-mode power GaN transistor
- Embedded sense FET
- Dynamic blanking time and adjustable valley synchronization delay functions, to maximize efficiency at any input line and load condition
- Valley-lock to ensure constant valley skipping
- Advanced power management for less than 30 mW standby power consumption with adaptive burst-mode
- Output OVP protection
- Input voltage feed-forward compensation for mains independent OPP variation
- Brown-in and brown-out protection
- Input OVP protection
- Embedded thermal shutdown
- Frequency jitter for EMI suppression

### **Application**

- High efficiency power adapters
- Fast battery chargers
- Auxiliary power supply for appliances, industrial, consumers, lighting

## **Description**

The [VIPERGAN50 i](https://www.st.com/en/product/VIPERGAN50?ecmp=tt9470_gl_link_feb2019&rt=ds&id=DS13888)s a high voltage converter, designed for medium power quasiresonant ZVS (Zero Voltage Switching at switch turn-on) flyback converters, capable to provide an output power up to 50 W in wide range.

It integrates a complete set of features that provide an extremely flexible and easy to use chip and helps to design a highly efficient offline power supply. The ZVS quasi-resonant operation with the dynamic blanking time feature and the valley synchronization function, that turns on the power switch always at the valley of the drain resonance, reduces the switching losses and maximizes the overall efficiency at any input line and load condition. The advanced power management with the low quiescent helps to achieve low stand-by consumptions. The feed-forward compensation minimizes the maximum output peak power variation over the entire input voltage range.

In addition to the above functions, the device offers protection features that considerably increase end-product's safety and reliability: the output overvoltage protection, the overtemperature protection (OTP), the overload protection (OLP), the brown-in/out protection, that set the input voltage level to power on and power off the converter and the input overvoltage protection (iOVP), that protects the system in case of an abnormal increase of the input line. All the protections are auto-restart mode.

**Product status link** [VIPERGAN50](https://www.st.com/en/product/VIPERGAN50?ecmp=tt9470_gl_link_feb2019&rt=ds&id=DS13888) **Product label SUSTAINABLE** 

#### **Figure 1. Typical application**



## <span id="page-1-0"></span>**1 Pin connections and function**

## **Figure 2. Connection diagram (top view)**



### **Table 1. Pin function**





## **2 Electrical data**

<span id="page-3-0"></span>**ST** 

## **2.1 Absolute maximum ratings**

Stressing the device above the rating listed in Table 2 may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.



#### **Table 2. Absolute maximum ratings**

## **2.2 Thermal data**

### **Table 3. Thermal data**



*1. Pdiss = 1 W – Natural Convection - Board: 11.4 mm x 7.6 mm FR4, 4 layer, 2 oz copper, 5 vias under EP JESD 51-7*

<span id="page-4-0"></span>

## **2.3 Typical power capability**

### **Table 4. Typical power capability**



*1. Typical maximum output power rating in adapter design at 50°C ambient with adequate heatsinking.*

## **3 Electrical characteristics**

<span id="page-5-0"></span> $\sqrt{2}$ 

### **Table 5. Electrical characteristics**

T<sub>J</sub> = -25 °C to 125 °C,  $V_{DD}$ =14 V, unless otherwise specified











## <span id="page-9-0"></span>**4 Typical electrical characteristics**









<span id="page-10-0"></span>ST

## **5 Application information**

## **5.1 Multi-mode operations**

<span id="page-11-0"></span>W

The VIPERGAN50 is an offline Quasi-Resonant ZVS (Valley Switching at switch turn-on) flyback converter. Depending on converter's load condition, the device is able to work in different modes (see Figure 10):

- 1. QR mode at heavy load. Quasi-resonant operation is achieved by synchronizing the GaN turn-on to the transformer demagnetization by detecting the resulting negative-going edge of the voltage across any winding of the transformer. The system then works close to the boundary between discontinuous (DCM) and continuous conduction (CCM) of the transformer. As a result, the switching frequency is different for different line/load conditions (see the hyperbolic-like portion of the curves in Figure 10). The minimum turn-on losses, low EMI emission and safe behavior in short-circuit are the main benefits of this kind of operation.
- 2. Valley-skipping mode at heavy/medium load. The device defines the maximum operating frequency of the converter. As the load is reduced the GaN turn-on no longer occurs on the first valley but on the second one, the third one and so on. In this way the switching frequency no longer increases, limiting the switching losses.
- 3. Frequency foldback mode at medium/light load. The maximum switching frequency limit is progressively reduced with the FB pin voltage, still maintaining ZVS operation. This maximizes efficiency at light load, still ensuring noise-free operations, since the switching frequency is bottom limited above the audible frequency range.
- 4. Burst-mode with no or very light load. When the load is extremely light or disconnected, the converter enters a controlled on/off operation with constant peak current. Decreasing the load then results in frequency reduction, which can go down even to few hundred hertz, thus minimizing all frequency-related losses and making it easier to comply with energy saving regulations or recommendations. As the peak current is very low, no issue of audible noise arises.





## **5.2 High voltage start-up generator and supply structures**

Based on a double FET structure, the HV current generator is supplied through the DRAIN pin and is used to start up the device.

The internal schematic is shown in [Figure 11.](#page-12-0) Before startup, the switch SW1 is closed, SW2 and SW3 are open, whereas the low-side MOSFET (LS MOSFET) is open.

<span id="page-12-0"></span>When the power is applied to the circuit, the gate of the high-side GaN (HS GaN) is pulled up through the resistor  $R_{HV}$  and capacitor  $C_{HV}$ . If the voltage is high enough, the internal current generator draws the current  $I_{CHARGE}$ (3.55 mA typ.) to charge the capacitor connected between  $V_{DD}$  and GND. To avoid excessive IC dissipation in case  $V_{DD}$  is accidentally shorted to GND, this current is initially reduced to 0.6 mA, until  $V_{DD}$  is lower than V<sub>DD</sub> FOLD.



**Figure 11. High voltage start-up generator: internal schematic and pin configuration**

Once V<sub>DD</sub> reaches the V<sub>DD-ONREG</sub> threshold, the linear regulator that feeds the DRV pin is turned on and DRV voltage is charged.

Once  $V_{DD}$  reaches the start-up threshold  $V_{DD-ON}$ :

- 1. The control logic disables the internal current generator;
- 2. The switch SW1 is open and the HV pin is clamped to 27 V through HVclamp;
- 3. The switch SW2 is closed to pull the GaN gate to zero;
- 4. The switch SW3 is closed, internally connecting the pins HV and iOVP;
- 5. Finally, the LS MOSFET is turned on and its drain-to-source resistance  $R_{DS(ON)LS}$  is used as sense resistor.

The switching activity can commence only if  $V_{DRV}$  is higher than the  $V_{DRV-OK}$  threshold.

The DRV pin voltage is not upper limited, but the driver does not transfer gate signal if  $V_{DRV}$  is accidentally set to a voltage higher than 7 V typ.

The DRV linear regulator could experience voltage drops due to insufficient V<sub>DD</sub> or excess of loading. To avoid incorrect GaN driving, the switching activity is interrupted if  $V_{DRV}$  drops below ( $V_{DRV-OK}$  – Hysteresis).

In case of  $V_{DD}$  reduction below  $V_{DD-off}$ , the switching activity is immediately interrupted and the GaN is converted to operate as high voltage startup.

The UVLO threshold is used to completely reset the internal logic when crossed downwards.

<span id="page-13-0"></span>While the current generator is off, the residual consumption is few mWs depending on the value of the resistor R<sub>HV</sub>; values in the range 10 to 30 MΩ help to minimize the residual losses, even if lower values may be required if the IC must operate at extremely low input voltage.

At power-down, the converter activity stops as the input voltage falls below  $V_{\text{STAR}}$  and  $V_{\text{DD}}$  below  $V_{\text{DD-OFF}}$ .

## **5.3 Zero current detection and triggering block**

The zero current detection (ZCD) and triggering block switches on the power GaN if a negative-going edge falling below 60 mV is applied to the ZCD pin. To do so, the triggering block must be previously armed by a positive-going edge exceeding 110 mV.

This feature is used to detect transformer demagnetization for the QR operation, where the signal for the ZCD input is obtained from the transformer auxiliary windings used also to supply the IC.

The triggering block is blanked after GaN turn-on to prevent any negative-going edge that follows leakage inductance demagnetization from triggering the ZCD circuit erroneously.

The switching frequency is top limited below 240 kHz.

To prevent the tendency of the system to excessively increase the frequency at light load, a variable blanking time, function of the FB pin voltage, is implemented. This blanking time is maximum for  $V_{FB} = V_{FBB}$  and decreases linearly down to the minimum for  $V_{FB} = V_{FBR}$ .

In QR systems the switching frequency also increases with the input line. To solve this issue, the VIPERGAN50 offers a special dynamic blanking time function, which reduces the maximum permitted switching frequency as the input line increases. This function is settable through the TB pin and is explained in the relevant section.

In this way, the switching frequency is progressively reduced with the input voltage and output load, resulting in lower frequency-related losses.

If the demagnetization completes - hence a negative-going edge appears on the ZCD pin - after a time exceeding time T<sub>BLANK</sub> from the previous turn-on, the GaN is turned on again, with some delay to ensure minimum voltage at turn-on ("QR mode").

If the negative-going edge appears before T<sub>BLANK</sub> has elapsed, it is ignored and only the first negative-going edge after  $T_{BLANK}$  turns on the GaN. In this way one or more drain ringing cycles is skipped ("valley-skipping mode") and the switching frequency is prevented from exceeding 1/T<sub>BLANK</sub>.

The blanking time limits and the mode of operation are reported in [Figure 12](#page-14-0).

In case the amplitude of residual oscillation on ZCD is not enough to trigger again the switching (it could happen during low frequency operation), an internal function forces the GaN to turn on,  $T_{\text{FORCE}}$  after the blanking time is elapsed. A starter block is also used to start up the system when the signal on the ZCD pin is not high enough to trigger the GaN. After the first few cycles initiated by the starter, as the voltage developed across the auxiliary winding becomes large enough to arm the ZCD circuit, the GaN's turn-on starts to be locked to transformer demagnetization, hence setting up the QR operation.

The ZCD pin voltage is both top and bottom limited by a double clamp. The upper clamp is typically located at 3 V, the lower clamp at -60 mV. The interface between the pin and the auxiliary winding is a resistor divider. Its resistance ratio as well as the individual resistance values are properly chosen, see ["Section 5.6 Line voltage](#page-15-0) [feed-forward block](#page-15-0)" and ["Section 5.11 Output overvoltage protection](#page-21-0)".



<span id="page-14-0"></span>

### **5.4 Valley-lock feature**

When the system operates in the valley skipping-mode, uneven switching cycles may be observed under some line/load conditions, due to the fact that the off-time of the GaN is allowed to change with discrete steps of one ringing cycle, while the off-time needed for cycle-by-cycle energy balance may fall in between. Thus, one or more longer switching cycles are compensated by one or more shorter cycles and vice versa.

This "valley-jump" phenomenon introduces a low-frequency component in the primary current that may fall in the audible range and if this periodic perturbation is sufficiently large in amplitude, audible noise can be generated by mechanical vibrations of the magnetic components.

To avoid this phenomenon a new patent-pending valley-lock feature is implemented that, for a certain input voltage and output load condition, fixes the number of skipped valleys during valley skipping mode operation, regardless of the DC bus voltage ripple.

The function is disabled when the VFB falls below 1.3 V and re-enabled again when VFB increases up to 1.43 V (typ.)

### **5.5 Constant voltage operation and burst-mode**

The FB pin is connected to an optocoupler which transmits the error signal from the regulation loop located on the secondary side of the converter, see [Figure 13](#page-15-0). Typically, a TS431 is used as a voltage reference.

The FB pin is driven directly by the phototransistor's collector to modulate the duty cycle.

A capacitor across the pin is usually used to compensate the loop.

When the FB pin voltage falls 60 mV below  $V_{FBB}$ , the GaN is turned OFF and the IC consumption is reduced to  $I_Q$ to minimize the bias losses.

After the GaN turns OFF, the FB pin voltage increases as a reaction to the interruption of the energy delivery, and as it reaches  $V<sub>FBB</sub>$  the device starts switching again.

The effect of this burst-mode operation, shown in [Figure 14,](#page-15-0) is to reduce the equivalent switching frequency, which can go down even to few hundred hertz, minimizing all frequency related losses and making it easier to comply with energy saving regulations. Also the low peak current ensures noise free operations.



#### <span id="page-15-0"></span>**Figure 13. Constant output voltage control principle: internal schematic and pin configuration**

**Figure 14. Burst-mode operation**



### **5.6 Line voltage feed-forward block**

The power that a QR flyback converter with a fixed overcurrent set point can deliver changes considerably with the input voltage.

In wide-range mains applications, the deliverable power at high line can be more than twice than at minimum voltage. This is a problem because it means that at high line the system could be operated at a power level much higher than that which triggers overload at low lines, thus requiring an overrating of the power components. The VIPERGAN50 implement a feed-forward function able to solve this issue: the voltage across the auxiliary winding is monitored and the information is used to compensate the converter (see [Figure 15\)](#page-16-0).

**DRAIN** 



#### <span id="page-16-0"></span>**Figure 15. Feed-forward compensation: simplified internal schematic and pin configuration.**

**Equation 1**

formula:

$$
I_{FF} = \frac{N_{AUX}}{N_{PRI}} \cdot \frac{V_{IN}}{R_{OPP}}
$$

The optimum value of the compensation, which minimizes the power capability variation over the input voltage range, is the one that provides equal power capability at the extremes of the range, and is defined by the proper selection of the resistor, according to the equation below:

#### **Equation 2**

$$
R_{OPP} = \frac{N_{AUX}}{N_{PRI}} \cdot \frac{\alpha FF}{G1 \cdot V_{FBH}} \cdot \left( V_{MIN} + V_{MAX} + \frac{V_{MIN} \cdot V_{MAX}}{V_R} \right)
$$

With a proper compensation, it is possible to optimize the power capability change, as shown in the diagram of [Figure 16](#page-17-0).

Feed-forward compensation affects the power level to enter burst-mode, thus the current  $I_{FF}$  is linearly reduced, starting from 100 % (at V<sub>FB</sub>  $\ge$  1.2 V) to 20 % (at V<sub>FB</sub> < 0.8 V). The residual I<sub>FF</sub> in burst-mode ensures a certain level of compensation against the propagation delay  $T_D$ .

(2)

(1)

<span id="page-17-0"></span>

#### **Figure 16. Typical power capability variation vs. input voltage in QR flyback**

### **5.7 Dynamic blanking time**

Since the capacitive losses in a power system increase with the frequency, the tendency of the QR converters to increase the switching frequency with the input line is one of the major limitations to consider when designing high efficiency converters.

To solve this issue, the VIPERGAN50 offers a special dynamic blanking time function, which reduces the maximum permitted switching frequency as a function of the input line.

Connecting the pin TB to the auxiliary winding through the resistor  $R_{TB}$ , the current sourced by the pin during the on-time, which is proportional to the input voltage, is sampled and used to adjust the blanking time during the off-time.

The advantage of this technique is that the frequency reduction is higher where mostly required, i.e., at high line, and minimum at low line.

The following equation can be used to dynamically adjust the dynamic blanking time  $T_{BLANK(dyn)}$ :

#### **Equation 3**

$$
R_{TB} = \frac{N_{AUX}}{N_{PRI}} \cdot \frac{K_{BLANK} \cdot V_{IN}}{T_{BLANK(dyn)} - T_{BLANK}}
$$

In this formula,  $T_{BLANK}$  is the default value at  $V_{FB} \ge V_{FR}$  and  $K_{BLANK}$  is the blanking time gain.

#### **Figure 17. Dynamic blanking time: internal schematic and pin configuration**



(3)

<span id="page-18-0"></span>The result of such dynamic variation is shown in Figure 18: at low input line the switching frequency does not change (or changes slightly) compared to the case in which dynamic blanking time is not implemented, while decreases more and more as the input voltage increases.



#### **Figure 18. Typical normalized switching frequency variation over input voltage range**

The function beneficially impacts also on the blanking time profile variation versus FB voltage, as shown in Figure 19: depending on the input voltage, the dynamic blanking time reduces the maximum permitted switching frequency also at medium/light load, thus further minimizing the related losses.

This method reduces the frequency variation span and, consequently, increases the peak of the primary side current. The Line Feed-forward compensation must be adjusted to guarantee the same power capability at any line condition.

Dynamic blanking time and valley synchronization (see relevant section) functions can be disabled connecting the pin TB to ground. The decision if the function is used or not is taken at power-up: before the pin  $V_{DD}$  reaches the  $V_{DD-ON}$  threshold, the current  $I_{TB-DIS}$  (200 µA typ.) is sourced from the pin. If the TB pin voltage is lower than the  $V_{\text{TB-DIS}}$  threshold (100 mV typ.), the pin is assumed to be connected to GND, the related circuitry is disabled, and the information is latched until the next power-on.

#### **Figure 19. Blanking time variation vs. FB voltage with dynamical Blanking time active**



## **5.8 Valley synchronization**

The main feature of the QR converters is that the turn-on occurs at the valley of the resonance after the secondary demagnetization, which is a function of primary inductance,  $L_P$  and total capacitance of the drain node,  $C_D$ . With respect to the transformers' demagnetization instant, the first valley occurs with a delay given by the formula:

(4)

#### <span id="page-19-0"></span>**Equation 4**

### $T_{VAILEY} = \pi \cdot \sqrt{L_P \cdot C_D}$

Since  $T_{VALLEY}$  can change a lot between one design and another, it is not easy to minimize the turn-on losses using a fixed turn-on delay time after ZCD triggering. For this reason, the VIPERGAN50 integrates a special function that can increase the default turn-on delay time after trigger,  $T_{D - ON(MIN)}$ 

(197 ns typ.) to exactly synchronize the turn-on time at the valley of the resonance, minimizing the turn-on losses. The pinout configuration is shown in [Figure 17](#page-17-0): the voltage divider made up by  $R_{TB}$  and  $R_{DELAY}$  samples the auxiliary winding voltage which, during the GaN off-time, is representative of the output voltage.

Since in steady-state the output voltage is constant, and  $R_{TB}$  value has already been selected to get the desired dynamic blanking time, R<sub>DELAY</sub> can now be chosen to set the TB pin sampled voltage to the value corresponding to the desired turn-on delay, according to Figure 20.



#### **Figure 20. Typical Turn-on delay after triggering as function of the voltage on TB pin.**

The required delay to exactly synchronize the Turn-On at the valley,  $T_{DELAY}$ , can be calculated as below: **Equation 5**

 $T_{DELAY} = T_{VALLEY} - T_{ZCD} - DELAY$ 

In the equation  $T_{ZCD} - DELAY$  represents the delay between the demagnetization time and the instant of time in which the ZCD voltage crosses the triggering threshold  $V_{ZCDT}$ : this delay is in the range of few tens ns up to hundred ns but can be easily experimentally measured during converter's operation. The value of  $V_{TB}$  can be directly read from the curve also.

Once  $V_{TB}$  voltage is known, the value of the resistor can be easily derived:

#### **Equation 6**

$$
R_{DELAY} = \frac{R_{TB}}{\frac{N_{AUX}}{N_{SEC}} \cdot \frac{V_{OUT}}{V_{TB}} - 1}
$$

The resistor  $R_{TB}$  can be calculated as reported in [Section 5.7 Dynamic blanking time.](#page-17-0)

The  $T_{DELAY}$  is set to the default value when  $R_{DELAY}$  is lower than:

#### **Equation 7**

(5)

(6)

<span id="page-20-0"></span>
$$
R_{DELAY\_default} < \frac{R_{TB}}{N_{SEC}} \cdot \frac{V_{OUT}}{V_{D} - ON(MIN)} - 1
$$

Dynamic blanking time and valley synchronization functions can be disabled connecting TB to GND.

The decision if the function is used or not is taken at power-up: before the pin  $V_{DD}$  reaches the  $V_{DD-ON}$  threshold, the current  $I_{TB-DIS}$  (200 µA typ.) is sourced from the pin. If the TB pin voltage is below the V<sub>TB-DIS</sub> threshold (100 mV typ.), the pin is assumed to be connected to GND, the related circuitry is disabled, and the information is latched until the next power-on.

Please note that to ensure a correct check of the disabling function, the resistor  $R_{DELAY}$  cannot be lower than: **Equation 8**

$$
R_{DELAY(\text{min})} < \frac{V_{TB} - \text{DIS}(\text{max})}{T_{TB} - \text{DIS}(\text{min})} = 750 \, \Omega
$$

(8)

## **5.9 TB pin configuration**

The pin TB can be easily configured in different combinations, as reported in Table 6 and in Figure 21, Figure 22, Figure 23, Figure 24.

#### **Table 6. TB pin matrix configuration**







## <span id="page-21-0"></span>**5.10 Overload and short-circuit protection**

To manage an overload or a short-circuit condition, an internal up-down counter is incremented or decremented with an internal clock, if the FB pin voltage is, respectively, above or below the upper saturation limit  $V_{FBH}$ .

If the overload/short-circuit event persists for a time greater than  $T<sub>OVI</sub>$  (50 ms typical value), the switching is inhibited and  $V_{DD}$  is recycled between  $V_{DD}$  RESTART and  $V_{DD}$  ON by the periodical activation of the HV current source. After  $T_{RESTART}$  from protection tripping, the IC restarts switching with soft-start as soon as  $V_{DD}$  is recharged to  $V_{DD-ON}$ . After soft-start (during which the overload counter is disabled), if overload is still present, the switching activity is disabled again as previously described, otherwise it resumes normal operation. If the overload/short-circuit event persists for a time smaller than  $T<sub>OVI</sub>$ , the counter is decremented cycle-by-cycle down to zero and the IC is not stopped.

This fault management ensures low repetition rate restart attempts, so that the converter works safely with extremely low power throughput and avoids the IC overheating in case of repeated overload events, and a prompt resumption of normal operation at fault removal.

In case of transformer saturation, short-circuit of secondary side rectifier or deep CCM, a further protection feature named OCP\_LEB is embedded: if the drain current value is higher than I<sub>OCPLEB</sub> at the end of LEB time for two subsequent cycles the VIPERGAN50 shuts down for  $T<sub>SD-REST</sub>$  seconds and performs a new startup.

In case of VDD clamp activation with a current sunk from the pin higher than IDD-CL (26 mA typ.) and for a time duration higher than TDD-CL (100 us typ.), the IC is shut down then restart after VDD recycling.



### **Figure 25. Timing diagram of OLP protection**

### **5.11 Output overvoltage protection**

The voltage on the ZCD pin is monitored at the end of the transformer's demagnetization, where the auxiliary winding accurately tracks the converter output voltage and compares with an internal reference. If the sampled voltage exceeds the OVP threshold  $V_{OVP}$  (2.5 V typ.), an overvoltage condition is assumed.

With reference to the external configuration of [Figure 15,](#page-16-0) once  $R_{OPP}$  is fixed by feed-forward considerations (see

relevant section), it is possible to calculate the value of the  $R_{OVP}$  resistor to activate the OVP protection for a certain output voltage level, V<sub>OUT-OVP</sub>.

**Equation 9**

$$
\left( 9\right)
$$

$$
R_{FB} = \frac{V_{OVP}}{\frac{N_{AUX}}{N_{SEC}} \cdot V_{OUT} - OVP - V_{OVP}} \cdot R_{OPP}
$$

To reduce sensitivity to external noise and prevent the protection from being erroneously activated, the OVP comparator must be triggered for four consecutive oscillator cycles before the device is stopped.

A counter, which is reset every time the OVP comparator is not triggered in one oscillator cycle, is provided for this purpose.

Best accuracy of OVP protection is achieved when demagnetization time is longer than 2 μs.

<span id="page-22-0"></span>Once the protection is tripped, the switching is inhibited for  $T_{RESTART}$  and  $V_{DD}$  is recycled between  $V_{DD}$  RESTART and  $V_{DD-ON}$  by the periodical activation of the HV current source. At the end of TRESTART, switching is enabled with soft-start at the first  $V_{DD}$  recharge to  $V_{DD-ON}$ . If overvoltage is still present, the protection is invoked again in the same way, resulting in a low-frequency intermittent operation, which increases the end-product's safety and reliability; otherwise, the IC resumes normal operation.

The OVP protection timing diagrams are shown in Figure 26.



#### **Figure 26. OVP timing diagram**

## **5.12 Input OVP protection**

The input overvoltage protection is intended to protect the converter in case of overvoltage on the main line, which can cause exceeding of the GaN's breakdown voltage. It can be easily realized connecting iOVP to the voltage to be monitored (usually the DC rectified input mains) through a voltage divider.

When the iOVP pin voltage exceeds the internal threshold  $V_{\text{iOVP~th}}$  (5 V typ.), for a time greater than T<sub>iOVP</sub> (250 μs typ.), the IC is shut down, while V<sub>DD</sub> is recycled between V<sub>DD-RESTART</sub> and V<sub>DD</sub> <sub>ON</sub> by the periodical activation of the internal HV current source. Switching is resumed when  $V_{\text{ioVP}}$  falls below  $V_{\text{ioVP}}$  th.

The delay time  $T_{iOVP}$  is intended to filter out possible disturbances that may be coupled during operations: it is implemented through an up/down counter which is incremented when  $V_{jOVP}$  exceeds  $V_{jOVP-th}$  and decremented otherwise, on a cycle-by-cycle base. In this way, temporary disturbances can be distinguished from a real overvoltage, with great advantage to the operative continuity.

Regarding the setting, different configurations are possible, depending on whether brown-in/brown-out protection (described in the following section) is also implemented or not, as shown in [Table 7](#page-24-0) and [Figure 27.](#page-24-0)

The resistors of the voltage divider are calculated through equations [\(10](#page-23-0)) and [\(11\)](#page-23-0). The function can be disabled connecting iOVP to GND.

## **5.13 Brown-In and Brown-Out protection**

The brown-in protection is used to define the minimum input voltage from which the converter starts to operate. Similarly, the brown-out protection defines the minimum input voltage below which the converter stops operating.

There are several reasons why it may be desirable to disable the converter below a certain input voltage range. Firstly, a very low input voltage may cause overheating of the primary power section due to an excess of RMS current. Secondly, spurious restarts may occur during converter power-down, which causes the output voltage not to decay to zero monotonically.

At power-up, as  $V_{IN}$  >  $V_{START}$ , the internal HV-current source is activated, and the capacitor connected to VDD is charged to  $V_{DD-ON}$ . During this charging phase, the current  $I_{BR-DIS}$  = 15 uA is sourced from BR and  $V_{BR}$  is monitored.

If  $V_{BR}$  <  $V_{BR}$ -nis (100 mV, typ.), BR is assumed to be connected to GND, the related circuitry is disabled, the information is latched until next power-on and the IC is allowed to start-up.

<span id="page-23-0"></span>If  $V_{BR}$  >  $V_{BR}$ -DIS, the IC starts up and is allowed to switch for 30 msec. After that, if  $V_{BR}$  >  $V_{BR}$ -OUT (0.4 V, typ.), it continues switching, otherwise it is disabled. From this latter case, if  $V_{BR}$  exceeds  $V_{BR-IN}$  (0.5 V, typ.) for more than T<sub>BR, IN</sub> (250 usec, typ.), the IC is allowed to resume switching (brown-in); then, if V<sub>BR</sub> falls below V<sub>BR-OUT</sub> for more than  $T_{BR\text{ OUT}}$  (30 msec, typ.), the IC is disabled (brown-out).

The delay times are implemented through up/down counters, to reject temporary disturbances across the line.  $T_{BR}$   $_{OUT}$  is also intended to avoid false protection triggerings due to the input capacitor voltage ripple and to guarantee some hold-up in case of a missing cycle of the input line.

Input OVP, brown-in and brown-out conditions can be set connecting a voltage divider across the rectified input mains, iOVP, BR and GND and selecting the resistor values according to the equations below.

**Equation 10**

$$
R_{OVP} = R_{HV} \cdot \left(\frac{V_{iOVP\_th}}{V_{IN} - OVP} - \frac{V_{BR} - IN}{V_{IN} - ON}\right)
$$

**Equation 11**

$$
R_{BR} = R_{HV} \cdot \frac{V_{BR} - IN}{V_{IN} - ON - V_{BR} - IN}
$$

In the above formulas,  $V_{IN~ON}$  and  $V_{IN~OVP}$  are the DC input voltages which trigger brown-in and input overvoltage protection respectively.

The resistor  $R_{HV}$  is used to start up the converter and also as part of the voltage divider, once HV and iOVP are connecter together. Its value is arbitrarily selected, with the recommendation to be few tens MΩ at least to minimize the residual consumptions from the input mains.

It is worth noting that the thresholds  $V_{IN-ON}$  and  $V_{IN-OFF}$  (the input voltage values triggering brown-in and brown-out respectively) cannot be set independently but are linked to each other. The DC bus voltage value that turns off the device is thus calculated with the following equation.

#### **Equation 12**

$$
V_{IN-OFF}=V_{IN-ON}\cdot\frac{v_{BR-OUT}}{v_{BR-IN}}
$$

A 10 nF filter capacitor placed between BR pin and GND is necessary to avoid misbehavior of the brown-out logic when a high voltage start-up unit is activated.

The brown-in/out function can be disabled connecting the BR to GND.

(12)

(10)

(11)

#### <span id="page-24-0"></span>**Figure 27. Brown-in/out and input OVP: internal schematic**

## **5.14 Configure Brown-In/Out and OVP protection**

The pins iOVP and BR can be easily configured in different combinations, as reported in Table 7.

#### **Table 7. Brown-in/out and OVP matrix configuration**





<span id="page-25-0"></span>



## **5.15 Frequency jittering for EMI reduction**

Although the VIPERGAN50 works in QR mode and the switching frequency is already modulated at twice the mains frequency, it implements a proprietary frequency jitter technique to further reduce EMI. This technique is based on the injection, on the current sense signal, of a square waveform at 10 kHz (above the feedback loop bandwidth) with 50 % duty cycle which modulates the amplitude of the peak primary current. The percentage of this amplitude modulation is set as a default at 5 %. As the peak current reduces with decreasing load levels, the effect automatically attenuates at lower loads, where the energy of EMI noise is highly reduced.

## **5.16 Thermal shutdown protection**

When the controller temperature exceeds the shutdown threshold,  $T_{SD}$  (140 °C typ.) the device is shut down and maintained off for the time  $T_{SD-REST}$  (2 s typ.) to prevent any dangerous overheating of the system and the  $V_{DD}$ pin is continuously recycled between V<sub>DD-ON</sub> and V<sub>DD-OFF</sub> to keep the controller alive. During this time the IC consumption is reduced to  $I_{DD-FAULT}$  to further minimize the HV start-up losses.

After  $T_{SD-RESTART}$ , the IC restarts as  $V_{DD}$  reaches  $V_{DD-ON}$ .

Please note that the thermal sensor is embedded into the controller chip and the power GAN chip may have a higher temperature.

The OTP timing diagram is shown in Figure 32.



#### **Figure 32. OTP timing diagram**

## **6 Typical schematics**

<span id="page-26-0"></span>ST



**Figure 33. Typical configuration: full features**





## <span id="page-27-0"></span>**7 Layout guidelines and design recommendations**

A proper printed circuit board layout is essential for correct operation of any switch-mode converter and this is also true for the VIPerGaN50. The main reasons for having a proper PCB layout are to:

• Provide clean signals to the IC, ensuring good immunity against external noises and switching noises

• Reduce the electromagnetic interferences, both radiated and conducted, to pass more easily the EMC

When designing an SMPS using VIPerGaN, the following basic rules should be considered:

- **Separating signal from power tracks:** generally, traces carrying signal currents should run far from those carrying pulsed currents or with quickly swinging voltages. Signal ground traces should be routed separately from the power ground traces then connected one to the other using a single "star point", placed close to the IC.
- The compensation network should be connected to the FB pin, maintaining the trace to GND as short as possible. In case of a two-layer PCB, it is a good practice to route signal traces on one PCB side and power traces on the other side.
- **Filtering sensitive pins:** some crucial points of the circuit need or may need filtering. A small high frequency bypass capacitor to GND might be useful to get a clean bias voltage for the signal part of the IC and protect the IC itself during EFT/ESD tests. A low ESL ceramic capacitor (a few hundreds pF up to 0.1 μF) should be connected across VDD and GND, placed as close as possible to the IC. With flyback topologies, when the auxiliary winding is used, it is suggested to connect the VDD capacitor on the auxiliary return and then to the main GND using a single track. A small 10 nF capacitance is also required between BR and GND to filter the noise in this high impedance path.
- **Keep power loops as confined as possible:** minimize the area circumscribed by current loops where high pulsed currents flow, in order to reduce its parasitic self-inductance and the radiated electromagnetic field: this greatly reduces the electromagnetic interferences produced by the power supply during the switching. In a flyback converter the most critical loops are the one including the input bulk capacitor, the power switch, the power transformer, the one including the snubber, the one including the secondary winding, the output rectifier, and the output capacitor.
- **Reduce line lengths:** any wire acts as an antenna. With the very short rise times exhibited by EFT pulses, any antenna has the capability of receiving high voltage spikes. By reducing line lengths, the level of radiated energy that is received is reduced, and the resulting spikes from electrostatic discharges are lower. This also keeps both resistive and inductive effects to a minimum. In particular, all of the traces carrying high currents, especially if pulsed (tracks of the power loops) should be as short and fat as possible. It is a good practice to minimize also the areas circumscribed by the paths from TB to GND and from BR to GND, to ensure good immunity against EFT tests.
- **Optimize track routing:** as levels of pickup from static discharges are likely to be greater closer to the extremities of the board, it is wise to keep any sensitive lines away from these areas. Input and output lines often need to reach the PCB edge at some stage, but they can be routed away from the edge as soon as possible where applicable. Since vias are to be considered inductive elements, it is recommended to minimize their number in the signal path and avoid them when designing the power path.
- **Improve thermal dissipation:** an adequate copper area has to be provided under the EP pad as heatsink. Since this pad is mechanically connected to the GaN substrate, which is also connected to GND, a large copper area can be used without affecting the EMC performances.

## **8 Package information**

<span id="page-28-0"></span>ST

In order to meet environmental requirements, ST offers these devices in different grades of [ECOPACK](https://www.st.com/ecopack) packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: [www.st.com.](http://www.st.com) ECOPACK is an ST trademark.







<span id="page-29-0"></span>

### **Figure 36. QFN 5x6 narrow package information**



## <span id="page-30-0"></span>**9 Order code**

ı

### **Table 9. Order code**



## <span id="page-31-0"></span>**Revision history**

### **Table 10. Document revision history**



<span id="page-32-0"></span>

## **Contents**



## **VIPERGAN50 Contents**

# $\sqrt{2}$



## <span id="page-34-0"></span>**List of tables**



## <span id="page-35-0"></span>**List of figures**



#### **IMPORTANT NOTICE – READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to [www.st.com/trademarks.](http://www.st.com/trademarks) All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2022 STMicroelectronics – All rights reserved