# CY8C24094, CY8C24794 CY8C24894, CY8C24994 # PSoC® Programmable System-on-Chip #### 1. Features - XRES Pin to Support In-System Serial Programming (ISSP) and External Reset Control in CY8C24894 - Powerful Harvard Architecture Processor - □ M8C Processor Speeds to 24 MHz - □ Two 8x8 Multiply, 32-Bit Accumulate - □ Low Power at High Speed - □ 3V to 5.25V Operating Voltage - □ Industrial Temperature Range: -40°C to +85°C - □ USB Temperature Range: -10°C to +85°C - Advanced Peripherals (PSoC® Blocks) - ☐ 6 Rail-to-Rail Analog PSoC Blocks Provide: - Up to 14-Bit ADCs - Up to 9-Bit DACs - · Programmable Gain Amplifiers - · Programmable Filters and Comparators - □ Four Digital PSoC Blocks Provide: - 8 to 32-Bit Timers, Counters, and PWMs - · CRC and PRS Modules - Full-Duplex UART - Multiple SPI™ Masters or Slaves - · Connectable to all GPI/O Pins - $\ensuremath{\square}$ Complex Peripherals by Combining Blocks - □ Capacitive Sensing Application Capability - Full Speed USB (12 Mbps) - □ Four Uni-Directional Endpoints - □ One Bi-Directional Control Endpoint - □ USB 2.0 Compliant - □ Dedicated 256 Byte Buffer - □ No External Crystal Required - Flexible On-Chip Memory - □ 16K Flash Program Storage 50,000 Erase and Write Cycles - □ 1K SRAM Data Storage - □ In-System Serial Programming (ISSP) - □ Partial Flash Updates - □ Flexible Protection Modes - □ EEPROM Emulation in Flash - Programmable Pin Configurations - 25 mA Sink, 10 mA Source on all GPIO - Pull Up, Pull Down, High Z, Strong, or Open Drain Drive Modes on all GPI/O - Up to 48 Analog Inputs on GPI/O - □ Two 33 mA Analog Outputs on GPI/O - □ Configurable Interrupt on all GPI/O - Precision, Programmable Clocking - □ Internal ±4% 24 and 48 MHz Oscillator - □ Internal Oscillator for Watchdog and Sleep - 0.25% Accuracy for USB with no External Components - Additional System Resources - ☐ I<sup>2</sup>C Slave, Master, and Multi-Master to 400 kHz - Watchdog and Sleep Timers - □ User Configurable Low Voltage Detection Cypress Semiconductor Corporation Document Number: 38-12018 Rev. \*Q 198 Champion Court San Jose, CA 95134-1709 408-943-2600 Revised September 24, 2009 #### 3. PSoC Functional Overview The PSoC family consists of many programmable system-on-chips with On-Chip Controller devices. All PSoC family devices are designed to replace traditional MCUs, system ICs, and the numerous discrete components that surround them. The PSoC CY8C24x94 devices are unique members of the PSoC family because it includes a full featured, full speed (12 Mbps) USB port. Configurable analog, digital, and interconnect circuitry enable a high level of integration in a host of industrial, consumer, and communication applications. This architecture enables the user to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts and packages. The PSoC architecture, as illustrated on the left, is comprised of four main areas: PSoC Core, Digital System, Analog System, and System Resources including a full speed USB port. Configurable global busing enables all the device resources to be combined into a complete custom system. The PSoC CY8C24x94 devices can have up to seven I/O ports that connect to the global digital and analog interconnects, providing access to 4 digital blocks and 6 analog blocks. #### 3.1 The PSoC Core The PSoC Core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPI/O (General Purpose I/O). The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four MIPS 8-bit Harvard architecture microprocessor. The CPU uses an interrupt controller with up to 20 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included Sleep and Watch Dog Timers (WDT). Memory encompasses 16K of Flash for program storage, 1K of SRAM for data storage, and up to 2K of EEPROM emulated using the Flash. Program Flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection. The PSoC device incorporates flexible internal clock generators, including a 24 MHz IMO (internal main oscillator) accurate to 8% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz ILO (internal low speed oscillator) is provided for the Sleep timer and WDT. The clocks, together with programmable clock dividers (as a System Resource), provide the flexibility to integrate almost any timing requirement into the PSoC device. In USB systems, the IMO self tunes to $\pm\,0.25\%$ accuracy for USB communication. PSoC GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin is also capable of generating a system interrupt on high level, low level, and change from last read. # 3.2 The Digital System The Digital System is composed of four digital PSoC blocks. Each block is an 8-bit resource used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references. Figure 3-1. Digital System Block Diagram Digital peripheral configurations include the following: - Full Speed USB (12 Mbps) - PWMs (8 to 32 bit) - PWMs with Dead band (8 to 24 bit) - Counters (8 to 32 bit) - Timers (8 to 32 bit) - UART 8 bit with selectable parity - SPI master and slave - I2C slave and multi-master - Cyclical Redundancy Checker/Generator (8 to 32 bit) - IrDA - Pseudo Random Sequence Generators (8 to 32 bit) The digital blocks are connected to any GPI/O through a series of global buses that can route any signal to any pin. The buses also enable signal multiplexing and performing logic operations. This configurability frees the designs from the constraints of a fixed peripheral controller. Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This enables you the optimum choice of system resources for your application. Family resources are shown in Table 3-1 on page 4. #### 3.3 The Analog System The Analog System is composed of 6 configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are as follows. - Analog-to-digital converters (up to 2, with 6 to 14-bit resolution, selectable as Incremental, Delta Sigma, and SAR) - Filters (2 and 4 pole band-pass, low-pass, and notch) - Amplifiers (up to 2, with selectable gain to 48x) - Instrumentation amplifiers (1 with selectable gain to 93x) - Comparators (up to 2, with 16 selectable thresholds) - DACs (up to 2, with 6- to 9-bit resolution) - Multiplying DACs (up to 2, with 6- to 9-bit resolution) - High current output drivers (two with 30 mA drive as a PSoC Core Resource) - 1.3V reference (as a System Resource) - DTMF Dialer - Modulators - Correlators - Peak Detectors - Many other topologies possible Analog blocks are arranged in a column of three, which includes one CT (Continuous Time) and two SC (Switched Capacitor) blocks, as shown in Figure 3-2. Figure 3-2. Analog System Block Diagram #### 3.3.1 The Analog Multiplexer System The Analog Mux Bus can connect to every GPI/O pin in ports 0-5. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with comparators and analog-to-digital converters. It is split into two sections for simultaneous dual-channel processing. An additional 8:1 analog input multiplexer provides a second path to bring Port 0 pins to the analog array. Switch control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. Other multiplexer applications include: - Track pad, finger sensing. - Chip-wide mux that enables analog input from up to 48 I/O pins. - Crosspoint connection between any I/O pin combinations. When designing capacitive sensing applications, refer to the latest signal-to-noise signal level requirements Application Notes, which are found under <a href="http://www.cypress.com">http://www.cypress.com</a> Design Resources > Application Notes. In general, and unless otherwise noted in the relevant Application Notes, the minimum signal-to-noise ratio (SNR) for CapSense applications is 5:1. #### 3.4 Additional System Resources System Resources, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, low voltage detection, and power on reset. Brief statements describing the merits of each resource follow. - Full Speed USB (12 Mbps) with 5 configurable endpoints and 256 bytes of RAM. No external components required except two series resistors. Wider than commercial temperature USB operation (-10°C to +85°C). - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks are generated using digital PSoC blocks as clock dividers. - Two multiply accumulates (MACs) provide fast 8-bit multipliers with 32-bit accumulate, to assist in both general math and digital filters. - Decimator provides a custom hardware filter for digital signal processing applications including creation of Delta Sigma ADCs. - The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, multi-master are supported. - Low Voltage Detection (LVD) interrupts signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor. - An internal 1.3V reference provides an absolute reference for the analog system, including ADCs and DACs. - Versatile analog multiplexer system. #### 3.5 PSoC Device Characteristics Depending on your PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 4 analog blocks. The following table lists the resources available for specific PSoC device groups. The device covered by this data sheet is shown in the highlighted row of the table Table 3-1. PSoC Device Characteristics | PSoC Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM | Flash<br>Size | |---------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|------------------|--------------|---------------| | CY8C29x66 | up to<br>64 | 4 | 16 | 12 | 4 | 4 | 12 | 2K | 32K | | CY8C27x43 | up to<br>44 | 2 | 8 | 12 | 4 | 4 | 12 | 256<br>Bytes | 16K | | CY8C24x94 | 56 | 1 | 4 | 48 | 2 | 2 | 6 | 1K | 16K | | CY8C24x23A | up to<br>24 | 1 | 4 | 12 | 2 | 2 | 6 | 256<br>Bytes | 4K | | CY8C21x34 | up to<br>28 | 1 | 4 | 28 | 0 | 2 | 4 | 512<br>Bytes | 8K | | CY8C21x23 | 16 | 1 | 4 | 8 | 0 | 2 | 4 | 256<br>Bytes | 4K | | CY8C20x34 | up to<br>28 | 0 | 0 | 28 | 0 | 0 | 3 | 512<br>Bytes | 8K | # 4. Getting Started The quickest way to understand PSoC silicon is to read this data sheet and then use the PSoC Designer Integrated Development Environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in depth information, along with detailed programming information, see the PSoC® Technical Reference Manual for CY8C24x94 PSoC devices. For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device data sheets on the web at www.cypress.com/psoc. #### 4.1 Application Notes Application notes are an excellent introduction to the wide variety of possible PSoC designs. They are located here: www.cypress.com/psoc. Select Application Notes under the Documentation tab. ### 4.2 Development Kits PSoC Development Kits are available online from Cypress at www.cypress.com/shop and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. #### 4.3 Training Free PSoC technical training (on demand, webinars, and workshops) is available online at <a href="https://www.cypress.com/training">www.cypress.com/training</a>. The training covers a wide variety of topics and skill levels to assist you in your designs. #### 4.4 CyPros Consultants Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to www.cypress.com/cypros. ## 4.5 Solutions Library Visit our growing library of solution focused designs at www.cypress.com/solutions. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly. #### 4.6 Technical Support For assistance with technical issues, search KnowledgeBase articles and forums at <a href="https://www.cypress.com/support">www.cypress.com/support</a>. If you cannot find an answer to your question, call technical support at 1-800-541-4736. # CY8C24094, CY8C24794 CY8C24894, CY8C24994 # 5. Development Tools PSoC Designer is a Microsoft® Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE runs on Windows XP or Windows Vista. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and built-in support for third-party assemblers and C compilers. PSoC Designer also supports C language compilers developed specifically for the devices in the PSoC family. #### 5.1 PSoC Designer Software Subsystems #### 5.1.1 System-Level View A drag-and-drop visual embedded system design environment based on PSoC Express. In the system level view you create a model of your system inputs, outputs, and communication interfaces. You define when and how an output device changes state based upon any or all other system devices. Based upon the design, PSoC Designer automatically selects one or more PSoC Mixed-Signal Controllers that match your system requirements. PSoC Designer generates all embedded code, then compiles and links it into a programming file for a specific PSoC device. #### 5.1.2 Chip-Level View The chip-level view is a more traditional integrated development environment (IDE) based on PSoC Designer 4.4. Choose a base device to work with and then select different onboard analog and digital components called user modules that use the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application. The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic configuration enables changing configurations at run time. #### 5.1.3 Hybrid Designs You can begin in the system-level view, allow it to choose and configure your user modules, routing, and generate code, then switch to the chip-level view to gain complete control over on-chip resources. All views of the project share a common code editor, builder, and common debug, emulation, and programming tools. #### 5.1.4 Code Generation Tools PSoC Designer supports multiple third party C compilers and assemblers. The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. The choice is yours. **Assemblers.** The assemblers allow assembly code to merge seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing. **C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all the features of C tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### 5.1.5 Debugger The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read and program and read and write data memory, read and write I/O registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest. #### 5.1.6 Online Help System The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started. #### 5.2 In-Circuit Emulator A low cost, high functionality In-Circuit Emulator (ICE) is available for development support. This hardware has the capability to program single devices. The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation. # 6. Designing with PSoC Designer The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process can be summarized in the following four steps: - 1. Select components - 2. Configure components - 3. Organize and Connect - 4. Generate, Verify, and Debug #### 6.1 Select Components Both the system-level and chip-level views provide a library of prebuilt, pretested hardware peripheral components. In the system-level view, these components are called "drivers" and correspond to inputs (a thermistor, for example), outputs (a brushless DC fan, for example), communication interfaces (I<sup>2</sup>C-bus, for example), and the logic to control how they interact with one another (called valuators). In the chip-level view, the components are called "user modules". User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties. #### **6.2 Configure Components** Each of the components you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a Pulse Width Modulator (PWM) User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. Both the system-level drivers and chip-level user modules are documented in data sheets that are viewed directly in PSoC Designer. These data sheets explain the internal operation of the component and provide performance specifications. Each data sheet describes the use of each user module parameter or driver property, and other information you may need to successfully implement your design. #### 6.3 Organize and Connect You can build signal chains at the chip level by interconnecting user modules to each other and the I/O pins, or connect system level inputs, outputs, and communication interfaces to each other with valuator functions. In the system-level view, selecting a potentiometer driver to control a variable speed fan driver and setting up the valuators to control the fan speed based on input from the pot selects, places, routes, and configures a programmable gain amplifier (PGA) to buffer the input from the potentiometer, an analog to digital converter (ADC) to convert the potentiometer's output to a digital signal, and a PWM to control the fan. In the chip-level view, perform the selection, configuration, and routing so that you have complete control over the use of all on-chip resources. #### 6.4 Generate, Verify, and Debug When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. Both system-level and chip-level designs generate software based on your design. The chip-level design provides application programming interfaces (APIs) with high level functions to control and respond to hardware events at run-time and interrupt service routines that you can adapt as needed. The system-level design also generates a C main() program that completely controls the chosen application and contains placeholders for custom code at strategic positions allowing you to further refine the software without disrupting the generated code. A complete code development environment allows you to develop and customize your applications in C, assembly language, or both. The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the ICE where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and allows you define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals. #### 7. Document Conventions #### 7.1 Acronyms Used The following table lists the acronyms that are used in this document. | Acronym | Description | |---------|-----------------------------------------------------| | AC | alternating current | | ADC | analog-to-digital converter | | API | application programming interface | | CPU | central processing unit | | CT | continuous time | | DAC | digital-to-analog converter | | DC | direct current | | ECO | external crystal oscillator | | EEPROM | electrically erasable programmable read-only memory | | FSR | full scale range | | GPI/O | general purpose I/O | | GUI | graphical user interface | | HBM | human body model | | ICE | in-circuit emulator | | ILO | internal low speed oscillator | | IMO | internal main oscillator | | I/O | input/output | | IPOR | imprecise power on reset | | LSb | least-significant bit | | LVD | low voltage detect | | MSb | most-significant bit | | PC | program counter | | PLL | phase-locked loop | | POR | power on reset | | PPOR | precision power on reset | | PSoC® | Programmable System-on-Chip™ | | PWM | pulse width modulator | | SC | switched capacitor | | SRAM | static random access memory | # 7.2 Units of Measure A units of measure table is located in the Electrical Specifications section. Table 10-1 on page 20 lists all the abbreviations used to measure the PSoC devices. #### 7.3 Numeric Naming Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (e.g., 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimal. ### 8. Pin Information This section describes, lists, and illustrates the CY8C24x94 PSoC device family pins and pinout configuration. The CY8C24x94 PSoC devices are available in the following packages, all of which are shown on the following pages. Every port pin (labeled with a "P") is capable of Digital I/O. However, Vss, Vdd, and XRES are not capable of Digital I/O. #### 8.1 56-Pin Part Pinout Table 8-1. 56-Pin Part Pinout (QFN(3)) See LEGEND details and footnotes in Table 8-2 on page 9. | ·ub· | · · · · · | | | modit (di N. ) occ ELGEND del | |------|-----------|--------|-------|----------------------------------------------------| | Pin | Ту | ре | Name | Description | | No. | Digital | Analog | Name | Description | | 1 | I/O | I, M | P2[3] | Direct switched capacitor block input. | | 2 | I/O | I, M | P2[1] | Direct switched capacitor block input. | | 3 | I/O | М | P4[7] | | | 4 | I/O | М | P4[5] | | | 5 | I/O | М | P4[3] | | | 6 | I/O | М | P4[1] | | | 7 | I/O | М | P3[7] | | | 8 | I/O | М | P3[5] | | | 9 | I/O | М | P3[3] | | | 10 | I/O | М | P3[1] | | | 11 | I/O | М | P5[7] | | | 12 | I/O | М | P5[5] | | | 13 | I/O | М | P5[3] | | | 14 | I/O | М | P5[1] | | | 15 | I/O | М | P1[7] | I2C Serial Clock (SCL). | | 16 | I/O | М | P1[5] | I2C Serial Data (SDA). | | 17 | I/O | М | P1[3] | | | 18 | I/O | М | P1[1] | I2C Serial Clock (SCL), ISSP SCLK <sup>[2]</sup> . | | 19 | Po | wer | Vss | Ground connection. | | 20 | U: | SB | D+ | | | 21 | U: | SB | D- | | | 22 | Po | wer | Vdd | Supply voltage. | | 23 | I/O | | P7[7] | | | 24 | I/O | | P7[0] | | | 25 | I/O | М | P1[0] | I2C Serial Data (SDA), ISSP SDATA[2]. | | 26 | I/O | М | P1[2] | | | 27 | I/O | М | P1[4] | Optional External Clock Input (EXTCLK). | | 28 | I/O | М | P1[6] | | | 29 | I/O | М | P5[0] | | | 28 | I/O | М | P1[6] | | | | | | | |----|-----|------|-------|----------------------------------------|-----|---------|--------|-------|--------------------------------------------| | 29 | I/O | М | P5[0] | | Pin | Туре | | Name | Description | | 30 | I/O | М | P5[2] | | No. | Digital | Analog | Name | Description | | 31 | I/O | М | P5[4] | | 44 | I/O | М | P2[6] | External Voltage Reference (VREF) input. | | 32 | I/O | М | P5[6] | | 45 | I/O | I, M | P0[0] | Analog column mux input. | | 33 | I/O | М | P3[0] | | 46 | I/O | I, M | P0[2] | Analog column mux input. | | 34 | I/O | М | P3[2] | | 47 | I/O | I, M | P0[4] | Analog column mux input VREF. | | 35 | I/O | М | P3[4] | | 48 | I/O | I, M | P0[6] | Analog column mux input. | | 36 | I/O | М | P3[6] | | 49 | Po | wer | Vdd | Supply voltage. | | 37 | I/O | М | P4[0] | | 50 | Po | wer | Vss | Ground connection. | | 38 | I/O | М | P4[2] | | 51 | I/O | I, M | P0[7] | Analog column mux input,. | | 39 | I/O | М | P4[4] | | 52 | I/O | I/O, M | P0[5] | Analog column mux input and column output. | | 40 | I/O | М | P4[6] | | 53 | I/O | I/O, M | P0[3] | Analog column mux input and column output. | | 41 | I/O | I, M | P2[0] | Direct switched capacitor block input. | 54 | I/O | I, M | P0[1] | Analog column mux input. | | 42 | I/O | I, M | P2[2] | Direct switched capacitor block input. | 55 | I/O | М | P2[7] | | | 43 | I/O | М | P2[4] | External Analog Ground (AGND) input. | 56 | I/O | М | P2[5] | | #### Note <sup>1.</sup> This part cannot be programmed with Reset mode; use Power Cycle mode when programming. #### 8.2 56-Pin Part Pinout (with XRES) Table 8-2. 56-Pin Part Pinout (QFN[3]) | Pin | | уре | Name | Description | |-----|---------|--------|-------|---------------------------------------------------| | No. | Digital | Analog | | • | | 1 | I/O | I, M | P2[3] | Direct switched capacitor block input. | | 2 | I/O | I, M | P2[1] | Direct switched capacitor block input. | | 3 | I/O | М | P4[7] | | | 4 | I/O | М | P4[5] | | | 5 | I/O | М | P4[3] | | | 6 | I/O | М | P4[1] | | | 7 | I/O | М | P3[7] | | | 8 | I/O | М | P3[5] | | | 9 | I/O | М | P3[3] | | | 10 | I/O | М | P3[1] | | | 11 | I/O | М | P5[7] | | | 12 | I/O | М | P5[5] | | | 13 | I/O | М | P5[3] | | | 14 | I/O | М | P5[1] | | | 15 | I/O | М | P1[7] | I2C Serial Clock (SCL). | | 16 | I/O | М | P1[5] | I2C Serial Data (SDA). | | 17 | I/O | М | P1[3] | | | 18 | I/O | М | P1[1] | I2C Serial Clock (SCL), ISSP SCLK <sup>[2].</sup> | | 19 | | ower | Vss | Ground connection. | | 20 | | ISB | D+ | | | 21 | | ISB | D- | | | 22 | | wer | Vdd | Supply voltage. | | 23 | I/O | | P7[7] | | | 24 | I/O | | P7[0] | | | 25 | I/O | М | P1[0] | I2C Serial Data (SDA), ISSP SDATA[2]. | | 26 | I/O | М | P1[2] | | | 27 | I/O | М | P1[4] | Optional External Clock Input (EXTCLK). | | 28 | I/O | М | P1[6] | | | | | ] | | | | 29 | I/O | М | P5[0] | | | | | | | | Figure 8-2. CY8C24894 56-Pin PSoC Device | 29 | I/O | М | P5[0] | | Pin | Ту | Туре | | Description | |----|-----|------|-------|-----------------------------------------------------|-----|---------|--------|-------|--------------------------------------------| | 30 | I/O | М | P5[2] | | No. | Digital | Analog | Name | Description | | 31 | I/O | М | P5[4] | | 44 | I/O | М | P2[6] | External Voltage Reference (VREF) input. | | 32 | I/O | М | P5[6] | | 45 | I/O | I, M | P0[0] | Analog column mux input. | | 33 | I/O | М | P3[0] | | 46 | I/O | I, M | P0[2] | Analog column mux input. | | 34 | I/O | М | P3[2] | | 47 | I/O | I, M | P0[4] | Analog column mux input VREF. | | 35 | I/O | М | P3[4] | | 48 | I/O | I, M | P0[6] | Analog column mux input. | | 36 | In | out | XRES | Active high external reset with internal pull down. | 49 | Po | wer | Vdd | Supply voltage. | | 37 | I/O | М | P4[0] | | 50 | Po | wer | Vss | Ground connection. | | 38 | I/O | М | P4[2] | | 51 | I/O | I, M | P0[7] | Analog column mux input,. | | 39 | I/O | М | P4[4] | | 52 | I/O | I/O, M | P0[5] | Analog column mux input and column output. | | 40 | I/O | М | P4[6] | | 53 | I/O | I/O, M | P0[3] | Analog column mux input and column output. | | 41 | I/O | I, M | P2[0] | Direct switched capacitor block input. | 54 | I/O | I, M | P0[1] | Analog column mux input. | | 42 | I/O | I, M | P2[2] | Direct switched capacitor block input. | 55 | I/O | М | P2[7] | | | 43 | I/O | М | P2[4] | External Analog Ground (AGND) input. | 56 | I/O | М | P2[5] | | **LEGEND** A = Analog, I = Input, O = Output, and M = Analog Mux Input. #### Notes - 2. These are the ISSP pins, which are not High Z at POR. See the PSoC Programmable System-on-Chip Technical Reference Manual for details. - The center pad on the QFN package should be connected to ground (Vss) for best mechanical, thermal, and electrical performance. If not connected to ground, it should be electrically floated and not connected to any other signal. #### 8.3 68-Pin Part Pinout The following 68-pin QFN part table and drawing is for the CY8C24994 PSoC device. Table 8-3. 68-Pin Part Pinout (QFN[3]) | Pin | Ту | /ре | M | B | |-----|---------|--------|-------|--------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | I/O | М | P4[7] | | | 2 | I/O | М | P4[5] | | | 3 | I/O | М | P4[3] | | | 4 | I/O | М | P4[1] | | | 5 | | | NC | No connection. | | 6 | | | NC | No connection. | | 7 | Power | | Vss | Ground connection. | | 8 | I/O | M | P3[7] | | | 9 | I/O | М | P3[5] | | | 10 | I/O | M | P3[3] | | | 11 | I/O | М | P3[1] | | | 12 | I/O | М | P5[7] | | | 13 | I/O | M | P5[5] | | | 14 | I/O | М | P5[3] | | | 15 | I/O | М | P5[1] | | | 16 | I/O | M | P1[7] | I2C Serial Clock (SCL). | | 17 | I/O | М | P1[5] | I2C Serial Data (SDA). | | 18 | I/O | М | P1[3] | | | 19 | I/O | M | P1[1] | I2C Serial Clock (SCL) ISSP SCLK[2]. | | 20 | Power | | Vss | Ground connection. | | 21 | USB | | D+ | | | 22 | USB | | D- | | | 23 | Power | | Vdd | Supply voltage. | | 24 | I/O | | P7[7] | | | 25 | I/O | | P7[6] | | | 26 | I/O | | P7[5] | | | 27 | I/O | | P7[4] | | | 28 | I/O | | P7[3] | | | 29 | I/O | | P7[2] | | | 30 | I/O | | P7[1] | | | 21 | 1/0 | | DZIOI | | Figure 8-3. CY8C24994 68-Pin PSoC Device | 28 | I/O | | P7[3] | | | | | | | |----|-------|---|-------|------------------------------------------------|-----|---------|--------|-------|------------------------------------------------------------------| | 29 | I/O | | P7[2] | | Pin | Ту | ре | Name | Description | | 30 | I/O | | P7[1] | | No. | Digital | Analog | Name | Description | | 31 | I/O | | P7[0] | | 50 | I/O | M | P4[6] | | | 32 | I/O | М | P1[0] | I2C Serial Data (SDA), ISSP SDATA[2]. | 51 | I/O | I,M | P2[0] | Direct switched capacitor block input. | | 33 | I/O | М | P1[2] | | 52 | I/O | I,M | P2[2] | Direct switched capacitor block input. | | 34 | I/O | М | P1[4] | Optional External Clock Input (EXTCLK). | 53 | I/O | М | P2[4] | External Analog Ground (AGND) input. | | 35 | I/O | М | P1[6] | | 54 | I/O | M | P2[6] | External Voltage Reference (VREF) input. | | 36 | I/O | М | P5[0] | | 55 | I/O | I,M | P0[0] | Analog column mux input. | | 37 | I/O | М | P5[2] | | 56 | I/O | I,M | P0[2] | Analog column mux input and column output. | | 38 | I/O | М | P5[4] | | 57 | I/O | I,M | P0[4] | Analog column mux input and column output. | | 39 | I/O | М | P5[6] | | 58 | I/O | I,M | P0[6] | Analog column mux input. | | 40 | I/O | М | P3[0] | | 59 | Power | | Vdd | Supply voltage. | | 41 | I/O | М | P3[2] | | 60 | Power | | Vss | Ground connection. | | 42 | I/O | М | P3[4] | | 61 | I/O | I,M | P0[7] | Analog column mux input, integration input #1 | | 43 | I/O | М | P3[6] | | 62 | I/O | I/O,M | P0[5] | Analog column mux input and column output, integration input #2. | | 44 | | | NC | No connection. | 63 | I/O | I/O,M | P0[3] | Analog column mux input and column output. | | 45 | | | NC | No connection. | 64 | I/O | I,M | P0[1] | Analog column mux input. | | 46 | Input | | XRES | Active high pin reset with internal pull down. | 65 | I/O | М | P2[7] | | | 47 | I/O | М | P4[0] | | 66 | I/O | М | P2[5] | | | 48 | I/O | М | P4[2] | | 67 | I/O | I,M | P2[3] | Direct switched capacitor block input. | | 49 | I/O | М | P4[4] | | 68 | I/O | I,M | P2[1] | Direct switched capacitor block input. | **LEGEND**A = Analog, I = Input, O = Output, NC = No Connection, M = Analog Mux Input. # 8.4 68-Pin Part Pinout (On-Chip Debug) The following 68-pin QFN part table and drawing is for the CY8C24094 On-Chip Debug (OCD) PSoC device. **Note** This part is only used for in-circuit debugging. It is NOT available for production. Table 8-4. 68-Pin Part Pinout (QFN[3]) | No. Digital Analog No. Part No. No. No. No. Part No. | Pin | Tv | /ре | | , | 1 | Fi | aure | 8-4 | ı CV8 | C24094 68-Pin OCD PSoC Device | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|-------|-------------------------------------------------|-----|--------------|---------|------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | | | | Name | Description | | | guie | 0 | . 010 | | | 2 | 1 | • | | P4[7] | | | | | | | (GNE | | | 2 | I/O | | | | | | | | | _ Q Q | | March Marc | 3 | I/O | М | P4[3] | | | | | | | र्दर्द र्दर्दर्दर्द<br>रहर्दर्द र्दर्दर्दर्द | | CC | 4 | I/O | | | | | | | | 7 2 5 | | | CC | 5 | | | | OCD even data I/O. | | | | | P2[1 | P P P P P P P P P P P P P P P P P P P | | | 6 | | | OCDO | OCD odd data output. | | | | _ | | | | No | 7 | Power | | Vss | Ground connection. | | М | , P4[7] | 1 | 68 67 66 | 2 4 6 9 6 6 8 7 9 5 5 4 6 5 5 5 1 P P2[0], M, AI | | | 8 | I/O | М | P3[7] | | | M | , P4[5] | = 2 | | | | 10 | 9 | I/O | М | | | | | | | | | | 11 | 10 | I/O | М | | | | | | | | 48 P4[2], M | | 12 | 11 | I/O | М | | | | | | - | | | | 13 | 12 | I/O | М | | | | | | | | | | 1 | | | | | | | | | | | | | 15 | | | | | | | | | | | 43 1 3[0], 101 | | The color of | | I/O | | | | - | | | | | .=, | | 17 | | | | | I2C Serial Clock (SCL). | | | | | | | | 18 | | | | | ` ' | | | | | | | | 19 | | | | | | | | | | | | | | | | | | I2C Serial Clock (SCL) ISSP SCLK <sup>[2]</sup> | 120 | IVI<br>SCL M | P1[7] | = 13<br>14 | 5 | | | | | | 1 | • • | , ,,, | I2C | SDA, M | P1[5] | = 1 | 7 | 35 P1[6] M | | Power Vold Supply voltage. Supply voltage. Supply voltage. P7[7] P7[8] | | | | | | | | | | 18<br>19<br>20 | 22 22 23 25 25 25 25 25 25 25 25 25 25 25 25 25 | | 23 Power | | | | | | | | | | S = 3 | | | 1 | | | | | Supply voltage | | | | | | | | 1/0 | | | | | Supply reliage. | | | | | ΣŹ | ΣΣΣ | | 1/0 | | | | | | | | | | | OA, | | 1/0 | | | | | | | | | | Ö | <u>\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\overline{\ove</u> | | 28 | | | | | | | | | | ŭ | <u>2</u> H | | 1 | | | | | | | | | | | | | No. P7[1] No. Digital Analog | | | | | | Di- | | Tyne | | | | | 1 | | | | | | | | | alon | Name | Description | | 10 | | | | | | | | | 9 | | | | 33 I/O M | | | M | | ISC Serial Data (SDA) ISSP SDATA[2] | | | | | | Direct switched canacitor block input | | 1/O M | | | | | 120 Seriai Bata (SBA), 1881 SBATA . | | | | | | · | | 35 1/O M P1[6] S4 1/O M P2[6] External Voltage Reference (VREF) input. 36 1/O M P5[0] S5 1/O I,M P0[0] Analog column mux input. 37 1/O M P5[2] S6 1/O I,M P0[2] Analog column mux input and column output. 38 1/O M P5[4] S7 1/O I,M P0[4] Analog column mux input and column output. 39 1/O M P5[6] S8 1/O I,M P0[6] Analog column mux input and column output. 40 1/O M P3[0] S9 Power Vdd Supply voltage. 41 1/O M P3[2] S6 S7 VO I,M P0[7] Analog column mux input, integration input #1 43 1/O M P3[4] S7 VO VO,M P0[7] Analog column mux input and column output, integration input #2. 44 S7 VO M P3[6] S7 VO VO,M P0[7] Analog column mux input and column output, integration input #2. 45 S7 VO VO,M P0[7] Analog column mux input and column output. 46 Input XRES Active high pin reset with internal pull G6 VO M P2[7] 47 VO M P4[0] S6 VO I,M P2[3] Direct switched capacitor block input. | | | | | Ontional External Clock Input (EXTCLK) | | | | | | · | | 36 I/O M P5[0] S5 I/O I,M P0[0] Analog column mux input. 37 I/O M P5[2] S6 I/O I,M P0[2] Analog column mux input and column output. 38 I/O M P5[4] S7 I/O I,M P0[4] Analog column mux input and column output. 39 I/O M P5[6] S8 I/O I,M P0[6] Analog column mux input and column output. 40 I/O M P3[0] S9 Power Vdd Supply voltage. 41 I/O M P3[2] S0 Power Vss Ground connection. 42 I/O M P3[4] S1 S1 S1 S1 S1 S1 S1 S | | | | | Optional External Glock Input (EXTOLIT). | | | | | | | | 37 I/O M P5[2] 56 I/O I,M P0[2] Analog column mux input and column output. 38 I/O M P5[4] 57 I/O I,M P0[4] Analog column mux input and column output. 39 I/O M P5[6] 58 I/O I,M P0[6] Analog column mux input and column output. 40 I/O M P3[0] 59 Power Vdd Supply voltage. 41 I/O M P3[2] 60 Power Vss Ground connection. 42 I/O M P3[4] 61 I/O I,M P0[7] Analog column mux input, integration input #1 43 I/O M P3[6] 62 I/O I/O,M P0[5] Analog column mux input and column output, integration input #2. 44 IIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIII | | | | | | | | | | | | | 38 I/O M P5[4] | | | | | | | | | | | | | 39 I/O M P5[6] | | | | | | | | | | | | | 40 I/O M P3[0] 59 Power Vdd Supply voltage. 41 I/O M P3[2] 60 Power Vss Ground connection. 42 I/O M P3[4] 61 I/O I,M P0[7] Analog column mux input, integration input #1 43 I/O M P3[6] 62 I/O I/O,M P0[5] Analog column mux input and column output, integration input #2. 44 HCLK OCD high speed clock output. 63 I/O I/O,M P0[3] Analog column mux input and column output. 45 CCLK OCD CPU clock output. 64 I/O I,M P0[1] Analog column mux input and column output. 46 Input XRES Active high pin reset with internal pull down. 65 I/O M P2[7] 47 I/O M P4[0] 66 I/O M P2[5] 48 I/O M P4[2] 67 I/O I,M P2[3] Direct switched ca | | | | | | | | | | | | | 41 I/O M P3[2] 60 Power Vss Ground connection. 42 I/O M P3[4] 61 I/O I,M P0[7] Analog column mux input, integration input #1 43 I/O M P3[6] 62 I/O I/O,M P0[5] Analog column mux input and column output, integration input #2. 44 HCLK OCD high speed clock output. 63 I/O I/O,M P0[3] Analog column mux input and column output. 45 CCLK OCD CPU clock output. 64 I/O I,M P0[1] Analog column mux input and column output. 46 Input XRES Active high pin reset with internal pull down. 65 I/O M P2[7] 47 I/O M P4[0] 66 I/O M P2[5] 48 I/O M P4[2] 67 I/O I,M P2[3] Direct switched capacitor block input. | | | | | | | | 1,101 | | | - | | 42 I/O M P3[4] 61 I/O I,M P0[7] Analog column mux input, integration input #1 43 I/O M P3[6] 62 I/O I/O,M P0[5] Analog column mux input and column output, integration input #2. 44 CCLK OCD CPU clock output. 63 I/O I/O,M P0[3] Analog column mux input and column output. 45 CCLK OCD CPU clock output. 64 I/O I,M P0[1] Analog column mux input and column output. 46 Input XRES Active high pin reset with internal pull down. 65 I/O M P2[7] 47 I/O M P4[0] 66 I/O M P2[5] 48 I/O M P4[2] 5 Direct switched capacitor block input. | | | | | | | | | | | | | 43 I/O M P3[6] 62 I/O I/O,M P0[5] Analog column mux input and column output, integration input #2. 44 HCLK OCD high speed clock output. 63 I/O I/O,M P0[3] Analog column mux input and column output. 45 CCLK OCD CPU clock output. 64 I/O I,M P0[1] Analog column mux input and column output. 46 Input XRES Active high pin reset with internal pull down. 65 I/O M P2[7] 47 I/O M P4[0] 66 I/O M P2[5] 48 I/O M P4[2] 5 Direct switched capacitor block input. | | | | | | | | 1.14 | | _ | | | HCLK OCD high speed clock output. 63 I/O I/O,M P0[3] Analog column mux input and column output. | | | | | | | | | N / | | 0 1 | | 45 | 43 | 1/0 | IVI | P3[6] | | 02 | 1/0 | 1/0, | IVI | Pu[5] | integration input #2. | | 46 Input XRES Active high pin reset with internal pull down. 65 I/O M P2[7] 47 I/O M P4[0] 66 I/O M P2[5] 48 I/O M P4[2] 67 I/O I,M P2[3] Direct switched capacitor block input. | 44 | | | HCLK | OCD high speed clock output. | 63 | I/O | I/O, | М | P0[3] | Analog column mux input and column output. | | down. | 45 | | | CCLK | OCD CPU clock output. | 64 | I/O | I,M | | P0[1] | Analog column mux input. | | 48 I/O M P4[2] 67 I/O I,M P2[3] Direct switched capacitor block input. | 46 | Input | | XRES | | 65 | I/O | М | | P2[7] | | | 48 I/O M P4[2] 67 I/O I,M P2[3] Direct switched capacitor block input. | 47 | I/O | М | P4[0] | | 66 | I/O | М | | P2[5] | | | | 48 | I/O | М | | | 67 | I/O | I,M | | | Direct switched capacitor block input. | | | 49 | I/O | М | | | 68 | I/O | I,M | | _ | Direct switched capacitor block input. | **LEGEND**A = Analog, I = Input, O = Output, M = Analog Mux Input, OCD = On-Chip Debugger. # 8.5 100-Ball VFBGA Part Pinout The 100-ball VFBGA part is for the CY8C24994 PSoC device. Table 8-5. 100-Ball Part Pinout (VFBGA) | Pin<br>No. | Digital | Analog | Name | Description | Pin<br>No. | Digital | Analog | Name | Description | |------------|---------|--------|----------------|--------------------------------------------|------------|---------|--------|----------------|----------------------------------------------------| | A1 | Powe | r | Vss | Ground connection. | F1 | | | NC | No connection. | | A2 | Powe | r | Vss | Ground connection. | F2 | 1/0 | М | P5[7] | | | A3 | | | NC | No connection. | F3 | I/O | М | P3[5] | | | A4 | | | NC | No connection. | F4 | I/O | М | P5[1] | | | A5 | | | NC | No connection. | F5 | Pow | er | Vss | Ground connection. | | A6 | Powe | r | Vdd | Supply voltage. | F6 | Pow | er | Vss | Ground connection. | | <b>A</b> 7 | | | NC | No connection. | F7 | I/O | М | P5[0] | | | A8 | | | NC | No connection. | F8 | I/O | М | P3[0] | | | A9 | Powe | r | Vss | Ground connection. | F9 | | | XRES | Active high pin reset with internal pull down. | | A10 | Powe | r | Vss | Ground connection. | F10 | I/O | | P7[1] | | | B1 | Powe | r | Vss | Ground connection. | G1 | | | NC | No connection. | | B2 | Powe | r | Vss | Ground connection. | G2 | I/O | М | P5[5] | | | B3 | I/O | I,M | P2[1] | Direct switched capacitor block input. | G3 | I/O | М | P3[3] | | | B4 | I/O | I,M | P0[1] | Analog column mux input. | G4 | I/O | М | P1[7] | I2C Serial Clock (SCL). | | B5 | | I,M | P0[7] | Analog column mux input. | G5 | I/O | М | P1[1] | I2C Serial Clock (SCL), ISSP SCLK <sup>[2]</sup> . | | | Powe | • | Vdd | Supply voltage. | G6 | I/O | М | P1[0] | I2C Serial Data (SDA), ISSP SDATA[2]. | | | | I,M | P0[2] | Analog column mux input. | G7 | I/O | М | P1[6] | | | | | I,M | P2[2] | Direct switched capacitor block input. | G8 | I/O | M | P3[4] | | | | Powe | , | Vss | Ground connection. | G9 | I/O | M | P5[6] | | | - | Powe | | Vss | Ground connection. | G10 | I/O | | P7[2] | | | C1 | 1 000 | | NC | No connection. | H1 | 1/0 | | NC | No connection. | | | I/O | М | P4[1] | TVO COTTILECTION. | H2 | I/O | М | P5[3] | TVO COTTILECTION. | | | I/O | M | P4[7] | | H3 | 1/0 | M | P3[1] | | | | | M | P2[7] | | H4 | 1/0 | M | | I2C Serial Data (SDA). | | | | | P0[5] | Analog column muy input and column output | П4<br>Н5 | 1/0 | M | P1[5]<br>P1[3] | 120 Seriai Dala (SDA). | | | | | | Analog column mux input and column output. | | | | | | | | 1/0 | I,M | P0[6] | Analog column mux input. | H6 | 1/0 | M | P1[2] | Oution of Future of Oleville Invest (EVTOLIC) | | | | I,M | P0[0] | Analog column mux input. | H7 | 1/0 | M | P1[4] | Optional External Clock Input (EXTCLK). | | | | I,M | P2[0] | Direct switched capacitor block input. | H8 | 1/0 | M | P3[2] | | | | I/O | М | P4[2] | | H9 | I/O | М | P5[4] | | | C10 | | | NC | No connection. | H10 | I/O | | P7[3] | | | D1 | | | NC | No connection. | J1 | Pow | | Vss | Ground connection. | | | I/O | М | P3[7] | | J2 | Pow | | Vss | Ground connection. | | | | М | P4[5] | | J3 | USB | | D+ | | | | | М | P2[5] | | J4 | USB | | D- | | | | | | P0[3] | Analog column mux input and column output. | J5 | Pow | er | Vdd | Supply voltage. | | | | I,M | P0[4] | Analog column mux input. | J6 | I/O | | P7[7] | | | D7 | I/O | М | P2[6] | External Voltage Reference (VREF) input. | J7 | I/O | | P7[0] | | | | I/O | М | P4[6] | | J8 | I/O | М | P5[2] | | | D9 | I/O | М | P4[0] | | J9 | Pow | er | Vss | Ground connection. | | D10 | | | NC | No connection. | J10 | Pow | er | Vss | Ground connection. | | E1 | | | NC | No connection. | K1 | Pow | er | Vss | Ground connection. | | E2 | | | NC | No connection. | K2 | Pow | er | Vss | Ground connection. | | E3 | I/O | М | P4[3] | | K3 | | | NC | No connection. | | E4 | I/O | I,M | P2[3] | Direct switched capacitor block input. | K4 | | | NC | No connection. | | E5 | Powe | r | Vss | Ground connection. | K5 | Pow | er | Vdd | Supply voltage. | | E6 | Powe | r | Vss | Ground connection. | K6 | I/O | | P7[6] | | | E7 | I/O | М | P2[4] | External Analog Ground (AGND) input. | K7 | I/O | | P7[5] | | | L/ | | N 4 | D4[4] | | K8 | I/O | | P7[4] | | | | I/O | M | P4[4] | | 110 | 1/0 | | . ,[.] | | | E8 | | M | P4[4]<br>P3[6] | | K9 | Pow | er | Vss | Ground connection. | $\textbf{LEGEND} A = Analog, \ I = Input, \ O = Output, \ M = Analog \ Mux \ Input, \ NC = No \ Connection.$ Page 12 of 48 Figure 8-5. CY8C24094 OCD (Not for Production) BGA (Top View) # 8.6 100-Ball VFBGA Part Pinout (On-Chip Debug) The following 100-pin VFBGA part table and drawing is for the CY8C24094 On-Chip Debug (OCD) PSoC device. **Note** This part is only used for in-circuit debugging. It is NOT available for production. Table 8-6. 100-Ball Part Pinout (VFBGA) | Pin<br>No. | Digital | Analog | Name | Description | Pin<br>No. | Digital | Analog | Name | Description | |------------|---------|-----------|-------|--------------------------------------------|------------|---------|--------|-------|----------------------------------------------------| | A1 | Power | | Vss | Ground connection. | F1 | | | OCDE | OCD even data I/O. | | A2 | Powe | ŗ | Vss | Ground connection. | F2 | 1/0 | М | P5[7] | | | A3 | | | NC | No connection. | F3 | 1/0 | М | P3[5] | | | A4 | | | NC | No connection. | F4 | I/O | М | P5[1] | | | A5 | | | NC | No connection. | F5 | Pow | •• | Vss | Ground connection. | | A6 | Powe | r | Vdd | Supply voltage. | F6 | Pow | er | Vss | Ground connection. | | A7 | | | NC | No connection. | F7 | I/O | M | P5[0] | | | A8 | | | NC | No connection. | F8 | I/O | М | P3[0] | | | A9 | Powe | r | Vss | Ground connection. | F9 | | | XRES | Active high pin reset with internal pull down. | | A10 | Powe | r | Vss | Ground connection. | F10 | I/O | | P7[1] | | | B1 | Powe | r | Vss | Ground connection. | G1 | | | OCDO | OCD odd data output. | | B2 | Powe | r | Vss | Ground connection. | G2 | I/O | М | P5[5] | | | B3 | I/O | I,M | P2[1] | Direct switched capacitor block input. | G3 | I/O | М | P3[3] | | | B4 | I/O | I,M | P0[1] | Analog column mux input. | G4 | I/O | М | P1[7] | I2C Serial Clock (SCL). | | B5 | I/O | I,M | P0[7] | Analog column mux input. | G5 | I/O | М | P1[1] | I2C Serial Clock (SCL), ISSP SCLK <sup>[2]</sup> . | | B6 | Powe | r | Vdd | Supply voltage. | G6 | I/O | М | P1[0] | I2C Serial Data (SDA), ISSP SDATA <sup>[2]</sup> . | | B7 | I/O | I,M | P0[2] | Analog column mux input. | G7 | I/O | М | P1[6] | | | B8 | I/O | I,M | P2[2] | Direct switched capacitor block input. | G8 | I/O | М | P3[4] | | | В9 | Powe | r | Vss | Ground connection. | G9 | I/O | М | P5[6] | | | B10 | Powe | r | Vss | Ground connection. | G10 | I/O | | P7[2] | | | C1 | | | NC | No connection. | H1 | | | NC | No connection. | | C2 | I/O | М | P4[1] | | H2 | I/O | М | P5[3] | | | C3 | I/O | М | P4[7] | | НЗ | I/O | М | P3[1] | | | C4 | I/O | М | P2[7] | | H4 | I/O | М | P1[5] | I2C Serial Data (SDA). | | C5 | | I/O,<br>M | P0[5] | Analog column mux input and column output. | H5 | I/O | М | P1[3] | | | C6 | I/O | I,M | P0[6] | Analog column mux input. | H6 | I/O | М | P1[2] | | | C7 | I/O | I,M | P0[0] | Analog column mux input. | H7 | I/O | М | P1[4] | Optional External Clock Input (EXTCLK). | Document Number: 38-12018 Rev. \*Q Page 13 of 48 Table 8-6. 100-Ball Part Pinout (VFBGA) (continued) | Pin<br>No. | Digital | Analog | Name | Description | Pin<br>No. | Digital | Analog | Name | Description | |------------|---------|-----------|-------|--------------------------------------------|------------|----------|--------|-------|--------------------| | C8 | I/O | I,M | P2[0] | Direct switched capacitor block input. | H8 | I/O | М | P3[2] | | | C9 | I/O | М | P4[2] | | H9 | I/O | М | P5[4] | | | C10 | | | NC | No connection. | H10 | I/O | | P7[3] | | | D1 | | | NC | No connection. | J1 | Powe | er | Vss | Ground connection. | | D2 | I/O | М | P3[7] | | J2 | Powe | er | Vss | Ground connection. | | D3 | I/O | М | P4[5] | | J3 | USB | | D+ | | | D4 | I/O | М | P2[5] | | J4 | USB | | D- | | | D5 | I/O | I/O,<br>M | P0[3] | Analog column mux input and column output. | J5 | Powe | er | Vdd | Supply voltage. | | D6 | I/O | I,M | P0[4] | Analog column mux input. | J6 | I/O | | P7[7] | | | D7 | I/O | М | P2[6] | External Voltage Reference (VREF) input. | J7 | I/O | | P7[0] | | | D8 | I/O | М | P4[6] | | J8 | I/O | М | P5[2] | | | D9 | I/O | М | P4[0] | | J9 | Powe | er | Vss | Ground connection. | | D10 | | | CCLK | OCD CPU clock output. | J10 | Powe | er | Vss | Ground connection. | | E1 | | | NC | No connection. | K1 | Powe | er | Vss | Ground connection. | | E2 | | | NC | No connection. | K2 | Powe | er | Vss | Ground connection. | | E3 | I/O | М | P4[3] | | K3 | | | NC | No connection. | | E4 | I/O | I,M | P2[3] | Direct switched capacitor block input. | K4 | | | NC | No connection. | | E5 | Powe | er | Vss | Ground connection. | K5 | Powe | er | Vdd | Supply voltage. | | E6 | Powe | er | Vss | Ground connection. | K6 | I/O | | P7[6] | | | E7 | I/O | М | P2[4] | External Analog Ground (AGND) input. | K7 | I/O | | P7[5] | | | E8 | I/O | М | P4[4] | | K8 | I/O | | P7[4] | | | E9 | I/O | М | P3[6] | | K9 | Powe | er | Vss | Ground connection. | | E10 | | | HCLK | OCD high speed clock output. | K10 | (10 Powe | | Vss | Ground connection. | $\textbf{LEGEND} A = Analog, \ I = Input, \ O = Output, \ M = Analog \ Mux \ Input, \ NC = No \ Connection, \ OCD = On-Chip \ Debugger.$ Figure 8-6. CY8C24094 OCD (Not for Production) BGA (Top View) # 8.7 100-Pin Part Pinout (On-Chip Debug) The 100-pin TQFP part is for the CY8C24094 On-Chip Debug (OCD) PSoC device. Note This part is only used for in-circuit debugging. It is NOT available for production. Table 8-7. 100-Pin Part Pinout (TQFP) | Pin<br>No. | Digital | Analog | Name | Description | Pin<br>No. | Digital | Analog | Name | Description | |------------|---------|--------|-------|-----------------------------------------------------------------------|------------|----------------|-----------|-------|------------------------------------------------| | 1 | | | NC | No connection. | 51 | I/O | М | P1[6] | | | 2 | | | NC | No connection. | 52 | I/O | М | P5[0] | | | 3 | I/O | I, M | P0[1] | Analog column mux input. | 53 | I/O | М | P5[2] | | | 4 | I/O | М | P2[7] | | 54 | I/O | М | P5[4] | | | 5 | I/O | М | P2[5] | | 55 | I/O | М | P5[6] | | | 6 | I/O | I, M | P2[3] | Direct switched capacitor block input. | 56 | I/O | М | P3[0] | | | 7 | I/O | I, M | P2[1] | Direct switched capacitor block input. | 57 | I/O | М | P3[2] | | | 8 | I/O | М | P4[7] | | 58 | I/O | М | P3[4] | | | 9 | I/O | М | P4[5] | | 59 | I/O | М | P3[6] | | | 10 | 1/0 | М | P4[3] | | 60 | | | HCLK | OCD high speed clock output. | | 11 | 1/0 | М | P4[1] | | 61 | | | CCLK | OCD CPU clock output. | | 12 | | | OCDE | OCD even data I/O. | 62 | Inpu | | XRES | Active high pin reset with internal pull down. | | 13 | | | OCDO | OCD odd data output. | 63 | I/O | М | P4[0] | | | 14 | | | NC | No connection. | 64 | I/O | М | P4[2] | | | 15 | Powe | er | Vss | Ground connection. | 65 | Pow | er | Vss | Ground connection. | | 16 | I/O | М | P3[7] | | 66 | I/O | М | P4[4] | | | | I/O | М | P3[5] | | 67 | I/O | М | P4[6] | | | | I/O | М | P3[3] | | 68 | I/O | I, M | P2[0] | Direct switched capacitor block input. | | 19 | I/O | М | P3[1] | | 69 | I/O | I, M | P2[2] | Direct switched capacitor block input. | | 20 | I/O | М | P5[7] | | 70 | I/O | | P2[4] | External Analog Ground (AGND) input. | | 21 | I/O | М | P5[5] | | 71 | | | NC | No connection. | | 22 | I/O | М | P5[3] | | 72 | I/O | | P2[6] | External Voltage Reference (VREF) input. | | 23 | 1/0 | М | P5[1] | | 73 | | | NC | No connection. | | 24 | I/O | М | P1[7] | I2C Serial Clock (SCL). | 74 | I/O | I | P0[0] | Analog column mux input. | | 25 | | | NC | No connection. | 75 | | | NC | No connection. | | 26 | | | NC | No connection. | 76 | | | NC | No connection. | | 27 | | | NC | No connection. | 77 | I/O | I, M | P0[2] | Analog column mux input and column output. | | 28 | 1/0 | | P1[5] | I2C Serial Data (SDA) | 78 | | | NC | No connection. | | | 1/0 | | P1[3] | | 79 | I/O | I, M | P0[4] | Analog column mux input and column output. | | 30 | I/O | | P1[1] | Crystal (XTALin), I2C Serial Clock (SCL), ISSP SCLK <sup>[2]</sup> . | 80 | | | NC | No connection. | | 31 | | | NC | No connection. | 81 | I/O | I, M | P0[6] | Analog column mux input. | | 32 | Powe | er | Vss | Ground connection. | 82 | Pow | er | Vdd | Supply voltage. | | 33 | USB | | D+ | | 83 | | | NC | No connection. | | 34 | USB | | D- | | 84 | Pow | er | Vss | Ground connection. | | 35 | Powe | er | Vdd | Supply voltage. | 85 | | | NC | No connection. | | 36 | I/O | | P7[7] | | 86 | | | NC | No connection. | | 37 | I/O | | P7[6] | | 87 | | | NC | No connection. | | | I/O | | P7[5] | | 88 | | | NC | No connection. | | 39 | I/O | | P7[4] | | 89 | | | NC | No connection. | | | I/O | | P7[3] | | 90 | | | NC | No connection. | | | I/O | | P7[2] | | 91 | | | NC | No connection. | | | I/O | | P7[1] | | 92 | | | NC | No connection. | | 43 | I/O | | P7[0] | | 93 | NC | | | No connection. | | 44 | | | NC | No connection. | 94 | NC | | | No connection. | | 45 | | | NC | No connection. | 95 | I/O I, M P0[7] | | | Analog column mux input. | | 46 | | | NC | No connection. | 96 | | | NC | No connection. | | 47 | | | NC | No connection. | 97 | I/O I/O, P | | P0[5] | Analog column mux input and column output. | | 48 | I/O | | P1[0] | Crystal (XTALout), I2C Serial Data (SDA), ISSP SDATA <sup>[2]</sup> . | 98 | | | NC | No connection. | | 49 | I/O | | P1[2] | | 99 | I/O | I/O,<br>M | P0[3] | Analog column mux input and column output. | | 50 | I/O | | P1[4] | Optional External Clock Input (EXTCLK). | 100 | | | NC | No connection. | $\textbf{LEGEND} A = Analog, \ I = Input, \ O = Output, \ NC = No \ Connection, \ M = Analog \ Mux \ Input, \ OCD = On-Chip \ Debugger.$ Document Number: 38-12018 Rev. \*Q Page 15 of 48 Figure 8-7. CY8C24094 OCD (Not for Production) # 9. Register Reference This section lists the registers of the CY8C24x94 PSoC device family. For detailed register information, reference the PSoC Programmable System-on-Chip Technical Reference Manual. # 9.1 Register Conventions The register conventions specific to this section are listed in the following table. | Convention | Description | |------------|------------------------------| | R | Read register or bit(s) | | W | Write register or bit(s) | | L | Logical register or bit(s) | | С | Clearable register or bit(s) | | # | Access is bit specific | # 9.2 Register Mapping Tables The PSoC device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks. The XOI bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XOI bit is set the user is in Bank 1. **Note** In the following register mapping tables, blank fields are Reserved and should not be accessed. # 9.3 Register Map Bank 0 Table: User Space | PRINCIPAL Color | 9.3 Regist | • | | | • | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------|--------|------------|--------------|--------|----------|--------------|--------|------------|--------------|--------| | PRITICES 01 | Name | Addr (0,Hex) | Access | Name | Addr (0,Hex) | Access | Name | Addr (0,Hex) | Access | Name | Addr (0,Hex) | Access | | PRITOSS 02 | | | | _ | _ | | | | | | | | | PRITORAL 03 | | | | _ | | | | | | | | | | PRITIER 04 MW PMALDR 44 MW ASDICRN 54 MW CC C4 PRITIER 55 MW PMALS DR 45 MW ASDICRN 55 MW CC C5 PRITISS 05 MW PMALS DR 46 MW ASDICRN 56 MW CC C6 PRITISMS 07 MW LUSS SOFT 47 RW ASDICRN 56 MW CC C7 PRITISMS 07 MW LUSS SOFT 47 RW ASDICRN 56 MW CC C7 PRITISMS 08 MW LUSS SOFT 48 M R 85 MW CC C7 PRITISMS 09 MW LUSS SOFT 48 M R 85 M W CC C7 C7 PRITISMS 09 MW LUSS SOFT 48 M R 85 M W CC C7 C7 PRITISMS 09 MW LUSS SOFT 48 M R 85 M W CC C7 C7 PRITISMS 09 MW LUSS SOFT 48 M R 85 M W CC C7 C7 PRITISMS 09 MW LUSS SOFT 48 M R 85 M W CC C7 C7 C7 M W LUSS SOFT 48 M R 85 M W CC C7 C7 C7 M W LUSS SOFT 48 M R 85 M W CC C7 C7 M W LUSS SOFT 48 M R 85 M W CC C7 C7 M W LUSS SOFT 48 M R 85 M W CC C7 C7 M W LUSS SOFT 48 M R 85 W LUSS SOFT 48 M W LUSS SOFT 48 M W LUSS SOFT 48 M W LUSS SOFT 48 M W LUSS SOFT 48 M W LUSS SO | | | | _ | | | | | | | | | | PRITISE 05 | | | | _ | | | | | | | | | | PRT15 09 | | - | | _ | | | | | | | | | | PRITADIR O | | | | _ | | | | | | | | | | PRTZEE 09 | | | | _ | | | | | | | | | | PRTZES | | | | _ | | | ASDITCR3 | | HVV | | | | | PRIZECTION O.S. F.W. U.S. U.S. O.S. O.S. F.W. S. S. O.S. C.S. C.S. F.W. PRIZECTION O.S. F.W. U.S. O.S. | | | | _ | | | | | | | | | | PRITECON 08 | | | | _ | _ | | | | | | | | | PRTSIDE O. PW | | | | _ | | | | | | | | | | PRTSISS O | | | | _ | | | | | | | | | | PRISON O | | | | USBI/U_CR1 | | HW | | | | | | | | PRISON | | - | | ED4 ONT4 | | ,, | | | | | | | | PRITAID 10 | | | | _ | | | | | | | | | | PRIVATE 11 | | | | _ | | | 1000000 | | 5111 | OUD DD | | 500 | | PRITAGE 12 | | | | _ | | | | | | _ | | | | PRITADIM | | | | _ | | | | | | STK_PP | | RW | | PRTSOR 14 | | | | _ | | | | | | | | | | PRTSISE 15 | | | | _ | | | | | | _ | | | | PRTSDS | | | | | | | | | | _ | | | | PRTSDM2 | | - | | _ | | RW | | | | _ | - | | | 18 | | | | _ | | # | | | | _ | | | | 19 | PRT5DM2 | 17 | RW | _ | 57 | # | ASC21CR3 | 97 | RW | _ | | | | 1A | | | | | | | | | | _ | | | | PRITOR 1C | | 19 | | EP0_DR1 | 59 | RW | | 99 | | I2C_MSCR | | | | PRT7DR | | 1A | | EP0_DR2 | 5A | RW | | 9A | | INT_CLR0 | DA | RW | | PRTT/IE | | 1B | | EP0_DR3 | 5B | RW | | 9B | | INT_CLR1 | DB | RW | | PRT7GS | PRT7DR | 1C | RW | EP0_DR4 | 5C | RW | | 9C | | INT_CLR2 | DC | RW | | PRITOM2 | PRT7IE | 1D | RW | EP0_DR5 | 5D | RW | | 9D | | INT_CLR3 | DD | RW | | DBB00DR0 | PRT7GS | 1E | RW | EP0_DR6 | 5E | RW | | 9E | | INT_MSK3 | DE | RW | | DBB00DR1 21 | PRT7DM2 | 1F | RW | EP0_DR7 | 5F | RW | | 9F | | INT_MSK2 | DF | RW | | DBB00DR2 22 | DBB00DR0 | 20 | # | AMX_IN | 60 | RW | | A0 | | INT_MSK0 | E0 | RW | | DBB00CR0 | DBB00DR1 | 21 | W | AMUXCFG | 61 | RW | | A1 | | INT_MSK1 | E1 | RW | | DBB01DR0 | DBB00DR2 | 22 | RW | | 62 | | | A2 | | INT_VC | E2 | RC | | DBB01DR1 25 | DBB00CR0 | 23 | # | ARF_CR | 63 | RW | | A3 | | RES_WDT | E3 | W | | DBB01DR2 | DBB01DR0 | 24 | # | CMP_CR0 | 64 | # | | A4 | | DEC_DH | E4 | RC | | DBB01CR0 | DBB01DR1 | 25 | W | ASY_CR | 65 | # | | A5 | | DEC_DL | E5 | RC | | DBB01CR0 27 | DBB01DR2 | 26 | RW | CMP CR1 | 66 | RW | | A6 | | DEC CR0 | E6 | RW | | DCB02DR1 29 W | DBB01CR0 | 27 | # | | 67 | | | A7 | | DEC CR1 | E7 | RW | | DCB02DR1 29 W | | 28 | | | 68 | | MUL1 X | A8 | W | _ | E8 | W | | DCB02DR2 | | 29 | | | 69 | | _ | A9 | W | _ | | | | DCB02CR0 2B # 6B MULI_DL AB R MULO_DL EB R DCB03DR0 2C # TMP_DR0 6C RW ACC1_DR1 AC RW ACC0_DR1 EC RW DCB03DR1 2D W TMP_DR1 6D RW ACC1_DR0 AD RW ACC0_DR0 ED RW DCB03DR2 2E RW TMP_DR2 6E RW ACC1_DR3 AE RW ACC0_DR3 EE RW DCB03CR0 2F # TMP_DR3 6F RW ACC1_DR2 AF RW ACC0_DR3 EE RW 30 ACB00CR3 70 RW RDIORI B0 RW ACC0_DR2 EF RW 31 ACB00CR1 71 RW RDIORI B0 RW F2 RW F2 RW F2 RW F2 RW F3 RW F4 RW F4 RW F | | | | | | | _ | | | _ | | | | DCB03DR0 2C # TMP_DR0 6C RW ACC1_DR1 AC RW ACC0_DR1 EC RW DCB03DR1 2D W TMP_DR1 6D RW ACC1_DR0 AD RW ACC0_DR0 ED RW DCB03DR2 2E RW TMP_DR2 6E RW ACC1_DR3 AE RW ACC0_DR3 EE RW DCB03CR0 2F # TMP_DR3 6F RW ACC1_DR2 AF RW ACC0_DR3 EE RW 30 ACB00CR3 70 RW RDIORI B0 RW ACC0_DR2 EF RW 31 ACB00CR0 71 RW RDIOSYN B1 RW F0 F1 F1 F2 F3 ACB01CR1 73 RW RDIOIS B2 RW F2 F3 F3 F3 ACB01CR2 73 RW RDIOIT B3 RW F4 F4 F4 F5 | | | | | | | _ | | | _ | | | | DCB03DR1 2D W TMP_DR1 6D RW ACC1_DR0 AD RW ACC0_DR0 ED RW DCB03DR2 2E RW TMP_DR2 6E RW ACC1_DR3 AE RW ACC0_DR3 EE RW DCB03CR0 2F # TMP_DR3 6F RW ACC1_DR2 AF RW ACC0_DR2 EF RW 30 ACB00CR3 70 RW RDIORI B0 RW F0 RW F0 B1 RW ACC0_DR2 EF RW F0 B1 RW ACC0_DR2 EF RW F0 B2 RW ACC0_DR3 EE RW F0 B1 RW ACC0_DR3 EE RW F0 B2 RW ACC0_DR3 EF RW F0 B2 RW F2 RW F2 B2 RW F2 RW F3 RW F3 RW F3 RW F3 RW <td< td=""><td></td><td></td><td></td><td>TMP DR0</td><td></td><td>RW</td><td>_</td><td></td><td></td><td>_</td><td></td><td></td></td<> | | | | TMP DR0 | | RW | _ | | | _ | | | | DCB03DR2 2E RW TMP_DR2 6E RW ACC1_DR3 AE RW ACC0_DR3 EE RW DCB03CR0 2F # TMP_DR3 6F RW ACC1_DR2 AF RW ACC0_DR2 EF RW 30 ACB00CR3 70 RW RDIORI B0 RW F0 31 ACB00CR0 71 RW RDIOSYN B1 RW F1 32 ACB00CR1 72 RW RDIOIS B2 RW F2 33 ACB00CR2 73 RW RDIOIT0 B3 RW F3 34 ACB01CR3 74 RW RDIOIT1 B4 RW F4 35 ACB01CR3 75 RW RDIORO0 B5 RW F5 36 ACB01CR2 77 RW B7 CPU_F F7 RL 38 79 B9 F9 F9 F8 F8 | | | | _ | | | _ | | | _ | | | | DCB03CR0 2F # TMP_DR3 6F RW ACC1_DR2 AF RW ACC0_DR2 EF RW 30 ACB00CR3 70 RW RDI0RI B0 RW F0 F0 31 ACB00CR0 71 RW RDI0SYN B1 RW F1 F1 32 ACB00CR1 72 RW RDI0IS B2 RW F2 RW F3 RW F3 ACB01CR1 F3 RW RDI0LT0 B3 RW F3 RW F4 F5 F6 F6 F6 F6 F6 F6 F6 F8 | | | | | | | | | | _ | | | | 30 | | | | | | | | | | | | | | 31 | DODOCOTIO | | " | | | | _ | | | 71000_B112 | | | | 32 | | | | | | | | | | | | | | 33 | | | | | | | | | | | | | | 34 ACB01CR3 74 RW RDIOLT1 B4 RW F4 35 ACB01CR0 75 RW RDIORO0 B5 RW F5 36 ACB01CR1 76 RW RDIORO1 B6 RW F6 37 ACB01CR2 77 RW B7 CPU_F F7 RL 38 78 B8 F8 F8 39 79 B9 F9 F9 3A 7A BA BA FA 3B 7B BB BB FB 3C 7C BC FC 3D 7D BD DAC_D FD RW 3E 7E BE CPU_SCR1 FE # 3F 7F BF CPU_SCR0 FF # | | | | | | | | | | | | | | 35 | | | | | | | | | | | | | | 36 ACB01CR1 76 RW RDIORO1 B6 RW F6 37 ACB01CR2 77 RW B7 CPU_F F7 RL 38 78 B8 F8 F8 39 79 B9 F9 F9 3A 7A BA BA FA 3B 7B BB BB FB 3C 7C BC FC 3D 7D BD DAC_D FD RW 3E 7E BE CPU_SCR1 FE # 3F 7F BF CPU_SCR0 FF # | | | | | | | | | | | | | | 37 ACB01CR2 77 RW B7 CPU_F F7 RL 38 78 B8 F8 F8 39 79 B9 F9 F9 3A 7A BA FA FA 3B 7B BB BB FB 3C 7C BC FC FC 3D 7D BD DAC_D FD RW 3E 7E BE CPU_SCR1 FE # 3F 7F BF CPU_SCR0 FF # | | | | | | | | | | | | | | 38 78 B8 F8 39 79 B9 F9 3A 7A BA FA 3B 7B BB FB 3C 7C BC FC 3D 7D BD DAC_D FD RW 3E 7E BE CPU_SCR1 FE # 3F 7F BF CPU_SCR0 FF # | | | | | | | הטוטאטז | | H/V/ | CDIL E | | DI | | 39 79 B9 F9 3A 7A BA FA 3B 7B BB FB 3C 7C BC FC 3D 7D BD DAC_D FD RW 3E 7E BE CPU_SCR1 FE # 3F 7F BF CPU_SCR0 FF # | | | | ACBUTCR2 | | HVV | | | | CPU_F | | riL. | | 3A 7A BA FA 3B 7B BB FB 3C 7C BC FC 3D 7D BD DAC_D FD RW 3E 7E BE CPU_SCR1 FE # 3F 7F BF CPU_SCR0 FF # | | | | | | | | | | | | | | 3B 7B BB FB 3C 7C BC FC 3D 7D BD DAC_D FD RW 3E 7E BE CPU_SCR1 FE # 3F 7F BF CPU_SCR0 FF # | | | | | | | | | | | | | | 3C 7C BC FC 3D 7D BD DAC_D FD RW 3E 7E BE CPU_SCR1 FE # 3F 7F BF CPU_SCR0 FF # | | | | | | | | | | | | | | 3D 7D BD DAC_D FD RW | | | | | | | | | | | | | | 3E 7E BE CPU_SCR1 FE # 3F 7F BF CPU_SCR0 FF # | | | | | | | | | | | | | | 3F 7F BF CPU_SCR0 FF # | | | | | | | | | | _ | | | | | | | | | | | | | | _ | | | | | | | | | 7F | | | | | CPU_SCR0 | FF | # | Blank fields are Reserved and should not be accessed. # Access is bit specific. # 9.4 Register Map Bank 1 Table: Configuration Space | Name | Addr (1,Hex) | | Name | Addr (1,Hex) | | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | |--------------------|--------------|------|------------------|--------------|------|----------|--------------|--------|--------------|--------------|--------------------------------------------------| | PRT0DM0 | 00 | RW | PMA0 WA | 40 | RW | ASC10CR0 | 80 | RW | USBI/O CR2 | C0 | RW | | PRT0DM1 | 01 | RW | PMA1 WA | 41 | RW | ASC10CR1 | 81 | RW | USB CR1 | C1 | # | | PRT0IC0 | 02 | RW | PMA2 WA | 42 | RW | ASC10CR2 | 82 | RW | <del>_</del> | | 1 | | PRT0IC1 | 03 | RW | PMA3 WA | 43 | RW | ASC10CR3 | 83 | RW | | | 1 | | PRT1DM0 | 04 | RW | PMA4_WA | 44 | RW | ASD11CR0 | 84 | RW | EP1 CR0 | C4 | # | | PRT1DM1 | 05 | RW | PMA5_WA | 45 | RW | ASD11CR1 | 85 | RW | EP2 CR0 | C5 | # | | PRT1IC0 | 06 | RW | PMA6_WA | 46 | RW | ASD11CR2 | 86 | RW | EP3 CR0 | C6 | # | | PRT1IC1 | 07 | RW | PMA7 WA | 47 | RW | ASD11CR3 | 87 | RW | EP4 CR0 | C7 | # | | PRT2DM0 | 08 | RW | | 48 | | | 88 | | | C8 | <u> </u> | | PRT2DM1 | 09 | RW | | 49 | | | 89 | | | C9 | + | | PRT2IC0 | 0A | RW | | 4A | | | 8A | | | CA | + | | PRT2IC1 | 0B | RW | | 4B | | | 8B | | | CB | - | | PRT3DM0 | 0C | RW | | 4C | | | 8C | | | CC | - | | PRT3DM1 | 0D | RW | | 4D | | | 8D | | | CD | 1 | | PRT3IC0 | 0E | RW | | 4E | | | 8E | | | CE | - | | PRT3IC1 | 0F | RW | | 4F | | | 8F | | | CF | - | | | | | DMAA DA | | D\A/ | | | | CDL O IN | | DW/ | | PRT4DM0 | 10 | RW | PMA0_RA | 50 | RW | A0000001 | 90 | DIM | GDI_O_IN | D0 | RW | | PRT4DM1 | 11 | RW | PMA1_RA | 51 | RW | ASD20CR1 | 91 | RW | GDI_E_IN | D1 | RW | | PRT4IC0 | 12 | RW | PMA2_RA | 52 | RW | ASD20CR2 | 92 | RW | GDI_O_OU | D2 | RW | | PRT4IC1 | 13 | RW | PMA3_RA | 53 | RW | ASD20CR3 | 93 | RW | GDI_E_OU | D3 | RW | | PRT5DM0 | 14 | RW | PMA4_RA | 54 | RW | ASC21CR0 | 94 | RW | | D4 | <b> </b> | | PRT5DM1 | 15 | RW | PMA5_RA | 55 | RW | ASC21CR1 | 95 | RW | | D5 | <b></b> | | PRT5IC0 | 16 | RW | PMA6_RA | 56 | RW | ASC21CR2 | 96 | RW | | D6 | <b>_</b> | | PRT5IC1 | 17 | RW | PMA7_RA | 57 | RW | ASC21CR3 | 97 | RW | | D7 | <u> </u> | | | 18 | | | 58 | | | 98 | | MUX_CR0 | D8 | RW | | | 19 | | | 59 | | | 99 | | MUX_CR1 | D9 | RW | | | 1A | | | 5A | | | 9A | | MUX_CR2 | DA | RW | | | 1B | | | 5B | | | 9B | | MUX_CR3 | DB | RW | | PRT7DM0 | 1C | RW | | 5C | | | 9C | | | DC | | | PRT7DM1 | 1D | RW | | 5D | | | 9D | | OSC_GO_EN | DD | RW | | PRT7IC0 | 1E | RW | | 5E | | | 9E | | OSC_CR4 | DE | RW | | PRT7IC1 | 1F | RW | | 5F | | | 9F | | OSC_CR3 | DF | RW | | DBB00FN | 20 | RW | CLK_CR0 | 60 | RW | | A0 | | OSC_CR0 | E0 | RW | | DBB00IN | 21 | RW | CLK_CR1 | 61 | RW | | A1 | | OSC_CR1 | E1 | RW | | DBB00OU | 22 | RW | ABF_CR0 | 62 | RW | | A2 | | OSC_CR2 | E2 | RW | | | 23 | | AMD CR0 | 63 | RW | | A3 | | VLT_CR | E3 | RW | | DBB01FN | 24 | RW | CMP GO EN | 64 | RW | | A4 | | VLT CMP | E4 | R | | DBB01IN | 25 | RW | | 65 | | | A5 | | | E5 | - | | DBB01OU | 26 | RW | AMD CR1 | 66 | RW | | A6 | | | E6 | | | | 27 | | ALT CR0 | 67 | RW | | A7 | | | E7 | 1 | | DCB02FN | 28 | RW | 7121_0110 | 68 | | | A8 | | IMO TR | E8 | w | | DCB02IN | 29 | RW | | 69 | | | A9 | | ILO TR | E9 | W | | DCB02OU | 2A | RW | | 6A | | | AA | | BDG TR | EA | RW | | DODOZOO | 2B | 1100 | | 6B | | | AB | | ECO TR | EB | W | | DCB03FN | 2C | RW | TMP DR0 | 6C | RW | | AC | | MUX CR4 | EC | RW | | DCB03FN<br>DCB03IN | 2D | RW | TMP_DR0 | 6D | RW | | AD | | MUX_CR4 | ED | RW | | DCB03IN | 2E | RW | TMP_DR1 | 6E | RW | | AE | | INIOV_CU2 | EE | L/AA | | DODUSOU | 2E<br>2F | L AA | | 6F | | | AF | | | EF | <del> </del> | | | | 1 | TMP_DR3 ACB00CR3 | | RW | DDIADI | | DW | | | <del> </del> | | | 30 | | | 70 | RW | RDIORI | B0 | RW | | F0 | <del> </del> | | | 31 | - | ACB00CR0 | 71 | RW | RDI0SYN | B1 | RW | | F1 | <u> </u> | | | 32 | - | ACB00CR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | <u> </u> | | | 33 | 1 | ACB00CR2 | 73 | RW | RDI0LT0 | B3 | RW | | F3 | <b></b> | | | 34 | | ACB01CR3 | 74 | RW | RDI0LT1 | B4 | RW | | F4 | | | | 35 | | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | | | | 36 | | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | | F6 | ļ | | | 37 | | ACB01CR2 | 77 | RW | | B7 | | CPU_F | F7 | RL | | | 38 | | | 78 | | | B8 | | | F8 | | | | 39 | | | 79 | | | B9 | | | F9 | | | | 3A | | | 7A | | | BA | | | FA | | | | 3B | | | 7B | | | BB | | | FB | 1 | | | 3C | 1 | | 7C | 1 | | BC | | | FC | | | | 3D | | | 7D | | | BD | | DAC CR | FD | RW | | | OD | | | | | | | | | | | | | 3E | | | 7E | | | BE | | CPU SCR1 | FE | # | Blank fields are Reserved and should not be accessed. # Access is bit specific. # 10. Electrical Specifications This section presents the DC and AC electrical specifications of the CY8C24x94 PSoC device family. For the most up to date electrical specifications, confirm that you have the most recent data sheet by visiting http://www.cypress.com/psoc. Specifications are valid for -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C and T<sub>J</sub> $\leq$ 100°C, except where noted. Specifications for devices running at greater than 12 MHz are valid for -40°C $\leq$ T<sub>A</sub> $\leq$ 70°C and T<sub>J</sub> $\leq$ 82°C. Figure 10-1. Voltage versus CPU Frequency The following table lists the units of measure that are used in this chapter. Table 10-1. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | |--------|-----------------------------|--------|-------------------------------| | °C | degree Celsius | μW | microwatts | | dB | decibels | mA | milli-ampere | | fF | femto farad | ms | milli-second | | Hz | hertz | mV | milli-volts | | KB | 1024 bytes | nA | nanoampere | | Kbit | 1024 bits | ns | nanosecond | | kHz | kilohertz | nV | nanovolts | | kΩ | kilohm | Ω | ohm | | MHz | megahertz | рА | picoampere | | MΩ | megaohm | pF | picofarad | | μΑ | microampere | pp | peak-to-peak | | μF | microfarad | ppm | parts per million | | μН | microhenry | ps | picosecond | | μS | microsecond | sps | samples per second | | μV | microvolts | σ | sigma: one standard deviation | | μVrms | microvolts root-mean-square | V | volts | # 10.1 Absolute Maximum Ratings Table 10-2. Absolute Maximum Ratings | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|------------------------------------------------------------------|--------------|-----|--------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>STG</sub> | Storage Temperature | -55 | 25 | +100 | °C | Higher storage temperatures reduces data retention time. Recommended storage temperature is +25°C ± 25°C. Extended duration storage temperatures above 65°C degrades reliability. | | T <sub>A</sub> | Ambient Temperature with Power Applied | -40 | _ | +85 | °C | | | Vdd | Supply Voltage on Vdd Relative to Vss | -0.5 | _ | +6.0 | V | | | V <sub>I/O</sub> | DC Input Voltage | Vss -<br>0.5 | - | Vdd +<br>0.5 | V | | | V <sub>I/O2</sub> | DC Voltage Applied to Tri-state | Vss -<br>0.5 | - | Vdd +<br>0.5 | V | | | I <sub>MI/O</sub> | Maximum Current into any Port Pin | -25 | _ | +50 | mA | | | I <sub>MAI/O</sub> | Maximum Current into any Port Pin<br>Configured as Analog Driver | -50 | ı | +50 | mA | | | ESD | Electro Static Discharge Voltage | 2000 | _ | _ | V | Human Body Model ESD. | | LU | Latch-up Current | _ | _ | 200 | mA | | # 10.2 Operating Temperature **Table 10-3. Operating Temperature** | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------------------|-----|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>A</sub> | Ambient Temperature | -40 | _ | +85 | °C | | | T <sub>AUSB</sub> | Ambient Temperature using USB | -10 | _ | +85 | °C | | | $T_J$ | Junction Temperature | -40 | _ | +100 | °C | The temperature rise from ambient to junction is package specific. See Thermal Impedance on page 42. The user must limit the power consumption to comply with this requirement. | Document Number: 38-12018 Rev. \*Q # 10.3 DC Electrical Characteristics #### 10.3.1 DC Chip Level Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 10-4. DC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|------------------------------------------------------------------------------------------------------|-----|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vdd | Supply Voltage | 3.0 | - | 5.25 | V | See DC POR and LVD specifications, Table 10-14 on page 28. | | I <sub>DD5</sub> | Supply Current, IMO = 24 MHz (5V) | - | 14 | 27 | mA | Conditions are Vdd = 5.0V, T <sub>A</sub> = 25 °C,<br>CPU = 3 MHz, SYSCLK doubler<br>disabled, VC1 = 1.5 MHz,<br>VC2 = 93.75 kHz, VC3 = 93.75 kHz,<br>analog power = off. | | I <sub>DD3</sub> | Supply Current, IMO = 24 MHz (3.3V) | - | 8 | 14 | mA | Conditions are Vdd = $3.3$ V, $T_A$ = $25$ °C, CPU = $3$ MHz, SYSCLK doubler disabled, VC1 = $1.5$ MHz, VC2 = $93.75$ kHz, VC3 = $0.367$ kHz, analog power = off. | | I <sub>SB</sub> | Sleep (Mode) Current with POR, LVD,<br>Sleep Timer, and WDT. <sup>[4]</sup> | _ | 3 | 6.5 | μА | Conditions are with internal slow speed oscillator, Vdd = $3.3$ V, - $40$ °C $\leq$ $T_A \leq 55$ °C, analog power = off. | | I <sub>SBH</sub> | Sleep (Mode) Current with POR, LVD,<br>Sleep Timer, and WDT at high temper-<br>ature. <sup>[4]</sup> | - | 4 | 25 | μА | Conditions are with internal slow speed oscillator, Vdd = $3.3$ V, $55$ °C < $T_A \le 85$ °C, analog power = off. | ## 10.3.2 DC General Purpose I/O Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Table 10-5. DC GPI/O Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull Up Resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull Down Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High Output Level | Vdd - 1.0 | ı | _ | V | I <sub>OH</sub> = 10 mA, Vdd = 4.75 to 5.25V<br>(8 total loads, 4 on even port pins (for<br>example, P0[2], P1[4]), 4 on odd port<br>pins (for example, P0[3], P1[5])). 80<br>mA maximum combined I <sub>OH</sub> budget. | | V <sub>OL</sub> | Low Output Level | _ | _ | 0.75 | V | I <sub>OL</sub> = 25 mA, Vdd = 4.75 to 5.25V<br>(8 total loads, 4 on even port pins (for<br>example, P0[2], P1[4]), 4 on odd port<br>pins (for example, P0[3], P1[5])). 200<br>mA maximum combined I <sub>OL</sub> budget. | | I <sub>OH</sub> | High Level Source Current | 10 | _ | _ | mA | $V_{OH}$ = Vdd-1.0V, see the limitations of the total current in the note for $V_{OH}$ | | I <sub>OL</sub> | Low Level Sink Current | 25 | _ | _ | mA | $V_{OL}$ = 0.75V, see the limitations of the total current in the note for $V_{OL}$ | | V <sub>IL</sub> | Input Low Level | _ | _ | 0.8 | V | Vdd = 3.0 to 5.25. | | V <sub>IH</sub> | Input High Level | 2.1 | _ | | V | Vdd = 3.0 to 5.25. | | $V_{H}$ | Input Hysterisis | _ | 60 | _ | mV | | | I <sub>IL</sub> | Input Leakage (Absolute Value) | _ | 1 | _ | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive Load on Pins as Input | - | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C. | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | _ | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C. | Document Number: 38-12018 Rev. \*Q Page 22 of 48 # 10.3.3 DC Full Speed USB Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -10°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -10°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 10-6. DC Full Speed (12 Mbps) USB Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|--------------------------------------|-----|-----|-----|-------|-------------------------------------------------------------------| | USB Inter | rface | | • | | • | | | $V_{DI}$ | Differential Input Sensitivity | 0.2 | _ | _ | V | (D+) - (D-) | | V <sub>CM</sub> | Differential Input Common Mode Range | 0.8 | _ | 2.5 | V | | | V <sub>SE</sub> | Single Ended Receiver Threshold | 0.8 | _ | 2.0 | V | | | C <sub>IN</sub> | Transceiver Capacitance | - | _ | 20 | pF | | | I <sub>I/O</sub> | High-Z State Data Line Leakage | -10 | _ | 10 | μΑ | 0V < V <sub>IN</sub> < 3.3V. | | R <sub>EXT</sub> | External USB Series Resistor | 23 | _ | 25 | W | In series with each USB pin. | | V <sub>UOH</sub> | Static Output High, Driven | 2.8 | _ | 3.6 | V | $15 \text{ k}\Omega \pm 5\%$ to Ground. Internal pull up enabled. | | V <sub>UOHI</sub> | Static Output High, Idle | 2.7 | _ | 3.6 | V | $15 \text{ k}\Omega \pm 5\%$ to Ground. Internal pull up enabled. | | V <sub>UOL</sub> | Static Output Low | _ | _ | 0.3 | V | $15 \text{ k}\Omega \pm 5\%$ to Ground. Internal pull up enabled. | | Z <sub>O</sub> | USB Driver Output Impedance | 28 | - | 44 | W | Including R <sub>EXT</sub> Resistor. | | V <sub>CRS</sub> | D+/D- Crossover Voltage | 1.3 | _ | 2.0 | V | | #### 10.3.4 DC Operational Amplifier Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ , or 3.0V to 3.6V and $-40^{\circ}\text{C} \le T_{\text{A}} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. The Operational Amplifier is a component of both the Analog Continuous Time PSoC blocks and the Analog Switched Capacitor PSoC blocks. The guaranteed specifications are measured in the Analog Continuous Time PSoC block. Table 10-7. 5V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|----------------------------------------------------------------------|-----|------------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (absolute value) Power = Low, Opamp Bias = High | _ | 1.6 | 10 | mV | | | | Power = Medium, Opamp Bias = High<br>Power = High, Opamp Bias = High | _ | 1.3<br>1.2 | 8<br>7.5 | mV<br>mV | | | TCV <sub>OSOA</sub> | | | 7.0 | 35.0 | μV/°C | | | I <sub>EBOA</sub> | Input Leakage Current (Port 0 Analog Pins) | _ | 20 | _ | pA | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | - | 4.5 | 9.5 | pF | Package and pin<br>dependent. Temp =<br>25°C. | | $V_{CMOA}$ | Common Mode Voltage Range | 0.0 | _ | Vdd | V | The common-mode | | | Common Mode Voltage Range (high power or high opamp bias) | 0.5 | - | Vdd - 0.5 | | input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | #### Note Document Number: 38-12018 Rev. \*Q Page 23 of 48 <sup>4.</sup> Standby current includes all functions (POR, LVD, WDT, Sleep Time) needed for reliable system operation. This should be compared with devices that have similar functions enabled. Table 10-7. 5V DC Operational Amplifier Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------|--------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------| | G <sub>OLOA</sub> | Open Loop Gain Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High | 60<br>60<br>80 | - | - | dB | | | V <sub>OHIGHO</sub><br>A | High Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High | Vdd - 0.2<br>Vdd - 0.2<br>Vdd - 0.5 | 1 1 | 1 1 1 | V<br>V<br>V | | | V <sub>OLOWOA</sub> | Low Output Voltage Swing (internal signals) Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = High Power = High, Opamp Bias = High | | 1 1 1 | 0.2<br>0.2<br>0.5 | V<br>V<br>V | | | Isoa | Supply Current (including associated AGND buffer) Power = Low, Opamp Bias = Low Power = Low, Opamp Bias = High Power = Medium, Opamp Bias = Low Power = Medium, Opamp Bias = High Power = High, Opamp Bias = Low Power = High, Opamp Bias = High | -<br>-<br>-<br>- | 400<br>500<br>800<br>1200<br>2400<br>4600 | 800<br>900<br>1000<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | | | PSRR <sub>OA</sub> | Supply Voltage Rejection Ratio | 65 | 80 | - | dB | $ \begin{array}{c} Vss \leq VIN \leq (Vdd - 2.25) \\ or \ (Vdd - 1.25V) \leq VIN \leq \\ Vdd. \end{array} $ | #### 10.3.5 DC Low Power Comparator Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V at 25°C and are for design guidance only. Table 10-8. DC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|----------------------------------------------------|-----|-----|---------|-------|-------| | V <sub>REFLPC</sub> | Low power comparator (LPC) reference voltage range | 0.2 | _ | Vdd - 1 | V | | | I <sub>SLPC</sub> | LPC supply current | _ | 10 | 40 | μΑ | | | V <sub>OSLPC</sub> | LPC voltage offset | _ | 2.5 | 30 | mV | | Document Number: 38-12018 Rev. \*Q Page 24 of 48 # 10.3.6 DC Analog Output Buffer Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 10-9. 5V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|------------------------------------------------------------| | V <sub>OSOB</sub> | Input Offset Voltage (Absolute Value) | _ | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average Input Offset Voltage Drift | _ | +6 | _ | μV/°C | | | V <sub>CMOB</sub> | Common-Mode Input Voltage Range | 0.5 | _ | Vdd - 1.0 | V | | | R <sub>OUTOB</sub> | Output Resistance Power = Low Power = High | - | 0.6<br>0.6 | _<br>_ | W<br>W | | | V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd + 1.1<br>0.5 x Vdd + 1.1 | _<br>_ | | V<br>V | | | V <sub>OLOWOB</sub> | Low Output Voltage Swing (Load = 32 ohms to Vdd/2) Power = Low Power = High | _<br>_ | _<br>_ | 0.5 x Vdd - 1.3<br>0.5 x Vdd - 1.3 | | | | I <sub>SOB</sub> | Supply Current Including Bias Cell (No Load) Power = Low Power = High | _<br>_ | 1.1<br>2.6 | 5.1<br>8.8 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply Voltage Rejection Ratio | 53 | 64 | _ | dB | $(0.5 \times Vdd - 1.3) \le V_{OUT}$<br>$\le (Vdd - 2.3).$ | Table 10-10. 3.3V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|------------------------------------------------------------------------------|------------------------------------|------------|------------------------------------|----------|-----------------------------------------------------------------------| | V <sub>OSOB</sub> | Input Offset Voltage (Absolute Value) | _ | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average Input Offset Voltage Drift | _ | +6 | _ | μV/°C | | | V <sub>CMOB</sub> | Common-Mode Input Voltage Range | 0.5 | - | Vdd - 1.0 | V | | | R <sub>OUTOB</sub> | Output Resistance Power = Low Power = High | - | 1 | - | W | | | V <sub>OHIGHOB</sub> | High Output Voltage Swing (Load = 1K ohms to Vdd/2) Power = Low Power = High | 0.5 x Vdd + 1.0<br>0.5 x Vdd + 1.0 | | -<br>- | V<br>V | | | V <sub>OLOWOB</sub> | Low Output Voltage Swing (Load = 1K ohms to Vdd/2) Power = Low Power = High | _<br>_ | | 0.5 x Vdd - 1.0<br>0.5 x Vdd - 1.0 | V<br>V | | | I <sub>SOB</sub> | Supply Current Including Bias Cell (No Load) Power = Low Power = High | - | 0.8<br>2.0 | 2.0<br>4.3 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply Voltage Rejection Ratio | 34 | 64 | - | dB | $(0.5 \times Vdd - 1.0) \le V_{OUT}$<br>$\le (0.5 \times Vdd + 0.9).$ | Document Number: 38-12018 Rev. \*Q Page 25 of 48 # 10.3.7 DC Analog Reference Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. The guaranteed specifications are measured through the Analog Continuous Time PSoC blocks. The power levels for AGND refer to the power of the Analog Continuous Time PSoC block. The power levels for RefHi and RefLo refer to the Analog Reference Control register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog Continuous Time PSoC block. Reference control power is high. Table 10-11. 5V DC Analog Reference Specifications | Symbol | Description | Min | Тур | Max | Units | |--------|-------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|-------| | BG | Bandgap Voltage Reference | 1.28 | 1.30 | 1.32 | V | | _ | AGND = $Vdd/2^{[5, 6]}$ | Vdd/2 - 0.04 | Vdd/2 - 0.01 | Vdd/2 + 0.007 | V | | _ | $AGND = 2 \times BandGap^{[5, 6]}$ | 2 x BG - 0.048 | 2 x BG - 0.030 | 2 x BG + 0.024 | V | | _ | AGND = P2[4] (P2[4] = $Vdd/2$ ) <sup>[5, 6]</sup> | P2[4] - 0.011 | P2[4] | P2[4] + 0.011 | V | | _ | AGND = BandGap <sup>[5, 6]</sup> | BG - 0.009 | BG + 0.008 | BG + 0.016 | V | | _ | AGND = 1.6 x BandGap <sup>[5, 6]</sup> | 1.6 x BG - 0.022 | 1.6 x BG - 0.010 | 1.6 x BG + 0.018 | V | | _ | AGND Block to Block Variation (AGND = $Vdd/2$ ) <sup>[5, 6]</sup> | -0.034 | 0.000 | 0.034 | V | | _ | RefHi = Vdd/2 + BandGap | Vdd/2 + BG - 0.10 | Vdd/2 + BG | Vdd/2 + BG + 0.10 | V | | _ | RefHi = 3 x BandGap | 3 x BG - 0.06 | 3 x BG | 3 x BG + 0.06 | V | | _ | RefHi = 2 x BandGap + P2[6] (P2[6] = 1.3V) | 2 x BG + P2[6] -<br>0.113 | 2 x BG + P2[6] -<br>0.018 | 2 x BG + P2[6] +<br>0.077 | V | | _ | RefHi = P2[4] + BandGap (P2[4] = Vdd/2) | P2[4] + BG - 0.130 | P2[4] + BG - 0.016 | P2[4] + BG + 0.098 | V | | _ | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V) | P2[4] + P2[6] -<br>0.133 | P2[4] + P2[6] -<br>0.016 | P2[4] + P2[6]+<br>0.100 | V | | _ | RefHi = 3.2 x BandGap | 3.2 x BG - 0.112 | 3.2 x BG | 3.2 x BG + 0.076 | V | | _ | RefLo = Vdd/2 - BandGap | Vdd/2 - BG - 0.04 | Vdd/2 - BG + 0.024 | Vdd/2 - BG + 0.04 | V | | _ | RefLo = BandGap | BG - 0.06 | BG | BG + 0.06 | V | | _ | RefLo = 2 x BandGap - P2[6] (P2[6] = 1.3V) | 2 x BG - P2[6] -<br>0.084 | 2 x BG - P2[6] +<br>0.025 | 2 x BG - P2[6] +<br>0.134 | V | | _ | RefLo = P2[4] - BandGap (P2[4] = Vdd/2) | P2[4] - BG - 0.056 | P2[4] - BG + 0.026 | P2[4] - BG + 0.107 | V | | _ | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 1.3V) | P2[4] - P2[6] -<br>0.057 | P2[4] - P2[6] +<br>0.026 | P2[4] - P2[6] +<br>0.110 | V | Document Number: 38-12018 Rev. \*Q Page 26 of 48 Table 10-12. 3.3V DC Analog Reference Specifications | Symbol | Description | Min | Тур | Max | Units | | | |--------|------------------------------------------------------------------|--------------------------|--------------------------|--------------------------|-------|--|--| | BG | Bandgap Voltage Reference | 1.28 | 1.30 | 1.32 | V | | | | _ | AGND = $Vdd/2^{[5, 6]}$ | Vdd/2 - 0.03 | Vdd/2 - 0.01 | Vdd/2 + 0.005 | V | | | | _ | $AGND = 2 \times BandGap^{[5, 6]}$ | | Not Allowed | | | | | | _ | AGND = P2[4] (P2[4] = Vdd/2) | P2[4] - 0.008 | P2[4] + 0.009 | V | | | | | _ | AGND = BandGap <sup>[5, 6]</sup> | BG - 0.009 BG + 0.005 | | BG + 0.015 | V | | | | _ | AGND = 1.6 x BandGap <sup>[5, 6]</sup> | 1.6 x BG - 0.027 | 1.6 x BG - 0.010 | 1.6 x BG + 0.018 | V | | | | _ | AGND Column to Column Variation (AGND = Vdd/2) <sup>[5, 6]</sup> | -0.034 0.000 | | 0.034 | V | | | | _ | RefHi = Vdd/2 + BandGap | | Not Allowed | | | | | | _ | RefHi = 3 x BandGap | | Not Allowed | | | | | | _ | RefHi = 2 x BandGap + P2[6] (P2[6] = 0.5V) | | Not Allowed | | | | | | _ | RefHi = P2[4] + BandGap (P2[4] = Vdd/2) | | Not Allowed | | | | | | _ | RefHi = P2[4] + P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V) | P2[4] + P2[6] -<br>0.075 | P2[4] + P2[6] -<br>0.009 | P2[4] + P2[6] +<br>0.057 | V | | | | _ | RefHi = 3.2 x BandGap | | Not Allowed | | | | | | _ | RefLo = Vdd/2 - BandGap | | Not Allowed | | | | | | _ | RefLo = BandGap | | Not Allowed | | | | | | _ | RefLo = 2 x BandGap - P2[6] (P2[6] = 0.5V) | Not Allowed | | | | | | | _ | RefLo = P2[4] - BandGap (P2[4] = Vdd/2) | Not Allowed | | | | | | | _ | RefLo = P2[4]-P2[6] (P2[4] = Vdd/2, P2[6] = 0.5V) | P2[4] - P2[6] - 0.048 | P2[4]- P2[6] +<br>0.022 | P2[4] - P2[6] +<br>0.092 | V | | | # 10.3.8 DC Analog PSoC Block Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ , or 3.0V to 3.6V and $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 10-13. DC Analog PSoC Block Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------|-------------------------------------------|-----|------|-----|-------|-------| | R <sub>CT</sub> | Resistor Unit Value (Continuous Time) | _ | 12.2 | _ | kΩ | | | C <sub>SC</sub> | Capacitor Unit Value (Switched Capacitor) | _ | 80 | _ | fF | | Document Number: 38-12018 Rev. \*Q Page 27 of 48 <sup>5.</sup> AGND tolerance includes the offsets of the local buffer in the PSoC block. Bandgap voltage is 1.3V ± 0.02V. 6. Avoid using P2[4] for digital signaling when using an analog resource that depends on the Analog Reference. Some coupling of the digital signal may appear on the AGND. #### 10.3.9 DC POR and LVD Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ , or 3.0V to 3.6V and $-40^{\circ}\text{C} \le T_{A} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V or 3.3V at 25°C and are for design guidance only. Note The bits PORLEV and VM in the following table refer to bits in the VLT\_CR register. See the PSoC Technical Reference Manual for more information on the VLT\_CR register. Table 10-14. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------|-------| | V <sub>PPOR0R</sub><br>V <sub>PPOR1R</sub><br>V <sub>PPOR2R</sub> | Vdd Value for PPOR Trip (positive ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b | _ | 2.91<br>4.39<br>4.55 | _ | V<br>V<br>V | | | V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub> | Vdd Value for PPOR Trip (negative ramp) PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b | _ | 2.82<br>4.39<br>4.55 | - | V<br>V<br>V | | | V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub> | PPOR Hysteresis PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b | _<br>_<br>_ | 92<br>0<br>0 | | mV<br>mV<br>mV | | | VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd Value for LVD Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 101b VM[2:0] = 111b VM[2:0] = 111b | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | 2.98 <sup>[7]</sup> 3.08 3.20 4.08 4.57 4.74 <sup>[8]</sup> 4.82 4.91 | V<br>V<br>V<br>V<br>V<br>V | | Document Number: 38-12018 Rev. \*Q Page 28 of 48 <sup>Notes Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply. Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.</sup> # 10.3.10 DC Programming Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}\text{C} \le \text{T}_{A} \le 85^{\circ}\text{C}$ , or 3.0V to 3.6V and $-40^{\circ}\text{C} \le \text{T}_{A} \le 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 10-15. DC Programming Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------------------------|-----------|-----|------------|-------|--------------------------------------| | I <sub>DDP</sub> | Supply Current During Programming or Verify | _ | 15 | 30 | mA | | | V <sub>ILP</sub> | Input Low Voltage During Programming or Verify | _ | - | 0.8 | V | | | V <sub>IHP</sub> | Input High Voltage During Programming or Verify | 2.1 | _ | _ | V | | | I <sub>ILP</sub> | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | _ | _ | 0.2 | mA | Driving internal pull down resistor. | | I <sub>IHP</sub> | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | _ | - | 1.5 | mA | Driving internal pull down resistor. | | V <sub>OLV</sub> | Output Low Voltage During Programming or Verify | _ | - | Vss + 0.75 | V | | | V <sub>OHV</sub> | Output High Voltage During Programming or Verify | Vdd - 1.0 | - | Vdd | V | | | Flash <sub>ENPB</sub> | Flash Endurance (per block) <sup>[9]</sup> | 50,000 | - | _ | _ | Erase/write cycles per block. | | Flash <sub>ENT</sub> | Flash Endurance (total) <sup>[10]</sup> | 1,800,000 | _ | _ | _ | Erase/write cycles. | | Flash <sub>DR</sub> | Flash Data Retention | 10 | _ | _ | Years | | <sup>9.</sup> The 50,000 cycle flash endurance per block will only be guaranteed if the flash is operating within one voltage range. Voltage ranges are 2.4V to 3.0V, 3.0V to 3.6V and 4.75V to 5.25V. <sup>10.</sup> A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles). For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. # 10.4 AC Electrical Characteristics #### 10.4.1 AC Chip-Level Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 10-16. AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------------|-------------------------------------------------------------------------------------------------------|-------|------|-----------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>IMO245V</sub> | Internal Main Oscillator Frequency for 24 MHz (5V) | 23.04 | 24 | 24.96 <sup>[11,12]</sup> | MHz | Trimmed for 5V operation using factory trim values. | | F <sub>IMO243V</sub> | Internal Main Oscillator Frequency for 24 MHz (3.3V) | 22.08 | 24 | 25.92 <sup>[12,13]</sup> | MHz | Trimmed for 3.3V operation using factory trim values. | | F <sub>IMOUSB5V</sub> | Internal Main Oscillator Frequency with USB (5V) Frequency locking enabled and USB traffic present. | 23.94 | 24 | 24.06 <sup>[12]</sup> | MHz | $ \begin{array}{l} -10^{\circ}C \leq T_{A} \leq 85^{\circ}Cn \\ 4.35 \leq Vdd \leq 5.15 \end{array} $ | | F <sub>IMOUSB3V</sub> | Internal Main Oscillator Frequency with USB (3.3V) Frequency locking enabled and USB traffic present. | 23.94 | 24 | 24.06 <sup>[12]</sup> | MHz | $ \begin{array}{c} -0^{\circ}C \leq T_{A} \leq 70^{\circ}C \\ 3.15 \leq V dd \leq 3.45 \end{array} $ | | F <sub>IMO6</sub> | Internal Main Oscillator Frequency for 6 MHz | 5.5 | 6 | 6.5 <sup>[11,12,13]</sup> | MHz | Trimmed for 5V or 3.3V operation using factory trim values. See the figure on page 19. SLIMO Mode = 1. | | F <sub>CPU1</sub> | CPU Frequency (5V Nominal) | 0.93 | 24 | 24.96 <sup>[11,12]</sup> | MHz | | | F <sub>CPU2</sub> | CPU Frequency (3.3V Nominal) | 0.93 | 12 | 12.96 <sup>[12,13]</sup> | MHz | | | F <sub>BLK5</sub> | Digital PSoC Block Frequency (5V Nominal) | 0 | 48 | 49.92 <sup>[11,12,14]</sup> | MHz | Refer to the AC Digital Block Specifications. | | F <sub>BLK3</sub> | Digital PSoC Block Frequency (3.3V Nominal) | 0 | 24 | 25.92 <sup>[12,14]</sup> | MHz | | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 15 | 32 | 64 | kHz | | | F <sub>32K_U</sub> | Internal Low Speed Oscillator (ILO) Untrimmed Frequency | 5 | _ | | kHz | After a reset and before the m8c starts to run, the ILO is not trimmed. See the System Resets section of the PSoC Technical Reference Manual for details on timing this | | Jitter32k | 32 kHz Period Jitter | _ | 100 | | ns | | | DC <sub>ILO</sub> | Internal Low Speed Oscillator Duty Cycle | 20 | 50 | 80 | % | | | Step24M | 24 MHz Trim Step Size | _ | 50 | _ | kHz | | | Fout48M | 48 MHz Output Frequency | 46.08 | 48.0 | 49.92 <sup>[11,13]</sup> | MHz | Trimmed. Utilizing factory trim values. | | Jitter24M1 | 24 MHz Period Jitter (IMO) Peak-to-Peak | _ | 300 | | ps | | | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | _ | - | 12.96 | MHz | | | SR <sub>POWER_UP</sub> | Power Supply Slew Rate | _ | - | 250 | V/ms | Vdd slew rate during power up. | | T <sub>POWERUP</sub> | Time from end of POR to CPU executing code | - | 16 | 100 | ms | Power up from 0V. See the<br>System Resets section of the<br>PSoC Technical Reference<br>Manual. | Figure 10-2. 24 MHz Period Jitter (IMO) Timing Diagram #### 10.4.2 AC General Purpose I/O Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Table 10-17. AC GPI/O Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|----------------------------------------------|-----|-----|-----|-------|-------------------------------| | F <sub>GPI/O</sub> | GPI/O Operating Frequency | 0 | _ | 12 | MHz | Normal Strong Mode | | TRiseF | Rise Time, Normal Strong Mode, Cload = 50 pF | 3 | _ | 18 | ns | Vdd = 4.5 to 5.25V, 10% - 90% | | TFallF | Fall Time, Normal Strong Mode, Cload = 50 pF | 2 | _ | 18 | ns | Vdd = 4.5 to 5.25V, 10% - 90% | | TRiseS | Rise Time, Slow Strong Mode, Cload = 50 pF | 10 | 27 | _ | ns | Vdd = 3 to 5.25V, 10% - 90% | | TFallS | Fall Time, Slow Strong Mode, Cload = 50 pF | 10 | 22 | _ | ns | Vdd = 3 to 5.25V, 10% - 90% | Figure 10-3. GPI/O Timing Diagram #### 10.4.3 AC Full Speed USB Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-10^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and $-10^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Table 10-18. AC Full Speed (12 Mbps) USB Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|------------------------------------------------------------|---------------|-----|---------------|-------|-----------------| | T <sub>RFS</sub> | Transition Rise Time | 4 | _ | 20 | ns | For 50 pF load. | | T <sub>FSS</sub> | Transition Fall Time | 4 | _ | 20 | ns | For 50 pF load. | | T <sub>RFMFS</sub> | Rise/Fall Time Matching: (T <sub>R</sub> /T <sub>F</sub> ) | 90 | _ | 111 | % | For 50 pF load. | | T <sub>DRATEFS</sub> | Full Speed Data Rate | 12 -<br>0.25% | 12 | 12 +<br>0.25% | Mbps | | #### Notes <sup>11. 4.75</sup>V < Vdd < 5.25V. <sup>12.</sup> Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range. <sup>13. 3.0</sup>V < Vdd < 3.6V. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V. <sup>14.</sup> See the individual user module data sheets for information on maximum frequencies for user modules # 10.4.4 AC Operational Amplifier Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Settling times, slew rates, and gain bandwidth are based on the Analog Continuous Time PSoC block. Power = High and Opamp Bias = High is not supported at 3.3V. Table 10-19. 5V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|---------------------------------------------------------------------------------------------|------|-----|------|--------------| | T <sub>ROA</sub> | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | _ | _ | 3.9 | μS | | | Power = Medium, Opamp Bias = High | _ | _ | 0.72 | μS | | | Power = High, Opamp Bias = High | - | _ | 0.62 | μS | | T <sub>SOA</sub> | Falling Settling Time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | _ | _ | 5.9 | μS | | | Power = Medium, Opamp Bias = High | _ | _ | 0.92 | μS | | | Power = High, Opamp Bias = High | _ | _ | 0.72 | μS | | SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%)(10 pF load, Unity Gain) | 0.15 | _ | _ | V/μs | | | Power = Low, Opamp Bias = Low | 1.7 | | | V/μs<br>V/μs | | | Power = Medium, Opamp Bias = High | 6.5 | _ | _ | V/μs | | | Power = High, Opamp Bias = High | 0.0 | | | <b>ν</b> /μ3 | | SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%)(10 pF load, Unity Gain) | 0.01 | | | V/μs | | | Power = Low, Opamp Bias = Low | 0.5 | | | V/μs<br>V/μs | | | Power = Medium, Opamp Bias = High | 4.0 | _ | _ | V/μS<br>V/μS | | | Power = High, Opamp Bias = High | | | | ν, μο | | BW <sub>OA</sub> | Gain Bandwidth Product | | | | | | | Power = Low, Opamp Bias = Low | 0.75 | _ | _ | MHz | | | Power = Medium, Opamp Bias = High | 3.1 | _ | _ | MHz | | | Power = High, Opamp Bias = High | 5.4 | _ | _ | MHz | | E <sub>NOA</sub> | Noise at 1 kHz (Power = Medium, Opamp Bias = High) | _ | 100 | _ | nV/rt-Hz | Table 10-20. 3.3V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|------------------------------------------------------------------------------------------------------------------------|-------------|--------|--------|--------------| | T <sub>ROA</sub> | Rising Settling Time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | _ | _ | 3.92 | μS | | | Power = Medium, Opamp Bias = High | _ | _ | 0.72 | μS | | T <sub>SOA</sub> | Falling Settling Time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, Unity Gain) | | | | | | | Power = Low, Opamp Bias = Low | _ | _ | 5.41 | μS | | | Power = Medium, Opamp Bias = High | _ | _ | 0.72 | μS | | SR <sub>ROA</sub> | Rising Slew Rate (20% to 80%)(10 pF load, Unity Gain) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = High | 0.31<br>2.7 | -<br>- | -<br>- | V/μs<br>V/μs | | SR <sub>FOA</sub> | Falling Slew Rate (20% to 80%)(10 pF load, Unity Gain) Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = High | 0.24<br>1.8 | 1 1 | 1 1 | V/μs<br>V/μs | | BW <sub>OA</sub> | Gain Bandwidth Product Power = Low, Opamp Bias = Low Power = Medium, Opamp Bias = High | 0.67<br>2.8 | _<br>_ | | MHz<br>MHz | | E <sub>NOA</sub> | Noise at 1 kHz (Power = Medium, Opamp Bias = High) | _ | 100 | - | nV/rt-Hz | Document Number: 38-12018 Rev. \*Q When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1k resistance and the external capacitor. Figure 10-4. Typical AGND Noise with P2[4] Bypass At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level. Figure 10-5. Typical Opamp Noise #### 10.4.5 AC Low Power Comparator Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V at 25°C and are for design guidance only. Table 10-21. AC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------|-----|-----|-----|-------|-------------------------------------------------------------------------| | T <sub>RLPC</sub> | LPC response time | _ | _ | 50 | μS | ≥ 50 mV overdrive comparator reference set within V <sub>REFLPC</sub> . | #### 10.4.6 AC Digital Block Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Table 10-22. AC Digital Block Specifications | Function | Description | Min | Тур | Max | Units | Notes | |-------------------------|-------------------------------------------|--------------------|-----|-------|-------|---------------------------------------------------------| | Timer | Capture Pulse Width | 50 <sup>[15]</sup> | _ | _ | ns | | | | Maximum Frequency, No Capture | _ | _ | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, With Capture | _ | _ | 25.92 | MHz | | | Counter | Enable Pulse Width | 50 <sup>[15]</sup> | _ | _ | ns | | | | Maximum Frequency, No Enable Input | _ | _ | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, Enable Input | _ | _ | 25.92 | MHz | | | Dead | Kill Pulse Width: | | | | | | | Band | Asynchronous Restart Mode | 20 | _ | _ | ns | | | | Synchronous Restart Mode | 50 <sup>[15]</sup> | _ | _ | ns | | | | Disable Mode | 50 <sup>[15]</sup> | _ | _ | ns | | | | Maximum Frequency | _ | _ | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(PRS<br>Mode) | Maximum Input Clock Frequency | _ | _ | 49.92 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(CRC<br>Mode) | Maximum Input Clock Frequency | _ | _ | 24.6 | MHz | | | SPIM | Maximum Input Clock Frequency | _ | _ | 8.2 | MHz | Maximum data rate at 4.1 MHz due to 2 x over clocking. | | SPIS | Maximum Input Clock Frequency | _ | _ | 4.1 | MHz | | | | Width of SS_Negated Between Transmissions | 50 <sup>[15]</sup> | _ | _ | ns | | | Trans-<br>mitter | Maximum Input Clock Frequency | 1 | _ | 24.6 | MHz | Maximum data rate at 3.08 MHz due to 8 x over clocking. | | Receiver | Maximum Input Clock Frequency | _ | _ | 24.6 | MHz | Maximum data rate at 3.08 MHz due to 8 x over clocking. | #### Note 15. 50 ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period). Document Number: 38-12018 Rev. \*Q Page 34 of 48 #### 10.4.7 AC External Clock Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Table 10-23. AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|--------------------------------|-------|-----|-------|-------|-------| | F <sub>OSCEXT</sub> | Frequency for USB Applications | 23.94 | 24 | 24.06 | MHz | | | - | Duty Cycle | 47 | 50 | 53 | % | | | - | Power up to IMO Switch | 150 | _ | _ | μS | | #### 10.4.8 AC Analog Output Buffer Specifications The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Table 10-24. 5V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|-------------------------------------------------------------------------------------------------|--------------|--------|------------|--------------------------|-------| | T <sub>ROB</sub> | Rising Settling Time to 0.1%, 1V Step, 100pF Load<br>Power = Low<br>Power = High | 1 1 | _<br>_ | 2.5<br>2.5 | μs<br>μs | | | T <sub>SOB</sub> | Falling Settling Time to 0.1%, 1V Step, 100pF Load<br>Power = Low<br>Power = High | 1 1 | _<br>_ | 2.2<br>2.2 | μ <b>s</b><br>μ <b>s</b> | | | SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High | 0.65<br>0.65 | _<br>_ | | V/μs<br>V/μs | | | SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High | 0.65<br>0.65 | _<br>_ | | V/μs<br>V/μs | | | BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100 pF Load<br>Power = Low<br>Power = High | 0.8<br>0.8 | | | MHz<br>MHz | | | BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100 pF Load<br>Power = Low<br>Power = High | 300<br>300 | _<br>_ | -<br>- | kHz<br>kHz | | Table 10-25. 3.3V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|-------------------------------------------------------------------------------------------------|------------|--------|------------|--------------------------|-------| | T <sub>ROB</sub> | Rising Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High | _<br>_ | _<br>_ | 3.8<br>3.8 | μ <b>s</b><br>μ <b>s</b> | | | T <sub>SOB</sub> | Falling Settling Time to 0.1%, 1V Step, 100 pF Load<br>Power = Low<br>Power = High | | _<br>_ | 2.6<br>2.6 | μ <b>s</b><br>μ <b>s</b> | | | SR <sub>ROB</sub> | Rising Slew Rate (20% to 80%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High | 0.5<br>0.5 | _<br>_ | _<br>_ | V/μs<br>V/μs | | | SR <sub>FOB</sub> | Falling Slew Rate (80% to 20%), 1V Step, 100 pF Load<br>Power = Low<br>Power = High | 0.5<br>0.5 | _<br>_ | _<br>_ | V/μs<br>V/μs | | | BW <sub>OBSS</sub> | Small Signal Bandwidth, 20mV <sub>pp</sub> , 3dB BW, 100 pF Load<br>Power = Low<br>Power = High | 0.7<br>0.7 | _<br>_ | _<br>_ | MHz<br>MHz | | | BW <sub>OBLS</sub> | Large Signal Bandwidth, 1V <sub>pp</sub> , 3dB BW, 100 pF Load<br>Power = Low<br>Power = High | 200<br>200 | _<br>_ | _<br>_ | kHz<br>kHz | | Document Number: 38-12018 Rev. \*Q Page 35 of 48 # 10.4.9 AC Programming Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , or 3.0V to 3.6V and $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V and 3.3V at $25^{\circ}C$ and are for design guidance only. Table 10-26. AC Programming Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------------|--------------------------------------------|-----|-----|---------------------|-------|------------------------------------------------| | T <sub>RSCLK</sub> | Rise Time of SCLK | 1 | _ | 20 | ns | | | T <sub>FSCLK</sub> | Fall Time of SCLK | 1 | _ | 20 | ns | | | T <sub>SSCLK</sub> | Data Set up Time to Falling Edge of SCLK | 40 | _ | _ | ns | | | T <sub>HSCLK</sub> | Data Hold Time from Falling Edge of SCLK | 40 | _ | _ | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | _ | 8 | MHz | | | T <sub>ERASEB</sub> | Flash Erase Time (Block) | _ | 10 | _ | ms | | | T <sub>WRITE</sub> | Flash Block Write Time | _ | 40 | _ | ms | | | T <sub>DSCLK</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 45 | ns | Vdd > 3.6 | | T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 50 | ns | $3.0 \le Vdd \le 3.6$ | | T <sub>ERASEALL</sub> | Flash Erase Time (Bulk) | _ | 40 | _ | ms | Erase all Blocks and protection fields at once | | T <sub>PROGRAM_HOT</sub> | Flash Block Erase + Flash Block Write Time | _ | _ | 100 <sup>[16]</sup> | ms | 0°C <= Tj <= 100°C | | T <sub>PROGRAM_COLD</sub> | Flash Block Erase + Flash Block Write Time | _ | - | 200 <sup>[16]</sup> | ms | -40°C <= Tj <= 0°C | #### Note Document Number: 38-12018 Rev. \*Q Page 36 of 48 <sup>16.</sup> For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information. ### 10.4.10 AC I<sup>2</sup>C Specifications The following table lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V and 3.3V at 25°C and are for design guidance only. Table 10-27. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins for Vdd | Cymbol | Description | | rd Mode | Fast Mode | | Units | Notes | |-----------------------|----------------------------------------------------------------------------------------------|-----|---------|---------------------|-----|--------|-------| | Symbol | Description | Min | Max | Min | Max | Uiilis | Notes | | F <sub>SCLI2C</sub> | SCL Clock Frequency | 0 | 100 | 0 | 400 | kHz | | | T <sub>HDSTAI2C</sub> | Hold Time (repeated) START Condition. After this period, the first clock pulse is generated. | 4.0 | _ | 0.6 | - | μS | | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | 4.7 | _ | 1.3 | - | μS | | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | | _ | 0.6 | _ | μS | | | T <sub>SUSTAI2C</sub> | Setup Time for a Repeated START Condition | | _ | 0.6 | _ | μS | | | T <sub>HDDATI2C</sub> | | | _ | 0 | - | μS | | | T <sub>SUDATI2C</sub> | Data Setup Time | | _ | 100 <sup>[17]</sup> | - | ns | | | T <sub>SUSTOI2C</sub> | 0 | | _ | 0.6 | _ | μS | | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | | _ | 1.3 | _ | μS | | | T <sub>SPI2C</sub> | Pulse Width of spikes are suppressed by the input filter. | | _ | 0 | 50 | ns | | #### Note Document Number: 38-12018 Rev. \*Q <sup>17.</sup> A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU:DAT</sub> Š 250 ns must then be met. This automatically is the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released. # 11. Packaging Dimensions This section illustrates the package specification for the CY8C24x94 PSoC devices, along with the thermal impedance for the package and solder reflow peak temperatures. **Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>. Figure 11-1. 56-Pin (8x8 mm) QFN #### NOTES: - 1. M HATCH AREA IS SOLDERABLE EXPOSED METAL. - 2. REFERENCE JEDEC#: MO-220 - 3. PACKAGE WEIGHT: 0.162g - 4. ALL DIMENSIONS ARE IN MM [MIN/MAX] - 5. PACKAGE CODE | PART# | DESCRIPTION | |-------|-------------| | LF56A | STANDARD | | LY56A | PB-FREE | 001-12921 \*\* [+] Feedback Figure 11-2. 56-Pin QFN (8 X 8 X 0.9 MM) - Sawn Figure 11-3. 68-Pin (8x8 mm x 0.89 mm) QFN ## NOTES: - 1. MATCH IS SOLDERABLE EXPOSED PAD. - 2. REFERENCE JEDEC#: MO-220 - 3. PACKAGE WEIGHT: 0.17g - 4. ALL DIMENSIONS ARE IN MM [MIN/MAX] - 5. PACKAGE CODE | PART# | DESCRIPTION | |-------|-------------| | LF68 | STANDARD | | LY68 | PB-FREE | NOTE: EXPOSED PAD DIMENSION VARIES BY LEADFRAME CAVITY (PADDLE) SIZE 51-85214 \*C ### **Important Note** - For information on the preferred dimensions for mounting QFN packages, see the following Application Note at http://www.amkor.com/index.cfm?objectid=42EDA4C7-5056-AA0A-E2A372F025BF8729. - Pinned vias for thermal conduction are not required for the low-power PSoC device. Figure 11-4. 68-Pin Sawn QFN (8X8 mm X 0.90 mm) 4. ALL DIMENSIONS ARE IN MILLIMETERS Figure 11-5. 100-Ball (6x6 mm) VFBGA Figure 11-6. 100-Pin (14x14 x 1.4 mm) TQFP # 11.1 Thermal Impedance Table 11-1. Thermal Impedance for the Package | Package | Typical θ <sub>JA</sub> <sup>[18]</sup> | |------------------------|-----------------------------------------| | 56 QFN <sup>[19]</sup> | 12.93 °C/W | | 68 QFN <sup>[19]</sup> | 13.05 °C/W | | 100 VFBGA | 65 °C/W | | 100 TQFP | 51 °C/W | ### 11.2 Solder Reflow Peak Temperature Following is the minimum solder reflow peak temperature to achieve good solderability. Table 11-2. Solder Reflow Peak Temperature | Package | Minimum Peak Temperature <sup>[20]</sup> | Maximum Peak Temperature | | | | |-----------|------------------------------------------|--------------------------|--|--|--| | 56 QFN | 240°C | 260°C | | | | | 68 QFN | 240°C | 260°C | | | | | 100 VFBGA | 240°C | 260°C | | | | [+] Feedback <sup>18.</sup> $T_J = T_A + POWER \times \theta_{JA}$ 19. To achieve the thermal impedance specified for the QFN package, the center thermal pad should be soldered to the PCB ground plane. <sup>20.</sup> Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220 ± 5°C with Sn-Pb or 245 ± 5°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications # 12. Development Tool Selection #### 12.1 Software #### 12.1.1 PSoC Designer At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is available free of charge at http://www.cypress.com/psocdesigner and includes a free C compiler. #### 12.1.2 PSoC Programmer Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com/psocprogrammer. #### 12.2 Development Kits All development kits can be purchased from the Cypress Online Store. #### 12.2.1 CY3215-DK Basic Development Kit The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface enables users to run, halt, and single step the processor and view the content of specific memory locations. Advance emulation features also supported through PSoC Designer. The kit includes: - PSoC Designer Software CD - ICE-Cube In-Circuit Emulator - ICE Flex-Pod for CY8C29x66 Family - Cat-5 Adapter - Mini-Eval Programming Board - 110 ~ 240V Power Supply, Euro-Plug Adapter - iMAGEcraft C Compiler (Registration Required) - ISSP Cable - USB 2.0 Cable and Blue Cat-5 Cable - 2 CY8C29466-24PXI 28-PDIP Chip Samples #### 12.3 Evaluation Tools All evaluation tools can be purchased from the Cypress Online Store. #### 12.3.1 CY3210-MiniProg1 The CY3210-MiniProg1 kit enables a user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes: - MiniProg Programming Unit - MiniEval Socket Programming and Evaluation Board - 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample - 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### 12.3.2 CY3210-PSoCEval1 The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes: - Evaluation Board with LCD Module - MiniProg Programming Unit - 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample (2) - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### 12.3.3 CY3214-PSoCEvalUSB The CY3214-PSoCEvalUSB evaluation kit features a development board for the CY8C24794-24LFXI PSoC device. Special features of the board include both USB and capacitive sensing development and debugging support. This evaluation board also includes an LCD module, potentiometer, LEDs, an enunciator and plenty of bread boarding space to meet all of your evaluation needs. The kit includes: - PSoCEvalUSB Board - LCD Module - MIniProg Programming Unit - Mini USB Cable - PSoC Designer and Example Projects CD - Getting Started Guide - Wire Pack #### 12.4 Device Programmers All device programmers can be purchased from the Cypress Online Store. #### 12.4.1 CY3216 Modular Programmer The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes: - Modular Programmer Base - 3 Programming Module Cards - MiniProg Programming Unit - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable # 12.4.2 CY3207ISSP In-System Serial Programmer (ISSP) The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment. **Note**: CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes: - CY3207 Programmer Unit - PSoC ISSP Software CD - 110 ~ 240V Power Supply, Euro-Plug Adapter - USB 2.0 Cable ### 12.5 Accessories (Emulation and Programming) Table 12-1. Emulation and Programming Accessories | Part # | Pin Package | Flex-Pod Kit <sup>[21]</sup> | Foot Kit <sup>[22]</sup> | Adapter <sup>[23]</sup> | |------------------|-------------|------------------------------|--------------------------|-------------------------| | CY8C24794-24LFXI | 56 QFN | CY3250-24X94QFN | CY3250-56QFN-FK | AS-56-28 | | CY8C24894-24LFXI | 56 QFN | CY3250-24X94QFN | CY3250-56QFN-FK | AS-28-28-02SS-6ENG-GANG | #### 12.5.1 Third Party Tools Several tools have been specially designed by the following 3rd-party vendors to accompany PSoC devices during development and production. Specific details for each of these tools are found at <a href="http://www.cypress.com">http://www.cypress.com</a> under Design Resources > Evaluation Boards. #### 12.5.2 Build a PSoC Emulator into Your Board For details on how to emulate your circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, see Application Note "Debugging - Build a PSoC Emulator into Your Board - AN2323" at http://www.cypress.com/an2323. #### Notes - 21. Flex-Pod kit includes a practice flex-pod and a practice PCB, in addition to two flex-pods. - 22. Foot kit includes surface mount feet that are soldered to the target PCB. - 23. Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters are found at <a href="http://www.emulation.com">http://www.emulation.com</a>. Document Number: 38-12018 Rev. \*Q Page 44 of 48 # 13. Ordering Information Table 13-1. CY8C24x94 PSoC Device's Key Features and Ordering Information | Package<br>Ordering<br>Code | | Flash<br>(Bytes) | SRAM<br>(Bytes) | Temperature<br>Range | Digital Blocks | Analog Blocks | Digital I/O Pins | Analog Inputs | Analog Outputs | XRES Pin | |------------------------------------------------|-------------------|------------------|-----------------|----------------------|----------------|---------------|------------------|---------------|----------------|----------| | 56-Pin (8x8 mm) QFN (Sawn) | CY8C24794-24LTXI | 16K | 1K | -40°C to +85°C | 4 | 6 | 50 | 48 | 2 | No | | 56-Pin (8x8 mm) QFN (Sawn)<br>(Tape and Reel) | CY8C24794-24LTXIT | 16K | 1K | -40°C to +85°C | 4 | 6 | 50 | 48 | 2 | No | | 56-Pin (8x8 mm) QFN | CY8C24894-24LTXI | 16K | 1K | -40°C to +85°C | 4 | 6 | 50 | 48 | 2 | Yes | | 56-Pin (8x8 mm) QFN | CY8C24894-24LTXIT | 16K | 1K | -40°C to +85°C | 4 | 6 | 50 | 48 | 2 | Yes | | 56-Pin (8x8 mm) QFN | CY8C24794-24LFXI | 16K | 1K | -40°C to +85°C | 4 | 6 | 50 | 48 | 2 | No | | 56-Pin (8x8 mm) QFN<br>(Tape and Reel) | CY8C24794-24LFXIT | 16K | 1K | -40°C to +85°C | 4 | 6 | 50 | 48 | 2 | No | | 56-Pin (8x8 mm) QFN | CY8C24894-24LFXI | 16K | 1K | -40°C to +85°C | 4 | 6 | 49 | 47 | 2 | Yes | | 56-Pin (8x8 mm) QFN<br>(Tape and Reel) | CY8C24894-24LFXIT | 16K | 1K | -40°C to +85°C | 4 | 6 | 49 | 47 | 2 | Yes | | 68 Pin OCD (8x8 mm) QFN <sup>[24]</sup> | CY8C24094-24LFXI | 16K | 1K | -40°C to +85°C | 4 | 6 | 56 | 48 | 2 | Yes | | 68 Pin (8x8 mm) QFN | CY8C24994-24LFXI | 16K | 1K | -40°C to +85°C | 4 | 6 | 56 | 48 | 2 | Yes | | 68 Pin (8x8 mm) QFN<br>(Tape and Reel) | CY8C24994-24LFXIT | 16K | 1K | -40°C to +85°C | 4 | 6 | 56 | 48 | 2 | Yes | | 68-Pin QFN (Sawn) | CY8C24994-24LTXI | 16K | 1K | -40°C to +85°C | 4 | 6 | 56 | 48 | 2 | Yes | | 68-Pin QFN (Sawn) | CY8C24994-24LTXIT | 16K | 1K | -40°C to +85°C | 4 | 6 | 56 | 48 | 2 | Yes | | 100-Ball OCD (6x6 mm)<br>VFBGA <sup>[24]</sup> | CY8C24094-24BVXI | 16K | 1K | -40°C to +85°C | 4 | 6 | 56 | 48 | 2 | Yes | | 100-Ball (6x6 mm) VFBGA | CY8C24994-24BVXI | 16K | 1K | -40°C to +85°C | 4 | 6 | 56 | 48 | 2 | Yes | | 100 Pin OCD TQFP <sup>[24]</sup> | CY8C24094-24AXI | 16K | 1K | -40°C to +85°C | 4 | 6 | 56 | 48 | 2 | Yes | | 68-Pin QFN (Sawn) | CY8C24094-24LTXI | 16K | 1K | -40°C to +85°C | 4 | 6 | 56 | 48 | 2 | Yes | | 68-Pin QFN (Sawn) | CY8C24094-24LTXIT | 16K | 1K | -40°C to +85°C | 4 | 6 | 56 | 48 | 2 | Yes | Note For Die sales information, contact a local Cypress sales office or Field Applications Engineer (FAE). # 13.1 Ordering Code Definitions 24. This part may be used for in-circuit debugging. It is NOT available for production. # **Document History Page** | | | CY8C24094,<br>ber: 38-12018 | CY8C24794, C | Y8C24894, CY8C24994 PSoC <sup>®</sup> Programmable System-on-Chip | |------|---------|-----------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | ** | 133189 | 01.27.2004 | NWJ | New silicon and new document – Advance Data Sheet. | | *A | 251672 | See ECN | SFV | First Preliminary Data Sheet. Changed title to encompass only the CY8C24794 because the CY8C24494 and CY8C24694 are not being offered by Cypress. | | *B | 289742 | See ECN | HMT | Add standard DS items from SFV memo. Add Analog Input Mux on pinouts. 2 MACs. Change 512 bytes of SRAM to 1K. Add dimension key to package. Remove HAPI. Update diagrams, registers and specs. | | *C | 335236 | See ECN | НМТ | Add CY logo. Update CY copyright. Update new CY.com URLs. Re-add ISSP programming pinout notation. Add Reflow Temp. table. Update features (MAC, Oscillator, and voltage range), registers (INT_CLR2/MSK2, second MAC), and specs. (Rext, IMO, analog output buffer). | | *D | 344318 | See ECN | HMT | Add new color and logo. Expand analog arch. diagram. Fix I/O #. Update Electrical Specifications. | | *E | 346774 | See ECN | HMT | Add USB temperature specifications. Make data sheet Final. | | *F | 349566 | See ECN | HMT | Remove USB logo. Add URL to preferred dimensions for mounting MLF packages. | | *G | 393164 | See ECN | HMT | Add new device, CY8C24894 56-pin MLF with XRES pin. Add Fimousb3v char. to specs. Upgrade to CY Perform logo and update corporate address and copyright. | | *H | 469243 | See ECN | НМТ | Add ISSP note to pinout tables. Update typical and recommended Storage Temperature per industrial specs. Update Low Output Level maximum I/OL budget. Add FLS_PR1 to Register Map Bank 1 for users to specify which Flash bank should be used for SROM operations. Add two new devices for a 68-pin QFN and 100-ball VFBGA under RPNs: CY8C24094 and CY8C24994. Add two packages for 68-pin QFN. Add OCD non-production pinouts and package diagrams. Update CY branding and QFN convention. Add new Dev. Tool section. Update copyright and trademarks. | | * | 561158 | See ECN | НМТ | Add Low Power Comparator (LPC) AC/DC electrical spec. tables. Add CY8C20x34 to PSoC Device Characteristics table. Add detailed dimensions to 56-pin QFN package diagram and update revision. Secure one package diagram/manufacturing per QFN. Update emulation pod/feet kit part numbers. Fix pinout type-o per TestTrack. | | *J | 728238 | See ECN | НМТ | Add CapSense SNR requirement reference. Update figure standards. Update Technical Training paragraphs. Add QFN package clarifications and dimensions. Update ECN-ed Amkor dimensioned QFN package diagram revisions. Reword SNR reference. Add new 56-pin QFN spec. | | *K | 2552459 | 08/14/08 | AZIE/PYRS | Add footnote on AGND descriptions to avoid using P2[4] for digital signaling as it may add noise to AGND. Remove reference to CMP_GO_EN1 in Map Bank 1 Table on Address 65; this register has no functionality on 24xxx. Add footnote on die sales. Add description 'Optional External Clock Input' on P1[4] to match description of P1[4]. | | *L | 2616550 | 12/05/08 | OGNE/PYRS | Updated Programmable Pin Configuration detail. Changed title from PSoC® Mixed-Signal Array to PSoC® Programmable | | *M | 2657956 | 02/11/00 | DPT/PYRS | System-on-Chip™ Added package diagram 001-09618 and updated Ordering Information table | | IVI | 2007900 | 02/11/09 | חבו/בועס | Added package diagram of 1-050 to and updated Ordering information table | Document Number: 38-12018 Rev. \*Q # **Document History Page** | | Document Title: CY8C24094, CY8C24794, CY8C24894, CY8C24994 PSoC® Programmable System-on-Chip Document Number: 38-12018 | | | | | | | |----|------------------------------------------------------------------------------------------------------------------------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | *N | 2708135 | 05/18/2009 | BRW | Added Note in the Pin Information section on page 8. | | | | | | | | | Removed reference to Hi-Tech Lite Compiler in the section Development Tools Selection on page 42. | | | | | *O | 2718162 | 06/11/2009 | DPT | Added 56-Pin QFN (Sawn) package diagram and updated ordering information | | | | | *P | 2762161 | 09/10/2009 | RLRM | Updated the following parameters: DC <sub>ILO,</sub> F32K_U, F <sub>IMO6</sub> , T <sub>POWERUP</sub> , T <sub>ERASE_ALL</sub> , T <sub>PROGRAM_HOT</sub> , and T <sub>PROGRAM_COLD</sub> . Added SR <sub>POWER_UP</sub> parameter in AC specs table. | | | | | *Q | 2768530 | 09/24/09 | RLRM | Ordering Information table: Changed XRES Pin value for CY8C24894-24LTXI and CY8C24894-24LTXIT to 'Yes'. | | | | # Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. #### **Products** PSoC psoc.cypress.com Clocks & Buffers clocks.cypress.com Wireless wireless.cypress.com Memories memory.cypress.com Image Sensors image.cypress.com © Cypress Semiconductor Corporation, 2004-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-12018 Rev. \*Q Revised September 24, 2009 Page 48 of 48