**Features** 



## Low-Power LCD Microcontroller

#### **General Description**

The MAXQ2000 microcontroller is a low-power, 16-bit device that incorporates a liquid-crystal display (LCD) interface that can drive up to 100 (-RBX/-RBX+) or 132 (-RAX/-RAX+/-RFX/-RFX+) segments. The MAXQ2000 is uniquely suited for the blood-glucose monitoring market, but can be used in any application that requires high performance and low-power operation. The device can operate at a maximum of either 14MHz (VDD > 1.8V) or 20MHz ( $V_{DD} > 2.25V$ ). The MAXQ2000 has 32kWords of flash memory, 1kWord of RAM, three 16bit timers, and one or two universal synchronous/asynchronous receiver/transmitters (UARTs). Flash memory aids prototyping and low-volume production. The microcontroller core is powered by a 1.8V supply, with a separate I/O supply for optimum flexibility. An ultralow-power sleep mode makes these parts ideal for battery-powered, portable equipment.

#### **Applications**

Medical Instrumentation

Battery-Powered and Portable Devices

Electrochemical and Optical Sensors

Industrial Control

Data-Acquisition Systems and Data Loggers

Home Appliances

Consumer Electronics

Thermostats/Humidity Sensors

Security Sensors

Gas and Chemical Sensors

**HVAC** 

**Smart Transmitters** 

Typical Operating Circuit, Pin Configurations, and Ordering Information appear at end of data sheet.

## ♦ High-Performance, Low-Power, 16-Bit RISC Core

DC to 20MHz Operation, Approaching 1MIPS per MHz Dual 1.8V Core/3V I/O Enables Low Power/Flexible Interfacing

33 Instructions, Most Single Cycle

Three Independent Data Pointers Accelerate Data Movement with Automatic Increment/Decrement

16-Level Hardware Stack

16-Bit Instruction Word, 16-Bit Data Bus

16 x 16-Bit, General-Purpose Working Registers Optimized for C-Compiler (High-Speed/Density Code)

#### ♦ Program and Data Memory

32kWords Flash Memory, Mask ROM for High-Volume Applications 10,000 Flash Write/Erase Cycles 1kWord of Internal Data RAM JTAG/Serial Boot Loader for Programming

#### ♦ Peripheral Features

Up to 50 General-Purpose I/O Pins 100/132 Segment LCD Driver Up to 4 COM and 36 Segments Static, 1/2, and 1/3 LCD Bias Supported No External Resistors Required

SPITM and 1-Wire® (-RAX/-RAX+/-RFX/-RFX+ Only) Hardware I/O Ports

One or Two Serial UARTs

One-Cycle, 16 x 16 Hardware Multiply/Accumulate with 48-Bit Accumulator

Three 16-Bit Programmable Timers/Counters 8-Bit, Subsecond, System Timer/Alarm 32-Bit, Binary Real-Time Clock with Time-of-Day Alarm Programmable Watchdog Timer

#### ◆ Flexible Programming Interface

Bootloader Simplifies Programming In-System Programming Through JTAG Supports In-Application Programming of Flash Memory

#### **♦ Ultra-Low-Power Consumption**

190µA typ at 8MHz Flash Operation, PMM1 at 2.2V 700nA typ in Lowest Power Stop Mode Low-Power 32kHz Mode and Divide-by-256 Mode

MAXQ is a registered trademark of Maxim Integrated Products, Inc. SPI is a trademark of Motorola, Inc.

1-Wire is a registered trademark of Dallas Semiconductor Corp.

Note: Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device may be simultaneously available through various sales channels. For information about device errata, go to: www.maxim-ic.com/errata.



#### **ABSOLUTE MAXIMUM RATINGS**

| Voltage Range on Any Pin Relative to                                                                                                                                                                  | Operating Temperature Range40°C to +85°C                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Ground Except V <sub>DD</sub> 0.5V to (V <sub>DDIO</sub> + 0.5)V Voltage Range on V <sub>DD</sub> Relative to Ground0.5V to +2.75V Voltage Range on V <sub>DDIO</sub> Relative to Ground0.5V to +3.6V | Storage Temperature RangeSee IPC/JEDEC J-STD-020 Specification |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD} = V_{DD(MIN)})$  to  $V_{DD(MAX)}$ ,  $V_{DDIO} = 2.7V$  to 3.6V,  $T_A = -40$ °C to +85°C.) (Note 1)

| PARAMETER                             | SYMBOL            | CONDIT                                                                    | IONS                                    | MIN                        | TYP  | MAX               | UNITS                                 |
|---------------------------------------|-------------------|---------------------------------------------------------------------------|-----------------------------------------|----------------------------|------|-------------------|---------------------------------------|
| 00                                    |                   | 32k x 16 flash                                                            |                                         | 1.8                        | 2.5  | 2.75              | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| Core Supply Voltage                   | $V_{DD}$          | Flash programming                                                         |                                         | 2.25                       | 2.5  | 2.75              | V                                     |
| I/O Supply Voltage                    | V <sub>DDIO</sub> |                                                                           |                                         | V <sub>DD</sub>            |      | 3.6               | V                                     |
|                                       | I <sub>DD1</sub>  | /1 mode                                                                   |                                         |                            | 6.0  | 9.2               |                                       |
|                                       | I <sub>DD2</sub>  | /2 mode                                                                   |                                         |                            | 5.6  | 8.6               |                                       |
| Active Current,                       | I <sub>DD3</sub>  | /4 mode                                                                   |                                         |                            | 3.4  | 5.1               |                                       |
| f <sub>HFIN</sub> = 14MHz             | I <sub>DD4</sub>  | /8 mode                                                                   |                                         |                            | 1.9  | 2.9               | mA                                    |
| (Note 2)                              | I <sub>DD5</sub>  | PMM1 mode                                                                 |                                         |                            | 0.5  | 0.7               |                                       |
|                                       |                   | PMM2 mode;                                                                | Rev A2                                  |                            | 4.8  | 7.6               | 1                                     |
|                                       | I <sub>DD6</sub>  | 32KIN = 32.768kHz                                                         | Rev A3                                  |                            | 0.1  | 0.95              |                                       |
|                                       | I <sub>DD1</sub>  | /1 mode                                                                   |                                         |                            | 6.5  | 10.4              |                                       |
|                                       | I <sub>DD2</sub>  | /2 mode                                                                   |                                         |                            | 5.9  | 9.6               |                                       |
| Active Current,                       | I <sub>DD3</sub>  | /4 mode                                                                   |                                         |                            | 3.8  | 6.2               |                                       |
| f <sub>HFIN</sub> = 20MHz             | I <sub>DD4</sub>  | /8 mode                                                                   |                                         |                            | 2.2  | 3.8               | mA                                    |
| (Note 2)                              | I <sub>DD5</sub>  | PMM1 mode                                                                 |                                         |                            | 0.6  | 1.4               | Ī                                     |
|                                       |                   | PMM2 mode;                                                                | Rev A2                                  |                            | 4.8  | 7.6               |                                       |
|                                       | I <sub>DD6</sub>  | 32KIN = 32.768kHz                                                         | Rev A3                                  |                            | 0.1  | 0.95              | 1                                     |
|                                       |                   | Execution from flash me<br>V <sub>DD</sub> = 2.2V, T <sub>A</sub> = +25°C |                                         |                            | 5.1  |                   |                                       |
|                                       |                   | Execution from flash me /8 mode, V <sub>DD</sub> = 2.2V, T                |                                         |                            | 0.85 |                   |                                       |
| Active Current                        |                   | Execution from flash me<br>PMM1 mode, V <sub>DD</sub> = 2.2               | * * * * * * * * * * * * * * * * * * * * |                            | 0.19 |                   | mA                                    |
|                                       |                   | Execution from RAM, 8I<br>/8 mode, V <sub>DD</sub> = 2.2V, T              |                                         |                            | 0.30 |                   |                                       |
|                                       |                   | Execution from RAM, 11<br>/1 mode, V <sub>DD</sub> = 2.2V, T              |                                         |                            | 0.14 |                   |                                       |
| Cton Mada Current                     | lozona n = :      | -40°C < T <sub>A</sub> < +25°C                                            |                                         |                            | 0.7  | 55                |                                       |
| Stop-Mode Current                     | ISTOP(VDD)        | T <sub>A</sub> = +85°C                                                    |                                         |                            | 20   | 550               | μΑ                                    |
| Digital I/O Supply Current            | I <sub>DDIO</sub> | RTC enabled; HFIN ≥ 1 all I/O disconnected                                | 4MHz;                                   |                            | 1    | 50                | μΑ                                    |
| Input High Voltage:<br>HFIN and 32KIN | V <sub>IH1</sub>  |                                                                           |                                         | 0.8 x<br>V <sub>DDIO</sub> |      | V <sub>DDIO</sub> | V                                     |



## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = V_{DD(MIN)})$  to  $V_{DD(MAX)}$ ,  $V_{DDIO} = 2.7V$  to 3.6V,  $T_A = -40$ °C to +85°C.) (Note 1)

| PARAMETER                                       | SYMBOL            | CONDITIONS                                                                                                                       | MIN                        | TYP                   | MAX                        | UNITS |
|-------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------|----------------------------|-------|
| Input High Voltage:<br>P6.4–P6.5 and P7.0–P7.1  | V <sub>IH2</sub>  | SVS on, V <sub>LCD</sub> = 3.3V                                                                                                  | 0.8 x<br>V <sub>LCD</sub>  |                       | V <sub>LCD</sub>           | V     |
| Input High Voltage:<br>All Other Pins           | V <sub>IH3</sub>  |                                                                                                                                  | 0.8 x<br>V <sub>DDIO</sub> |                       | V <sub>DDIO</sub>          | V     |
| Input Low Voltage:<br>HFIN and 32KIN            | VIL1              |                                                                                                                                  | 0                          |                       | 0.2 x<br>V <sub>DDIO</sub> | V     |
| Input Low Voltage:<br>All Other Pins            | V <sub>IL2</sub>  |                                                                                                                                  | 0                          |                       | 0.2 x<br>V <sub>DDIO</sub> | V     |
| Output High Voltage:<br>P6.4–P6.5 and P7.0–P7.1 | VoH1              | SVS on; I <sub>OH(MAX)</sub> = 0.75mA; V <sub>LCD</sub> = 2.7V                                                                   | V <sub>LCD</sub> - 0.2     |                       |                            | V     |
| Output High Voltage:<br>All Other Pins          | V <sub>OH2</sub>  | I <sub>OH(MAX)</sub> = 0.75mA; V <sub>DDIO</sub> =1.8V                                                                           | V <sub>DDIO</sub> - 0.2    |                       |                            | V     |
| Output Low Voltage for All Other Pins           | V <sub>OL1</sub>  | I <sub>OL</sub> = 1.0mA; V <sub>DDIO</sub> = 1.8V                                                                                | GND                        |                       | 0.2                        | V     |
| Output Low Voltage for P6.4–P6.5 and P7.0–P7.1  | V <sub>OL2</sub>  | I <sub>OL</sub> = 1.4mA; V <sub>DDIO</sub> = 2.7V                                                                                | GND                        |                       | 0.2                        | V     |
| Input Leakage Current                           | Ι <u>L</u>        | Internal pullup disabled                                                                                                         | -100                       |                       | +100                       | nA    |
| Input Pullup Current                            | I <sub>IP</sub>   | Internal pullup enabled                                                                                                          | -20                        |                       | -5                         | μΑ    |
| LCD INTERFACE                                   |                   |                                                                                                                                  |                            |                       |                            |       |
| LCD Reference Voltage                           | V <sub>LCD</sub>  |                                                                                                                                  | 2.7                        | 3.3                   | 3.6                        | V     |
| LCD Bias Voltage 1                              | V <sub>LCD1</sub> | 1/3 bias                                                                                                                         | V <sub>ADJ</sub> +         | 2/3 (V <sub>LCD</sub> | - V <sub>ADJ</sub> )       | V     |
| LCD Bias Voltage 2                              | V <sub>LCD2</sub> | 1/3 bias                                                                                                                         | V <sub>ADJ</sub> +         | 1/3 (V <sub>LCD</sub> | - V <sub>ADJ</sub> )       | V     |
| LCD Adjustment Voltage                          | V <sub>ADJ</sub>  | Guaranteed by design                                                                                                             | 0                          |                       | 0.4 x                      | V     |
| LCD Bias Resistor                               | R <sub>LCD</sub>  |                                                                                                                                  |                            | 100                   |                            | kΩ    |
| LCD Adjustment Resistor                         | Rladj             | LRA4:LRA0 = 0                                                                                                                    |                            | 200                   |                            | kΩ    |
|                                                 |                   | When segment is driven at V <sub>LCD</sub> level;<br>V <sub>LCD</sub> = 3V; I <sub>SEGxx</sub> = -3µA;<br>guaranteed by design   | V <sub>LCD</sub> - 0.02    |                       | V <sub>LCD</sub>           |       |
| LOD Comment Vallege                             | W                 | When segment is driven at V <sub>LCD1</sub> level;<br>V <sub>LCD1</sub> = 2V; I <sub>SEGxx</sub> = -3µA;<br>guaranteed by design | V <sub>LCD1</sub> - 0.02   |                       | V <sub>LCD1</sub>          |       |
| LCD Segment Voltage                             | VSEGxx            | When segment is driven at $V_{LCD2}$ level; $V_{LCD2} = 1V$ ; $I_{SEGxx} = -3\mu A$ ; guaranteed by design                       | V <sub>LCD2</sub> - 0.02   |                       | V <sub>LCD2</sub>          | V     |
|                                                 |                   | When segment is driven at V <sub>ADJ</sub> level;<br>V <sub>ADJ</sub> = 0V; I <sub>SEGxx</sub> = 3µA;<br>guaranteed by design    | V <sub>ADJ</sub>           |                       | 0.1                        |       |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = V_{DD(MIN)})$  to  $V_{DD(MAX)}$ ,  $V_{DDIO} = 2.7V$  to 3.6V,  $T_{A} = -40$ °C to +85°C.) (Note 1)

| PARAMETER                                                  | SYMBOL                              | CONDITIONS                                   | MIN                          | TYP                  | MAX                 | UNITS   |
|------------------------------------------------------------|-------------------------------------|----------------------------------------------|------------------------------|----------------------|---------------------|---------|
| EXTERNAL CLOCK SOUR                                        | CE                                  |                                              |                              |                      |                     | •       |
|                                                            |                                     | External oscillator, V <sub>DD</sub> ≥ 2.25V | 0                            |                      | 20                  |         |
|                                                            |                                     | External oscillator, V <sub>DD</sub> < 2.25V | 0                            |                      | 14                  |         |
|                                                            | •                                   | External crystal, V <sub>DD</sub> ≥ 2.25V    | 3                            |                      | 20                  | Ī ,,,,  |
| External-Clock Frequency                                   | fHFIN                               | External crystal, V <sub>DD</sub> < 2.25V    | 3                            |                      | 14                  | MHz     |
|                                                            |                                     | Flash programming, V <sub>DD</sub> ≥ 2.25V   | 2                            |                      | 20                  |         |
|                                                            |                                     | Flash programming, V <sub>DD</sub> < 2.25V   | 2                            |                      | 14                  |         |
| External-Clock Period                                      | tclcl                               | 48% minimum duty cycle                       | 50                           |                      |                     | ns      |
| Ourter Oleral Francisco                                    | £ .                                 | $2.25V \le V_{DD} \le 2.75V$                 | 0                            |                      | 20                  | N 41 1- |
| System-Clock Frequency                                     | fck                                 | 1.8V ≤ V <sub>DD</sub> ≤ 2.75V               | 0                            |                      | 14                  | MHz     |
| System-Clock Period                                        | tck                                 |                                              | 50                           |                      |                     | ns      |
| REAL-TIME CLOCK                                            |                                     |                                              | •                            |                      |                     |         |
| RTC Input Frequency                                        | f <sub>32KIN</sub>                  | 32kHz watch crystal                          |                              | 32.768               |                     | kHz     |
| JTAG/FLASH PROGRAMN                                        | /ING                                | ·                                            |                              |                      |                     |         |
| Floob Fronc Times                                          |                                     | Mass erase                                   | 200                          |                      |                     | 100.0   |
| Flash Erase Time                                           |                                     | Page erase                                   | 20                           |                      |                     | ms      |
| Flash Programming Time                                     |                                     |                                              | 2.5                          |                      | 5.0                 | ms      |
| Write/Erase Cycles                                         |                                     | T <sub>A</sub> = +25°C                       | 10,000                       |                      |                     | cycles  |
| Data Retention                                             |                                     | T <sub>A</sub> = +25°C                       | 100                          |                      |                     | years   |
| SPI TIMING                                                 |                                     | •                                            |                              |                      |                     | •       |
| SPI Master Operating<br>Frequency                          | 1/t <sub>MCK</sub>                  |                                              |                              |                      | f <sub>CK</sub> / 2 | MHz     |
| SPI Slave Operating<br>Frequency                           | 1/t <sub>SCK</sub>                  |                                              |                              |                      | f <sub>CK</sub> / 8 | MHz     |
| SCLK Output Pulse-Width<br>High/Low                        | t <sub>MCH</sub> , t <sub>MCL</sub> |                                              | t <sub>MCK</sub> / 2<br>- 25 |                      |                     | ns      |
| SCLK Input Pulse-Width<br>High/Low                         | tsch, tscl                          |                                              |                              | t <sub>SCK</sub> / 2 |                     | ns      |
| MOSI Output Hold Time after SCLK Sample Edge               | tмон                                | C <sub>L</sub> = 50pF                        | t <sub>MCK</sub> / 2<br>- 25 |                      |                     | ns      |
| MOSI Output Valid to<br>Sample Edge                        | tmov                                |                                              | t <sub>MCK</sub> / 2<br>- 25 |                      |                     | ns      |
| MISO Input Valid to SCLK<br>Sample Edge Rise/Fall<br>Setup | t <sub>MIS</sub>                    |                                              | 30                           |                      |                     | ns      |
| MISO Input to SCLK<br>Sample Edge Rise/Fall<br>Hold        | tMIH                                |                                              | 0                            |                      |                     | ns      |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = V_{DD(MIN)})$  to  $V_{DD(MAX)}$ ,  $V_{DDIO} = 2.7V$  to 3.6V,  $T_{A} = -40$ °C to +85°C.) (Note 1)

| PARAMETER                                                | SYMBOL           | CONDITIONS | MIN                          | TYP MAX               | UNITS |
|----------------------------------------------------------|------------------|------------|------------------------------|-----------------------|-------|
| SCLK Inactive to MOSI Inactive                           | t <sub>MLH</sub> |            | t <sub>MCK</sub> / 2<br>- 25 |                       | ns    |
| MOSI Input to SCLK<br>Sample Edge Rise/Fall<br>Setup     | tsis             |            | 30                           |                       | ns    |
| MOSI Input from SCLK<br>Sample Edge Transition<br>Hold   | tsih             |            | t <sub>CK</sub> + 25         |                       | ns    |
| MISO Output Valid after<br>SCLK Shift Edge<br>Transition | tsov             |            |                              | 3t <sub>CK</sub> + 25 | ns    |
| SSEL Inactive                                            | tssh             |            | tck + 25                     |                       | ns    |
| SCLK Inactive to SSEL Rising                             | tsD              |            | t <sub>CK</sub> + 25         |                       | ns    |
| MISO Output Disabled after CS Edge Rise                  | tslh             |            |                              | 2t <sub>CK</sub> + 50 | ns    |

**Note 1:** Specifications to -40°C are guaranteed by design and not production tested.

**Note 2:** Measured on the  $V_{DD}$  pin with  $V_{DD} = 2.75V$  and not in reset.

## **SPI Master Timing**



## **SPI Slave Timing**



## **Typical Operating Characteristics**



## **Pin Description**

|        | PIN |        |                   | FUNCTION                                                                                                                                                                                                                                                                                                                                                            |
|--------|-----|--------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TQFN   | QFN | LQFP   | NAME              | FUNCTION                                                                                                                                                                                                                                                                                                                                                            |
| 40     | 49  | 70     | $V_{DD}$          | Digital Supply Voltage                                                                                                                                                                                                                                                                                                                                              |
| 22     | 27  | 36, 62 | V <sub>DDIO</sub> | I/O Supply Voltage                                                                                                                                                                                                                                                                                                                                                  |
| 23, 35 | 28, | 39, 63 | GND               | Ground                                                                                                                                                                                                                                                                                                                                                              |
| 45     | 54  | 83     | V <sub>LCD</sub>  | LCD Bias-Control Voltage. Highest LCD drive voltage used with static bias. Connected to an external source.                                                                                                                                                                                                                                                         |
| 46     | 55  | 84     | V <sub>LCD1</sub> | LCD Bias, Voltage 1. LCD drive voltage used with 1/2 and 1/3 LCD bias. An internal resistor-divider sets the voltage. External resistors and capacitors can be used to change the LCD voltage or drive capability at this pin.                                                                                                                                      |
| 47     | 56  | 85     | V <sub>LCD2</sub> | LCD Bias, Voltage 2. LCD drive voltage used with 1/3 LCD bias. An internal resistor-divider sets the voltage. External resistors and capacitors can be used to change LCD voltage or drive capability at this pin.                                                                                                                                                  |
| 48     | 57  | 86     | V <sub>ADJ</sub>  | LCD Adjustment Voltage. Connect to an external resistor to provide external control of the LCD contrast. Leave disconnected for internal contrast adjustment.                                                                                                                                                                                                       |
| 28     | 33  | 50     | RESET             | <b>Digital, Active-Low, Reset Input/Output.</b> The CPU is held in reset when this is low and begins executing from the reset vector when released. The pin includes pullup current source and should be driven by an open-drain, external source capable of sinking in excess of 2mA. This pin is driven low as an output when an internal reset condition occurs. |
| 42     | 51  | 76     | HFXIN             | <b>High-Frequency Crystal Input.</b> Connect an external crystal or resonator between HFXIN and HFXOUT as the high-frequency system clock. Alternatively, HFXIN is the input for an external, high-frequency clock source when HFXOUT is floating.                                                                                                                  |
| 41     | 50  | 71     | HFXOUT            | High-Frequency Crystal Output/Input. Connect an external crystal or resonator between HFXIN and HFXOUT as the high-frequency system clock. Alternatively, float HFXOUT when an external, high-frequency clock source is connected to the HFXIN pin.                                                                                                                 |

## Pin Description (continued)

| TQFN | QFN          | LQFP    | NAME                |                                             |                                               |                                              | FUN                                             | ICTION                                                                     |                                                                                                   |
|------|--------------|---------|---------------------|---------------------------------------------|-----------------------------------------------|----------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| 29   | 34           | 52      | 32KIN               | as the low-f                                |                                               | ystem clock                                  | k. Alternativ                                   | 2kHz watch crystal betwely, 32KIN is the input f                           | veen 32KIN and 32KOUT<br>or an external, 32kHz                                                    |
| 30   | 35           | 53      | 32KOUT              | 32KOUT as                                   |                                               | quency sys                                   | tem clock.                                      | Alternatively, float 32KC                                                  | stal between 32KIN and<br>OUT when an external,                                                   |
|      |              |         |                     | port pins fu<br>are defaulte<br>the general | nction as bo<br>ed as input v<br>-purpose I/0 | oth bidirecti<br>with weak p<br>O on the pir | onal I/O pir<br>oullup after a<br>n. Setting th | a reset. Enabling a pin's<br>e PCF1 bit enables the<br>action on all pins. | Oriver Output. These rive outputs. All port pins a LCD function disables LCD for all pins on this |
|      | 66.          |         |                     |                                             | 66                                            | 97                                           | P1.0                                            |                                                                            | EG8                                                                                               |
| 1–8  | 67,          | 97, 98, | P1.0–P1.7;<br>SEG8– | 2                                           | 67                                            | 1                                            | P1.0                                            |                                                                            | SEG9                                                                                              |
| 1-0  | 68;          | 3–8     | SEG15               | 3                                           | 68                                            | 98                                           | P1.1                                            |                                                                            | EG10                                                                                              |
|      | 1–5          |         |                     | 4                                           | 1                                             | 4                                            | P1.2                                            |                                                                            | EG 10<br>EG 11                                                                                    |
|      |              |         |                     | 5                                           | 2                                             | 5                                            | P1.4                                            |                                                                            | EG11<br>EG12                                                                                      |
|      |              |         |                     | 6                                           | 3                                             | 6                                            | P1.5                                            |                                                                            | EG 12<br>EG 13                                                                                    |
|      | <u> </u><br> |         |                     | 7                                           | 4                                             | 7                                            | P1.6                                            |                                                                            | EG14                                                                                              |
|      |              |         |                     | 8                                           | 5                                             | 8                                            | P1.7                                            |                                                                            | EG15                                                                                              |
|      |              |         |                     | port pins fu<br>are defaulte<br>the general | nction as bo<br>ed as input v<br>-purpose I/0 | oth bidirecti<br>with weak p<br>O on the pir | onal I/O pir<br>oullup after a<br>n. Setting th | a reset. Enabling a pin's<br>e PCF2 bit enables the<br>nction on all pins. | ive outputs. All port pins a LCD function disables LCD for all pins on this                       |
|      |              |         |                     | 56-PIN                                      | 68-PIN                                        | 100-PIN                                      | PORT                                            |                                                                            | E FUNCTIONS                                                                                       |
|      |              | 9, 10,  | P2.0-P2.7;          |                                             | 6                                             |                                              | DO O                                            | 56-PIN                                                                     | 68-PIN<br>SEG16                                                                                   |
| 9–12 | 6–13         | 11,     | SEG16-              | _                                           | 6<br>7                                        | 9                                            | P2.0<br>P2.1                                    | _                                                                          | SEG16<br>SEG17                                                                                    |
|      |              | 14–18   | SEG23               | _                                           | 8                                             | 11                                           | P2.1<br>P2.2                                    | _                                                                          | SEG17<br>SEG18                                                                                    |
|      |              |         |                     | _                                           | 9                                             | 14                                           | P2.2<br>P2.3                                    | _                                                                          | SEG 19                                                                                            |
|      |              |         |                     | 9                                           | 10                                            | 15                                           | P2.3<br>P2.4                                    | SEG16                                                                      | SEG20                                                                                             |
|      |              |         |                     | 10                                          | 11                                            | 16                                           | P2.5                                            | SEG17                                                                      | SEG20                                                                                             |
|      |              |         |                     | 11                                          | 12                                            | 17                                           | P2.5<br>P2.6                                    | SEG17<br>SEG18                                                             | SEG22                                                                                             |
|      |              |         |                     | 12                                          | 13                                            | 18                                           | P2.7                                            | SEG19                                                                      | SEG23                                                                                             |



# Pin Description (continued)

|       | PIN   |                   |                     |                                                                                                                        |                                                                                                                               |                                                                                                             |                                                                              |                                                                                            |                                                                                                                         |                                                                                                            |                                        |
|-------|-------|-------------------|---------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------|
| TQFN  | QFN   | LQFP              | NAME                |                                                                                                                        |                                                                                                                               |                                                                                                             |                                                                              | FUI                                                                                        | NCTION                                                                                                                  |                                                                                                            |                                        |
| 13–16 | 14–21 | 19–23,<br>27, 28, | P3.0-P3.7;<br>SEGx; | Edge-Se<br>segment<br>reset. Th<br>external<br>the PCF3<br>I/O funct<br>It is poss<br>interrupt<br>taken no<br>mode, a | electable is derive out the port pade interrupt is 3 bit enabliation on all places in the enable ment to enable sthis course. | Interrupt. puts. All p ds can be s enabled les the LC poins.  ix the LCI nust be es le the ext ld result if | This poort pins configu, the LCID for all D and instablisheernal intensions. | rt func<br>are de<br>red as<br>D func<br>pins o<br>terrup<br>ed pric<br>errupt<br>tially h | tions as both efaulted as inplication on the as in this port and t functions or to setting to while the LC armful conte | bidirectional puts with wea nterrupt for pi ssociated pin indictional disables the nthe same phe PCF0 bit. |                                        |
| 10 10 | 17 21 | 29                | INT4-INT7           |                                                                                                                        |                                                                                                                               |                                                                                                             |                                                                              |                                                                                            |                                                                                                                         |                                                                                                            | ATE FUNCTIONS                          |
|       |       |                   |                     | 56-PIN                                                                                                                 | l 68-                                                                                                                         | PIN 1                                                                                                       | 00-PIN                                                                       |                                                                                            | PORT                                                                                                                    | 56-PIN                                                                                                     | 68-PIN                                 |
|       |       |                   |                     | _                                                                                                                      | 1                                                                                                                             | 4                                                                                                           | 19                                                                           |                                                                                            | P3.0                                                                                                                    | _                                                                                                          | SEG24                                  |
|       |       |                   |                     |                                                                                                                        | 1                                                                                                                             | 5                                                                                                           | 20                                                                           |                                                                                            | P3.1                                                                                                                    | _                                                                                                          | SEG25                                  |
|       |       |                   |                     | _                                                                                                                      | 1                                                                                                                             | 6                                                                                                           | 21                                                                           |                                                                                            | P3.2                                                                                                                    | _                                                                                                          | SEG26                                  |
|       |       |                   |                     |                                                                                                                        | 1                                                                                                                             | 7                                                                                                           | 22                                                                           |                                                                                            | P3.3                                                                                                                    | _                                                                                                          | SEG27                                  |
|       |       |                   |                     | 13                                                                                                                     | 1                                                                                                                             | 8                                                                                                           | 23                                                                           |                                                                                            | P3.4                                                                                                                    | SEG20/IN                                                                                                   | T4 SEG28/INT4                          |
|       |       |                   |                     | 14                                                                                                                     | 1                                                                                                                             | 9                                                                                                           | 27                                                                           |                                                                                            | P3.5                                                                                                                    | SEG21/IN                                                                                                   | T5 SEG29/INT5                          |
|       |       |                   |                     | 15                                                                                                                     | 2                                                                                                                             | 0                                                                                                           | 28                                                                           |                                                                                            | P3.6                                                                                                                    | SEG22/IN                                                                                                   | T6 SEG30/INT6                          |
|       |       |                   |                     | 16                                                                                                                     | 2                                                                                                                             | 1                                                                                                           | 29                                                                           |                                                                                            | P3.7                                                                                                                    | SEG23/IN                                                                                                   | T7 SEG31/INT7                          |
|       |       |                   |                     | function                                                                                                               | -                                                                                                                             | segment o                                                                                                   | or its alte                                                                  |                                                                                            |                                                                                                                         | -                                                                                                          | election of a pin<br>controlled by the |
|       |       |                   | 050                 | 56-PIN                                                                                                                 | 68-PIN                                                                                                                        | 100-PIN                                                                                                     | ,                                                                            |                                                                                            | FUNCTION                                                                                                                |                                                                                                            | ALTERNATE                              |
| 17–21 | 22–26 | 30–34             | SEGx;<br>COM3–      | 30-F IIV                                                                                                               | 00-1-114                                                                                                                      | 100-11                                                                                                      | 56-                                                                          | PIN                                                                                        | 68-PIN                                                                                                                  | 100-PIN                                                                                                    | FUNCTIONS                              |
| '     | 22 20 | 30 04             | COM0                | 17                                                                                                                     | 22                                                                                                                            | 30                                                                                                          |                                                                              | G24                                                                                        | SEG32                                                                                                                   | SEG32                                                                                                      | _                                      |
|       |       |                   |                     | 18                                                                                                                     | 23                                                                                                                            | 31                                                                                                          |                                                                              | G25                                                                                        | SEG33                                                                                                                   | COM3                                                                                                       | COM3                                   |
|       |       |                   |                     | 19                                                                                                                     | 24                                                                                                                            | 32                                                                                                          |                                                                              | G26                                                                                        | SEG34                                                                                                                   | COM2                                                                                                       | COM2                                   |
|       |       |                   |                     | 20                                                                                                                     | 25                                                                                                                            | 33                                                                                                          | SE                                                                           | G27                                                                                        | SEG35                                                                                                                   | COM1                                                                                                       | COM1                                   |
|       |       |                   |                     | 21                                                                                                                     | 26                                                                                                                            | 34                                                                                                          |                                                                              | _                                                                                          | COM0                                                                                                                    | COM0                                                                                                       | _                                      |
|       |       |                   | P4.0-P4.3:          |                                                                                                                        | ble Interr                                                                                                                    |                                                                                                             |                                                                              |                                                                                            |                                                                                                                         |                                                                                                            | External Edge-<br>s must be enabled    |
| 04.07 | 00.00 | 40.40             | TCK/TDI/            | 56-PIN                                                                                                                 | 68-PIN                                                                                                                        | 100-PIN                                                                                                     | ı                                                                            | РО                                                                                         | RT                                                                                                                      | ALTERNA                                                                                                    | TE FUNCTIONS                           |
| 24–27 | 29–32 | 40–43             | TMS/TDO; INT8,      | 24                                                                                                                     | 29                                                                                                                            | 40                                                                                                          |                                                                              | P4                                                                                         | .0                                                                                                                      | TCK                                                                                                        | INT8                                   |
|       |       |                   | INT9                | 25                                                                                                                     | 30                                                                                                                            | 41                                                                                                          |                                                                              | P4                                                                                         | .1                                                                                                                      | TDI                                                                                                        | INT9                                   |
|       |       |                   |                     | 26                                                                                                                     | 31                                                                                                                            | 42                                                                                                          |                                                                              | P4                                                                                         | .2                                                                                                                      | TMS                                                                                                        | _                                      |
|       |       |                   |                     | 27                                                                                                                     | 32                                                                                                                            | 43                                                                                                          |                                                                              | P4                                                                                         | .3                                                                                                                      | TDO                                                                                                        | _                                      |

## \_\_\_\_\_Pin Description (continued)

|      | PIN |      |                     |                                                                                                                                                                                                                                  |
|------|-----|------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TQFN | QFN | LQFP | NAME                | FUNCTION                                                                                                                                                                                                                         |
| _    | 36  | 54   | P5.2/RX1/<br>INT10  | General-Purpose, Digital, I/O, Type-D Port; Serial Port 1 Receive; External Edge-Selectable Interrupt 10                                                                                                                         |
|      | 37  | 56   | P5.3/TX1/<br>INT11  | General-Purpose, Digital, I/O, Type-D Port; Serial Port 1 Transmit; External Edge-Selectable Interrupt 11                                                                                                                        |
| 31   | 38  | 57   | P5.4/SS             | General-Purpose, Digital, I/O, Type-C Port; Active-Low, SPI, Slave-Select Input. Becomes the slave-select input in SPI mode.                                                                                                     |
| 32   | 39  | 58   | P5.5; MOSI          | General-Purpose, Digital, I/O, Type-C Port; SPI, Master-Out Slave-In Output.  Data is clocked out of the microcontroller on SCLK's falling edge and into the slave device on SCLK's rising edge. Becomes MOSI input in SPI mode. |
| 33   | 40  | 59   | P5.6; SCLK          | General-Purpose, Digital, I/O, Type-C Port; SPI, Clock Output. Becomes SCLK input in slave mode but limited to SYSCLK / 8.                                                                                                       |
| 34   | 41  | 60   | P5.7/MISO           | General-Purpose, Digital, I/O, Type-C Port; SPI, Master-In Slave-Out Input. Data is clocked out of the slave on SCLK's falling edge and into the microcontroller on SCLK's rising edge. Becomes MISO output in slave mode.       |
| 36   | 43  | 64   | P6.0/T1B/<br>INT12  | General-Purpose, Digital, I/O, Type-D Port; Timer 1 Alternative Output (PWM); External Edge-Selectable Interrupt 12                                                                                                              |
| 37   | 44  | 65   | P6.1/T1/<br>INT13   | General-Purpose, Digital, I/O Type-D Port; Timer 1 Output (PWM); External Edge-<br>Selectable Interrupt 13                                                                                                                       |
| _    | 45  | 66   | P6.2/T2B/<br>OW_OUT | General-Purpose, Digital, I/O, Type-D Port; Timer 2 Alternative Output (PWM); 1-Wire Data Output                                                                                                                                 |
| _    | 46  | 67   | P6.3/T2/<br>OW_IN   | General-Purpose, Digital, I/O, Type-D Port; Timer 2 Output (PWM); 1-Wire Data Input                                                                                                                                              |
| 38   | 47  | 68   | P6.4/T0B/WKOU<br>T0 | General-Purpose, Digital, I/O, Type-C Port; Timer 0 Alternative Output (PWM); Wakeup Output 0                                                                                                                                    |
| 39   | 48  | 69   | P6.5/T0/<br>WKOUT1  | General-Purpose, Digital, I/O, Type-C Port; Timer 0 Output (PWM); Wakeup Output 1                                                                                                                                                |
| 43   | 52  | 81   | P7.0/TX0/<br>INT14  | General-Purpose, Digital, I/O, Type-D Port; Serial Port 0 Transmit; External, Edge-Selectable Interrupt 14                                                                                                                       |
| 44   | 53  | 82   | P7.1/RX0/<br>INT15  | General-Purpose, Digital, I/O, Type-D Port; Serial Port 0 Receive; External Edge-Selectable Interrupt 15                                                                                                                         |



# Pin Description (continued)

|       | PIN   |                                                                                                                         |                              |                                                                                          |                                                                                  |                                                                                     | FUNCTION                                                                                                                             |                                                                                                          |                                                                                 |
|-------|-------|-------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| TQFN  | QFN   | LQFP                                                                                                                    | NAME                         |                                                                                          |                                                                                  |                                                                                     | FUNCTION                                                                                                                             |                                                                                                          |                                                                                 |
|       |       |                                                                                                                         |                              | Edge-Select<br>segment-dr<br>reset. The p<br>external into<br>the PCF0 b<br>I/O function | ctable Interructive outputs. A port pads care errupt is enables the on all pins. | upt. This port<br>All port pins a<br>be configure<br>bled, the LCD<br>LCD for all p | D Port; LCD Segi<br>functions as both I<br>re defaulted as inp<br>ed as an external ir<br>function on the as<br>ins on this port and | bidirectional I/O pout with weak pull<br>nterrupt for pins 7<br>sociated pin is did<br>d disables the ge | oins and LCD<br>up after a<br>to 4. If the<br>sabled. Setting<br>eneral-purpose |
| 49–56 | 58-65 | 89–96                                                                                                                   | P0.0-P0.7;<br>SEG0-<br>SEG7; | interrupt er<br>taken not to<br>mode, as th                                              | nable must be<br>enable the<br>nis could res                                     | e established<br>external inter<br>ult in potentia                                  | errupt functions on<br>I prior to setting the<br>rrupt while the LCI<br>ally harmful conter<br>urce connected to                     | ne PCF0 bit. Care<br>D is in normal op<br>ntion between the                                              | e must be<br>erational<br>e LCD                                                 |
|       |       |                                                                                                                         | INT0-INT3                    | 56-PIN                                                                                   | 68-PIN                                                                           | 100-PIN                                                                             | PORT                                                                                                                                 | ALTERNATE                                                                                                | FUNCTIONS                                                                       |
|       |       |                                                                                                                         |                              | 49                                                                                       | 58                                                                               | 89                                                                                  | P0.0                                                                                                                                 | SEG0                                                                                                     | _                                                                               |
|       |       |                                                                                                                         |                              | 50                                                                                       | 59                                                                               | 90                                                                                  | P0.1                                                                                                                                 | SEG1                                                                                                     | _                                                                               |
|       |       |                                                                                                                         |                              | 51                                                                                       | 60                                                                               | 91                                                                                  | P0.2                                                                                                                                 | SEG2                                                                                                     | _                                                                               |
|       |       |                                                                                                                         |                              | 52                                                                                       | 61                                                                               | 92                                                                                  | P0.3                                                                                                                                 | SEG3                                                                                                     | _                                                                               |
|       |       |                                                                                                                         | 52<br>53<br>54<br>55<br>56   | 53                                                                                       | 62                                                                               | 93                                                                                  | P0.4                                                                                                                                 | SEG4                                                                                                     | INT0                                                                            |
|       |       |                                                                                                                         |                              | 54                                                                                       | 63                                                                               | 94                                                                                  | P0.5                                                                                                                                 | SEG5                                                                                                     | INT1                                                                            |
|       | i     |                                                                                                                         |                              | 55                                                                                       | 64                                                                               | 95                                                                                  | P0.6                                                                                                                                 | SEG6                                                                                                     | INT2                                                                            |
|       |       |                                                                                                                         |                              | 56                                                                                       | 65                                                                               | 96                                                                                  | P0.7                                                                                                                                 | SEG7                                                                                                     | INT3                                                                            |
| _     | _     | 1, 2, 12,<br>13, 24,<br>25, 26,<br>35, 37,<br>38,<br>44–49,<br>57, 55,<br>61,<br>72–75,<br>77–80,<br>87, 88,<br>99, 100 | N.C.                         | No Connec                                                                                | r <b>tion.</b> These β                                                           | oins should no                                                                      | t be connected.                                                                                                                      |                                                                                                          |                                                                                 |
|       |       | _                                                                                                                       | EP                           | Exposed Pa                                                                               |                                                                                  | ed paddle is o                                                                      | on the under side o                                                                                                                  | f the package. It s                                                                                      | should be left                                                                  |

## **Block Diagram**



#### **Detailed Description**

The following is an introduction to the primary features of the microcontroller. More detailed descriptions of the device features can be found in the data sheets, errata sheets, and user's guides described later in the *Additional Documentation* section.

#### **MAXQ Core Architecture**

The MAXQ2000 is a low-cost, high-performance, CMOS, fully static, 16-bit RISC microcontroller with flash memory and an integrated 100- or 132-segment LCD controller. It is structured on a highly advanced, accumulator-based, 16-bit RISC architecture. Fetch and execution operations are completed in one cycle without pipelining, because the instruction contains both the op code and data. The result is a streamlined 20 million instructions-per-second (MIPS) microcontroller.

The highly efficient core is supported by a 16-level hardware stack, enabling fast subroutine calling and task switching. Data can be quickly and efficiently manipulated with three internal data pointers. Multiple data pointers allow more than one function to access data memory without having to save and restore data pointers each time. The data pointers can automatically increment or decrement following an operation, eliminating the need for software intervention. As a result, application speed is greatly increased.

#### Instruction Set

The instruction set is composed of fixed-length, 16-bit instructions that operate on registers and memory locations. The instruction set is highly orthogonal, allowing arithmetic and logical operations to use any register along with the accumulator. Special-function registers control the peripherals and are subdivided into register modules. The family architecture is modular, so that new devices and modules can reuse code developed for existing products.

The architecture is transport-triggered. This means that writes or reads from certain register locations can also cause side effects to occur. These side effects form the basis for the higher-level op codes defined by the assembler, such as ADDC, OR, JUMP, etc. The op codes are actually implemented as MOVE instructions between certain register locations, while the assembler handles the encoding, which need not be a concern to the programmer.

The 16-bit instruction word is designed for efficient execution. Bit 15 indicates the format for the source field of the instruction. Bits 0 to 7 of the instruction represent the source for the transfer. Depending on the value of the

format field, this can either be an immediate value or a source register. If this field represents a register, the lower four bits contain the module specifier and the upper four bits contain the register index in that module.

Bits 8 to 14 represent the destination for the transfer. This value always represents a destination register, with the lower four bits containing the module specifier and the upper three bits containing the register subindex within that module. Any time that it is necessary to directly select one of the upper 24 registers as a destination, the prefix register, PFX, is needed to supply the extra destination bits. This prefix register write is inserted automatically by the assembler and requires only one additional execution cycle.

#### **Memory Organization**

The device incorporates several memory areas:

- 4kB utility ROM,
- 32kWords of flash memory for program storage,
- 1kWord of SRAM for storage of temporary variables, and
- 16-level stack memory for storage of program return addresses and general-purpose use.

The memory is arranged by default in a Harvard architecture, with separate address spaces for program and data memory. A special mode allows data memory to be mapped into program space, permitting code execution from data memory. In addition, another mode allows program memory to be mapped into data space, permitting code constants to be accessed as data memory.

The incorporation of flash memory allows the devices to be reprogrammed, eliminating the expense of throwing away one-time programmable devices during development and field upgrades. Flash memory can be password protected with a 16-word key, denying access to program memory by unauthorized individuals.

A pseudo-Von Neumann memory map can also be enabled. This places the utility ROM, code, and data memory into a single contiguous memory map. This is useful for applications that require dynamic program modification or unique memory configurations.

#### Stack Memory

A 16-bit-wide internal stack provides storage for program return addresses and general-purpose use. The stack is used automatically by the processor when the CALL, RET, and RETI instructions are executed and interrupts serviced. The stack can also be used explicitly to store and retrieve data by using the PUSH, POP, and POPI instructions.





Figure 1. Memory Map

On reset, the stack pointer, SP, initializes to the top of the stack (0Fh). The CALL, PUSH, and interrupt-vectoring operations increment SP, then store a value at the location pointed to by SP. The RET, RETI, POP, and POPI operations retrieve the value @SP and then decrement SP.

#### **Utility ROM**

The utility ROM is a 4kB block of internal ROM memory that defaults to a starting address of 8000h. The utility ROM consists of subroutines that can be called from application software. These include:

- In-system programming (bootstrap loader) over JTAG or UART interfaces
- In-circuit debug routines
- Test routines (internal memory tests, memory loader, etc.)
- User-callable routines for in-application flash programming and fast table lookup

Following any reset, execution begins in the utility ROM. The ROM software determines whether the program execution should immediately jump to location 0000h, the start of user-application code, or to one of the special routines mentioned. Routines within the utility ROM are user-accessible and can be called as subroutines by the application software. More information on the utility ROM contents is contained in the MAXQ Family User's Guide: MAXQ2000 Supplement.

Some applications require protection against unauthorized viewing of program code memory. For these applications, access to in-system programming, inapplication programming, or in-circuit debugging functions is prohibited until a password has been supplied. The password is defined as the 16 words of physical program memory at addresses x0010h to x001Fh.

A single password lock (PWL) bit is implemented in the SC register. When the PWL is set to one (power-on reset default), the password is required to access the utility ROM, including in-circuit debug and in-system programming routines that allow reading or writing of internal memory. When PWL is cleared to zero, these utilities are fully accessible without password. The password is automatically set to all ones following a mass erase.

#### **Programming**

The flash memory of the microcontroller can be programmed by two different methods: in-system programming and in-application programming. Both

methods afford great flexibility in system design as well as reduce the life-cycle cost of the embedded system. These features can be password protected to prevent unauthorized access to code memory.

#### In-System Programming

An internal bootstrap loader allows the device to be reloaded over a simple JTAG interface. As a result, software can be upgraded in-system, eliminating the need for a costly hardware retrofit when updates are required. Remote software uploads are possible that enable physically inaccessible applications to be frequently updated. The interface hardware can be a JTAG connection to another microcontroller, or a connection to a PC serial port using a serial-to-JTAG converter such as the MAXQJTAG-001, available from Maxim Integrated Products. If in-system programmability is not required, a commercial gang programmer can be used for mass programming.

Activating the JTAG interface and loading the test access port (TAP) with the system programming instruction invokes the bootstrap loader. Setting the SPE bit to 1 during reset through the JTAG interface executes the bootstrap-loader-mode program that resides in the utility ROM. When programming is complete, the bootstrap loader can clear the SPE bit and reset the device, allowing the device to bypass the utility ROM and begin execution of the application software.

The following bootstrap loader functions are supported:

- Load
- Dump
- CRC
- Verify
- Erase

Optionally, the bootstrap loader can be invoked by the application code. In this mode, the application software would configure the SPE and PSS bits for UART communication, then jump to the start of the utility ROM. In this way, the bootstrap loader can be accessed through another UART-enabled peripheral, or a PC serial port through an RS-232 transceiver such as the MAX232. Because the bootstrap loader defaults to the JTAG configuration on reset, the UART versus JTAG selection must be made from the application code. As a result, bootstrap loader access through the UART is not possible in an unprogrammed device.

#### In-Application Programming

The in-application programming feature allows the microcontroller to modify its own flash program memory while simultaneously executing its application software. This allows on-the-fly software updates in mission-critical applications that cannot afford downtime. Alternatively, it allows the application to develop custom loader software that can operate under the control of the application software. The utility ROM contains user-accessible flash programming functions that erase and program flash memory. These functions are described in detail in the user's guide supplement for this device.

#### Register Set

Most functions of the device are controlled by sets of registers. These registers provide a working space for memory operations as well as configuring and addressing peripheral registers on the device. Registers are divided into two major types: system registers and peripheral registers. The common register set, also known as the system registers, includes the ALU, accumulator registers, data pointers, interrupt vectors and control, and stack pointer. The peripheral registers define additional functionality that may be included by different products based on the MAXQ architecture. This functionality is broken up into discrete modules so that only the features required for a given product need to be included. Tables 1 and 4 show the MAXQ2000 register set.

**Table 1. System Register Map** 

| REGISTER |         |        | MODULE   | NAME (BASE S | PECIFIER) |          |         |
|----------|---------|--------|----------|--------------|-----------|----------|---------|
| INDEX    | AP (8h) | A (9h) | PFX (Bh) | IP (Ch)      | SP (Dh)   | DPC (Eh) | DP (Fh) |
| 0xh      | AP      | A[0]   | PFX      | IP           | _         | _        | _       |
| 1xh      | APC     | A[1]   | _        | _            | SP        | _        | _       |
| 2xh      | _       | A[2]   | _        | _            | IV        | _        | _       |
| 3xh      | _       | A[3]   | _        | _            | _         | Offs     | DP0     |
| 4xh      | PSF     | A[4]   | _        | _            | _         | DPC      | _       |
| 5xh      | IC      | A[5]   | _        | _            | _         | GR       | _       |
| 6xh      | IMR     | A[6]   | _        | _            | LC0       | GRL      | _       |
| 7xh      | _       | A[7]   | _        | _            | LC1       | ВР       | DP1     |
| 8xh      | SC      | A[8]   | _        | _            | _         | GRS      | _       |
| 9xh      | _       | A[9]   | _        | _            | _         | GRH      | _       |
| Axh      | _       | A[10]  | _        | _            | _         | GRXL     | _       |
| Bxh      | IIR     | A[11]  | _        | _            | _         | FP       | _       |
| Cxh      | _       | A[12]  | _        |              | _         | _        | _       |
| Dxh      | _       | A[13]  | _        | _            | _         | _        | _       |
| Exh      | CKCN    | A[14]  | _        |              | _         | _        | _       |
| Fxh      | WDCN    | A[15]  | _        | _            | _         | _        | _       |

**Note:** Names that appear in italics indicate that all bits of a register are read-only. Names that appear in bold indicate that a register is 16 bits wide. Registers in module AP are bit addressable.



# MAXQ2000

| Table 2. System Register Bit Functions | Syste | m Re  | gister | Bit Fu | nction | SL    |      |          |                 |       |       |         |               |       |             |       |
|----------------------------------------|-------|-------|--------|--------|--------|-------|------|----------|-----------------|-------|-------|---------|---------------|-------|-------------|-------|
| DECICTED                               |       |       |        |        |        |       |      | REGIS.   | REGISTER BIT    |       |       |         |               |       |             |       |
| negisien                               | 15    | 14    | 13     | 12     | 11     | 10    | 6    | 8        | 2               | 9     | 5     | 4       | 3             | 2     | 1           | 0     |
| AP                                     |       |       |        |        |        |       |      |          |                 | 1     |       |         |               | 4) AP | AP (4 bits) |       |
| APC                                    |       |       |        |        |        |       |      |          | SLL             | SOI   | -     | ļ       | 1             | MOD2  | MOD1        | MODO  |
| PSF                                    |       |       |        |        |        | _     |      |          | Z               | S     | -     | GPF1    | GPF0          | ۸٥    | O           | Ш     |
| CI                                     |       |       |        |        |        |       |      |          | I               |       | CGDS  |         |               |       | SNI         | IGE   |
| IMR                                    |       |       |        |        |        |       |      |          | SMI             |       | _     | IM4     | IM3           | IM2   | IM1         | IMO   |
| SC                                     |       |       |        |        |        |       |      |          | TAP             |       | _     | CDA0    |               | GOA   | JWA         |       |
| IIB                                    |       |       |        |        |        | _     |      |          | SII             |       |       | 114     | II3           | 112   | 111         | OII   |
| CKCN                                   |       |       |        |        |        |       |      |          | 1               | RGSL  | RGMD  | STOP    | SWB           | PMME  | CD1         | CD0   |
| WDCN                                   |       |       |        |        |        |       |      |          | POR             | EWDI  | WD1   | WDO     | WDIF          | WTRF  | EWT         | RWT   |
| A[n]<br>(015)                          |       |       |        |        |        |       |      | ) [u]W   | A[n] (16 bits)  |       |       |         |               |       |             |       |
| PFX                                    |       |       |        |        |        |       |      | bex (    | PFX (16 bits)   |       |       |         |               |       |             |       |
| Ы                                      |       |       |        |        |        |       |      | IP (1)   | IP (16 bits)    |       |       |         |               |       |             |       |
| SP                                     | 1     |       |        | 1      |        |       |      |          |                 |       |       |         |               | SP (4 | SP (4 bits) |       |
| <b>\</b>                               |       |       |        |        |        |       |      | IV (1    | IV (16 bits)    |       |       |         |               |       |             |       |
| [0]                                    |       |       |        |        |        |       |      | [0]O]    | _C[0] (16 bits) |       |       |         |               |       |             |       |
| LC[1]                                  |       |       |        |        |        |       |      | [LC[1] ( | LC[1] (16 bits) |       |       |         |               |       |             |       |
| Offs                                   |       |       |        |        |        |       |      |          |                 |       |       | Offs (8 | Offs (8 bits) |       |             |       |
| DPC                                    |       |       |        |        | _      | -     |      |          |                 |       |       | WBS2    | WBS1          | WBS0  | SDPS1       | SDPS0 |
| GR                                     | GR.15 | GR.14 | GR.13  | GR.12  | GR.11  | GR.10 | GR.9 | GR.8     | GR.7            | GR.6  | GR.5  | GR.4    | GR.3          | GR.2  | GR.1        | GR.0  |
| GRL                                    |       |       |        |        |        |       |      |          | GR.7            | GR.6  | GR.5  | GR.4    | GR.3          | GR.2  | GR.1        | GR.0  |
| BP                                     |       |       |        |        |        |       |      | BP (1    | BP (16 bits)    |       |       |         |               |       |             |       |
| GRS                                    | GR.7  | GR.6  | GR.5   | GR.4   | GR.3   | GR.2  | GR.1 | GR.0     | GR.15           | GR.14 | GR.13 | GR.12   | GR.11         | GR.10 | GR.9        | GR.8  |
| GRH                                    |       |       |        |        |        |       |      |          | GR.15           | GR.14 | GR.13 | GR.12   | GR.11         | GR.10 | GR.9        | GR.8  |
| GRXL                                   | GR.7  | GR.7  | GR.7   | GR.7   | GR.7   | GR.7  | GR.7 | GR.7     | GR.7            | GR.6  | GR.5  | GR.4    | GR.3          | GR.2  | GR.1        | GR.0  |
| FP                                     |       |       |        |        |        |       |      | FP (1    | FP (16 bits)    |       |       |         |               |       |             |       |
| DP[0]                                  |       |       |        |        |        |       |      | DP[0] (  | DP[0] (16 bits) |       |       |         |               |       |             |       |
| DP[1]                                  |       |       |        |        |        |       |      | DP[1] (  | DP[1] (16 bits) |       |       |         |               |       |             |       |

**Table 3. System Register Bit Reset Values** 

| DECICTED      |    |    |    |    |    |    |   | REGIST | TER BIT | Γ |   |   |   |   |   |   |
|---------------|----|----|----|----|----|----|---|--------|---------|---|---|---|---|---|---|---|
| REGISTER      | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8      | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| AP            |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| APC           |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| PSF           |    |    |    |    |    |    |   |        | 1       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| IC            |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| IMR           |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| SC            |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | S | 0 |
| IIR           |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| CKCN          |    |    |    |    |    |    |   |        | 0       | S | S | 0 | 0 | 0 | 0 | 0 |
| WDCN          |    |    |    |    |    |    |   |        | S       | S | 0 | 0 | 0 | 0 | 0 | 0 |
| A[n]<br>(015) | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| PFX           | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| IP            | 1  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| SP            | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| IV            | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| LC[0]         | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| LC[1]         | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Offs          |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| DPC           | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 1 | 1 | 1 | 0 | 0 |
| GR            | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| GRL           |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| BP            | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| GRS           | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| GRH           |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| GRXL          | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| FP            | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| DP0           | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| DP1           | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

**Table 4. Peripheral Register Map** 

| REGISTER |          |          | MODULE NAME (I | BASE SPECIFIER) |          |          |
|----------|----------|----------|----------------|-----------------|----------|----------|
| INDEX    | M0 (x0h) | M1 (x1h) | M2 (x2h)       | M3 (x3h)        | M4 (x4h) | M5 (x5h) |
| 0xh      | PO0      | PO4      | MCNT           | T2CNA0          | T2CNA1   |          |
| 1xh      | PO1      | PO5      | MA             | T2H0            | T2H1     | ı        |
| 2xh      | PO2      | PO6      | MB             | T2RH0           | T2RH1    | l        |
| 3xh      | PO3      | PO7      | MC2            | T2CH0           | T2CH1    | _        |
| 4xh      | _        | _        | MC1            | _               | T2CNA2   | ı        |
| 5xh      | _        | _        | MC0            | SPIB            | T2H2     |          |
| 6xh      | EIF0     | EIF1     | SCON0          | SCON1           | T2RH2    | _        |
| 7xh      | EIE0     | EIE1     | SBUF0          | SBUF1           | T2CH2    | _        |
| 8xh      | PI0      | PI4      | SMD0           | SMD1            | T2CNB1   | _        |
| 9xh      | PI1      | PI5      | PR0            | PR1             | T2V1     | _        |
| Axh      | PI2      | PI6      | _              | _               | T2R1     | _        |
| Bxh      | PI3      | PI7      | MC1R           | _               | T2C1     | _        |
| Cxh      | EIES0    | EIES1    | MCOR           | T2CNB0          | T2CNB2   | _        |
| Dxh      | _        | _        | LCRA           | T2V0            | T2V2     | _        |
| Exh      | _        | _        | LCFG           | T2R0            | T2R2     | _        |
| Fxh      | _        | _        | LCD16          | T2C0            | T2C2     | _        |
| 10xh     | PD0      | PD4      | LCD0           | T2CFG0          | T2CFG1   | _        |
| 11xh     | PD1      | PD5      | LCD1           | _               | T2CFG2   | _        |
| 12xh     | PD2      | PD6      | LCD2           | _               | _        | _        |
| 13xh     | PD3      | PD7      | LCD3           | OWA             | _        | _        |
| 14xh     | _        | _        | LCD4           | OWD             | _        | _        |
| 15xh     | _        | _        | LCD5           | SPICN           | _        | _        |
| 16xh     | _        | _        | LCD6           | SPICF           | _        | _        |
| 17xh     | _        | _        | LCD7           | SPICK           | _        | _        |
| 18xh     | _        | _        | LCD8           | ICDT0           | _        | _        |
| 19xh     | RCNT     | _        | LCD9           | ICDT1           | _        | _        |
| 1Axh     | RTSS     | _        | LCD10          | ICDC            | _        | _        |
| 1Bxh     | RTSH     | _        | LCD11          | ICDF            | _        | _        |
| 1Cxh     | RTSL     | _        | LCD12          | ICDB            | _        | _        |
| 1Dxh     | RSSA     | _        | LCD13          | ICDA            | _        | _        |
| 1Exh     | RASH     | SVS      | LCD14          | ICDD            | _        | _        |
| 1Fxh     | RASL     | WKO      | LCD15          | TM              | _        |          |

**Note:** Names that appear in italics indicate that all bits of a register are read-only. Names that appear in bold indicate that a register is 16 bits wide.

Table 5. Peripheral Register Bit Functions

# MAXQ2000

Table 5. Peripheral Register Bit Functions (continued)

Table 5. Peripheral Register Bit Functions (continued)

| DECLETED |         |                        |                 |         |                |                         |        | REGIS  | REGISTER BIT   |                 |         |               |                             |         |        |        |
|----------|---------|------------------------|-----------------|---------|----------------|-------------------------|--------|--------|----------------|-----------------|---------|---------------|-----------------------------|---------|--------|--------|
| חונוסות  | 15      | 14                     | 13              | 12      | 1              | 10                      | 6      | 8      | 2              | 9               | 9       | 4             | ε                           | 2       | 1      | 0      |
| SPICF    |         |                        |                 |         |                |                         |        |        | ESP11          | I               | I       |               |                             | CHR     | CKPHA  | CKPOL  |
| SPICK    |         |                        |                 |         |                |                         |        |        | CKR7           | CKR6            | CKR5    | CKR4          | CKR3                        | CKR2    | CKR1   | CKR0   |
| ICDC     |         |                        |                 |         |                |                         |        |        | DME            | -               | REGE    | -             | CMD3                        | CMD2    | CMD1   | CMD0   |
| ICDF     |         |                        |                 |         |                |                         |        |        | -              | 1               | 1       |               | PSS1                        | DSS4    | SPE    | TXC    |
| ICDB     |         |                        |                 |         |                |                         |        |        |                |                 |         | ICDB (8 bits) | 8 bits)                     |         |        |        |
| ICDA     |         |                        |                 |         |                |                         |        | ICDA   | CDA (16 bits)  |                 |         |               |                             |         |        |        |
| ICDD     |         |                        |                 |         |                |                         |        | ICDD   | ICDD (16 bits) |                 |         |               |                             |         |        |        |
| T2CNA1   |         |                        |                 |         |                |                         |        |        | ET2            | T20E0           | T2POL0  | TR2L          | TR2                         | CPRL2   | SSS    | GZEN   |
| T2H1     |         |                        |                 |         |                |                         |        |        | T2V1.15        | T2V1.14         | T2V1.13 | T2V1.12       | T2V1.11                     | T2V1.10 | T2V1.9 | T2V1.8 |
| T2RH1    |         |                        |                 |         |                |                         |        |        | T2R1.15        | T2R1.14         | T2R1.13 | T2R1.12       | T2R1.11                     | T2R1.10 | T2R1.9 | T2R1.8 |
| T2CH1    |         |                        |                 |         |                |                         |        |        | T2C1.15        | T2C1.14         | T2C1.13 | T2C1.12       | T2C1.11                     | T2C1.10 | T2C1.9 | T2C1.8 |
| T2CNA2   |         |                        |                 |         |                |                         |        |        | ET2            | T20E0           | T2POL0  | TR2L          | TR2                         | CPRL2   | 288    | G2EN   |
| T2H2     |         |                        |                 |         |                |                         |        |        | T2V2.15        | T2V2.14 T2V2.13 | T2V2.13 | T2V2.12       | T2V2.12   T2V2.11   T2V2.10 | T2V2.10 | T2V2.9 | T2V2.8 |
| T2RH2    |         |                        |                 |         |                |                         |        |        | T2R2.15        | T2R2.14         | T2R2.13 | T2R2.12       | T2R2.11                     | T2R2.10 | T2R2.9 | T2R2.8 |
| T2CH2    |         |                        |                 |         |                |                         |        |        | T2C2.15        | T2C2.14         | T2C2.13 | T2C2.12       | T2C2.11                     | T2C2.10 | T2C2.9 | T2C2.8 |
| T2CNB1   |         |                        |                 |         |                |                         |        |        | ET2L           | T20E1           | T2POL1  | TR2L          | TF2                         | TF2L    | TCC2   | TC2L   |
| T2V1     | T2V1.15 | T2V1.14                | T2V1.14 T2V1.13 | $\perp$ | 2V1.12 T2V1.11 | T2V1.10                 | T2V1.9 | T2V1.8 | T2V1.7         | T2V1.6          | T2V1.5  | T2V1.4        | T2V1.3                      | T2V1.2  | T2V1.1 | T2V1.0 |
| T2R1     | T2R1.15 | 2R1.15 T2R1.14 T2R1.13 | T2R1.13         | T2R1.12 | T2R1.11        | T2R1.11 T2R1.10         | T2R1.9 | T2R1.8 | T2R1.7         | T2R1.6          | T2R1.5  | T2R1.4        | T2R1.3                      | T2R1.2  | T2R1.1 | T2R1.0 |
| T2C1     | T2C1.15 | T2C1.14                | T2C1.13         | T2C1.12 | T2C1.11        | T2C1.10                 | T2C1.9 | T2C1.8 | T2C1.7         | T2C1.6          | T2C1.5  | T2C1.4        | T2C1.3                      | T2C1.2  | T2C1.1 | T2C1.0 |
| T2CNB2   |         |                        |                 |         |                |                         |        |        | ET2L           | T20E1           | T2POL1  | TR2L          | TF2                         | TF2L    | TCC2   | TC2L   |
| T2V2     | T2V2.15 | T2V2.14                | T2V2.13         | T2V2.12 | T2V2.11        | T2V2.10                 | T2V2.9 | T2V2.8 | T2V2.7         | T2V2.6          | T2V2.5  | T2V2.4        | T2V2.3                      | T2V2.2  | T2V2.1 | T2V2.0 |
| T2R2     | T2R2.15 | T2R2.14 T2R2.13        | T2R2.13         | T2R2.12 | T2R2.11        | T2R2.10                 | T2R2.9 | T2R2.8 | T2R2.7         | T2R2.6          | T2R2.5  | T2R2.4        | T2R2.3                      | T2R2.2  | T2R2.1 | T2R2.0 |
| T2C2     | T2C2.15 | T2C2.14                | T2C2.13         | -       | T2C2.11        | T2C2.12 T2C2.11 T2C2.10 | T2C2.9 | T2C2.8 | T2C2.7         | T2C2.6          | T2C2.5  | T2C2.4        | T2C2.3                      | T2C2.2  | T2C2.1 | T2C2.0 |
| T2CFG1   |         |                        |                 |         |                |                         |        |        | T2CI           | DIV2            | DIV1    | DIVO          | T2MD                        | CCF1    | CCF0   | C/T2   |
| T2CFG2   |         |                        |                 |         |                |                         |        |        | T2CI           | DIV2            | DIV1    | DIVO          | T2MD                        | CCF1    | CCF0   | C/T2   |

**Table 6. Peripheral Register Reset Values** 

|          |    |    |    |    |    |    |   | REGIST | ER BIT | <u> </u> |   |   |   |   |   |   |
|----------|----|----|----|----|----|----|---|--------|--------|----------|---|---|---|---|---|---|
| REGISTER | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8      | 7      | 6        | 5 | 4 | 3 | 2 | 1 | 0 |
| PO0      |    |    |    |    |    |    |   |        | 1      | 1        | 1 | 1 | 1 | 1 | 1 | 1 |
| PO1      |    |    |    |    |    |    |   |        | 1      | 1        | 1 | 1 | 1 | 1 | 1 | 1 |
| PO2      |    |    |    |    |    |    |   |        | 1      | 1        | 1 | 1 | 1 | 1 | 1 | 1 |
| PO3      |    |    |    |    |    |    |   |        | 1      | 1        | 1 | 1 | 1 | 1 | 1 | 1 |
| EIF0     |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| EIE0     |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PI0      |    |    |    |    |    |    |   |        | S      | S        | S | S | S | S | S | S |
| PI1      |    |    |    |    |    |    |   |        | S      | S        | S | S | S | S | S | S |
| PI2      |    |    |    |    |    |    |   |        | S      | S        | S | S | S | S | S | S |
| PI3      |    |    |    |    |    |    |   |        | S      | S        | S | S | S | S | S | S |
| EIES0    |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PD0      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PD1      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PD2      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PD3      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| RCNT     | 0  | S  | S  | 0  | 0  | 0  | 0 | 0      | S      | S        | 0 | 0 | 1 | S | S | S |
| RTSS     |    |    |    |    |    |    |   |        | S      | S        | S | S | S | S | S | S |
| RTSH     | S  | S  | S  | S  | S  | S  | S | S      | S      | S        | S | S | S | S | S | s |
| RTSL     | S  | S  | S  | S  | S  | S  | S | S      | S      | S        | S | S | S | S | S | S |
| RSSA     |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| RASH     |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| RASL     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PO4      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 1 | 1 | 1 | 1 | 1 |
| PO5      |    |    |    |    |    |    |   |        | 1      | 1        | 1 | 1 | 1 | 1 | 1 | 1 |
| P06      |    |    |    |    |    |    |   |        | 1      | 1        | 1 | 1 | 1 | 1 | 1 | 1 |
| PO7      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 1 | 1 |
| EIF1     |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| EIE1     |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PI4      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | S | S | S | S | S |
| PI5      |    |    |    |    |    |    |   |        | S      | S        | S | S | S | S | S | S |
| PI6      |    |    |    |    |    |    |   |        | S      | S        | S | S | S | S | S | S |
| PI7      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | S | S |
| EIES1    |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PD4      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PD5      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PD6      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PD7      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| SVS      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| WKO      |    |    |    |    |    |    |   |        | 0      | 0        | 0 | 0 | 0 | 0 | 0 | 0 |

**Table 6. Peripheral Register Reset Values (continued)** 

|          |    |    |    |    |    |    |   | REGIST | TER BIT | <u> </u> |   |   |   |   |   |   |
|----------|----|----|----|----|----|----|---|--------|---------|----------|---|---|---|---|---|---|
| REGISTER | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8      | 7       | 6        | 5 | 4 | 3 | 2 | 1 | 0 |
| MCNT     |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| MA       | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| MB       | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| MC2      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| MC1      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| MC0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| SCON0    |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| SBUF0    |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| SMD0     |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PR0      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| MC1R     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| MC0R     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| LCRA     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| LCFG     |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| LCD[015] |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| T2CNA0   |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| T2H0     |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| T2RH0    |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| T2CH0    |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| SPIB     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| SCON1    |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| SBUF1    |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| SMD1     |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| PR1      | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| T2CNB0   |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| T2V0     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| T2R0     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| T2C0     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| T2CFG0   |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| OWA      |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| OWD      |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| SPICN    |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| SPICF    |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| SPICK    |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |
| ICDC     |    |    |    |    |    |    |   |        | S       | S        | S | S | S | S | S | S |
| ICDF     |    |    |    |    |    |    |   |        | S       | S        | S | S | S | S | S | S |
| ICDB     |    |    |    |    |    |    |   |        | S       | S        | S | S | S | S | S | S |
| ICDA     | S  | S  | S  | S  | S  | S  | S | S      | S       | S        | S | S | S | S | S | S |
| ICDD     | S  | S  | S  | S  | S  | S  | S | S      | S       | S        | S | S | S | S | S | S |
| T2CNA1   |    |    |    |    |    |    |   |        | 0       | 0        | 0 | 0 | 0 | 0 | 0 | 0 |

**Table 6. Peripheral Register Reset Values (continued)** 

| DECICTED |    |    |    |    |    |    |   | REGIST | TER BIT | _ |   |   |   |   |   |   |
|----------|----|----|----|----|----|----|---|--------|---------|---|---|---|---|---|---|---|
| REGISTER | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8      | 7       | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| T2H1     |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2RH1    |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2CH1    |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2CNA2   |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2H2     |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2RH2    |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2CH2    |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2CNB1   |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2V1     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2R1     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2C1     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2CNB2   |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2V2     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2R2     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2C2     | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0      | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2CFG1   |    |    |    |    |    |    |   |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| T2CFG2   |    |    |    |    |    |    | _ |        | 0       | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## System Timing

For maximum versatility, the MAXQ2000 generates its internal system clock from one of five possible sources:

- · Internal ring oscillator
- External high-frequency crystal or ceramic resonator, using an internal oscillator
- External high-frequency clock source
- External 32kHz crystal or ceramic resonator, using an internal oscillator
- External 32kHz clock source

A crystal warmup counter enhances operational reliability. Each time the external crystal oscillation must restart, such as after exiting Stop mode, the device initiates a crystal warmup period of 65,536 oscillations. This allows time for the crystal amplitude and frequency to stabilize before using it as a clock source. While in the warmup mode, the device can begin operation from the internal ring oscillator and automatically switch back to the crystal as soon as it is ready.



Figure 2. Clock Sources

#### Power Management

Advanced power-management features minimize power consumption by dynamically matching the processing speed of the device to the required performance level. This means device operation can be slowed and power consumption minimized during periods of reduced activity. When more processing power is required, the microcontroller can increase its operating frequency. Software-selectable clock-divide operations allow flexibility, selecting whether a system clock cycle is 1, 2, 4, or 8 oscillator cycles. By performing this function in software, a lower power state can be entered without the cost of additional hardware.

For extremely power-sensitive applications, three additional low-power modes are available:

- PMM1: divide-by-256 power-management mode (PMME = 1, CD1:0 = 00b)
- PMM2: 32kHz power-management mode (PMME = 1, CD1:0 = 11b)
- Stop mode (STOP = 1)

In PMM1, one system clock is 256 oscillator cycles, significantly reducing power consumption while the microcontroller functions at reduced speed. In PMM2, the device can run even slower by using the 32kHz oscillator as the clock source. The optional switchback feature allows enabled interrupt sources including external interrupts, UARTs, and the SPI module to quickly exit the power-management modes and return to a faster internal clock rate.

Power consumption reaches its minimum in Stop mode. In this mode, the external oscillator, system clock, and all processing activity is halted. Stop mode is exited when an enabled external interrupt pin is triggered, an external reset signal is applied to the RESET pin, or the RTC time-of-day alarm is activated. Upon exiting Stop mode, the microcontroller can choose to wait for the external high-frequency crystal to complete its warmup period, or it can start execution immediately from its internal ring oscillator while the warmup period completes.

#### Interrupts

Multiple interrupt sources are available for quick response to internal and external events. The MAXQ architecture uses a single interrupt vector (IV), single interrupt-service routine (ISR) design. For maximum flexibility, interrupts can be enabled globally, individually, or by module. When an interrupt condition occurs, its individual flag is set, even if the interrupt source is disabled at the local, module, or global level. Interrupt flags must be cleared within the user-interrupt routine

to avoid repeated interrupts from the same source. Application software must ensure a delay between the write to the flag and the RETI instruction to allow time for the interrupt hardware to remove the internal interrupt condition. Asynchronous interrupt flags require a one-instruction delay and synchronous interrupt flags require a two-instruction delay.

When an enabled interrupt is detected, software jumps to a user-programmable interrupt vector location. The IV register defaults to 0000h on reset or power-up, so if it is not changed to a different address, the user program must determine whether a jump to 0000h came from a reset or interrupt source.

Once software control has been transferred to the ISR, the interrupt identification register (IIR) can be used to determine if a system register or peripheral register was the source of the interrupt. The specified module can then be interrogated for the specific interrupt source and software can take appropriate action. Because the interrupts are evaluated by user software, the user can define a unique interrupt priority scheme for each application. The following interrupt sources are available. Sources marked with an asterisk are not available on the 56-pin version.

- Watchdog Interrupt
- External Interrupts 0 to 15 (INT10\*, INT11\*)
- RTC Time-of-Day and Subsecond Alarms
- Serial Port 0 Receive and Transmit Interrupts
- Serial Port 1 Receive and Transmit Interrupts\*
- SPI Mode Fault, Write Collision, Receive Overrun, and Transfer Complete Interrupts
- Timer 0 Low Compare, Low Overflow, Capture/Compare, and Overflow Interrupts
- Timer 1 Low Compare, Low Overflow, Capture/Compare, and Overflow Interrupts
- Timer 2 Low Compare, Low Overflow, Capture/Compare, and Overflow Interrupts
- 1-Wire Presence Detect, Transmit Buffer Empty, Transmit Shift Register Empty, Receive Buffer Full, and Shift Register Full, Short, and Low Interrupts\*

#### Reset Sources

Several reset sources are provided for microcontroller control. Although code execution is halted in the reset state, the high-frequency oscillator and the ring oscillator continue to oscillate. Internal resets such as the power-on and watchdog resets assert the RESET pin low.



#### **Power-On Reset**

An internal power-on reset circuit enhances system reliability. This circuit forces the device to perform a power-on reset whenever a rising voltage on VDDIO climbs above approximately 1.8V. At this point the following events occur:

- All registers and circuits enter their reset state
- The POR flag (WDCN.7) is set to indicate the source of the reset
- The ring oscillator becomes the clock source and
- Code execution begins at location 8000h

#### **Watchdog Timer Reset**

The watchdog timer functions are described in the *MAXQ Family User's Guide*. Execution resumes at location 8000h following a watchdog timer reset.

#### **External System Reset**

Asserting the external RESET pin low causes the device to enter the reset state. The external reset functions as described in the *MAXQ Family User's Guide*. Execution resumes at location 8000h after the RESET pin is released.

#### I/O Ports

The microcontroller uses the type C and type D bidirectional I/O ports described in the MAXQ Family User's Guide. The use of three port types allows for maximum flexibility when interfacing to external peripherals. Each port has eight independent, general-purpose I/O pins and three configure/control registers. Many pins support alternate functions such as timers or interrupts, which are enabled, controlled, and monitored by dedicated peripheral registers. Using the alternate function automatically converts the pin to that function.

Type-C port pins have Schmitt Trigger receivers and full CMOS output drivers, and can support alternate functions. The pin is either tri-stated or weak pullup when defined as an input, dependent on the state of the corresponding bit in the output register.

Type-D port pins have Schmitt Trigger receivers and full CMOS output drivers, and can support alternate functions. The pin is either tri-stated or weak pullup when defined as an input, dependent on the state of the corresponding bit in the output register. All type-D pins also have interrupt capability.



Figure 3. Type-C/D Port Pin Schematic

#### High-Speed Hardware Multiplier

The hardware multiplier module performs high-speed multiply, square, and accumulate operations, and can complete a 16-bit x 16-bit multiply-and-accumulate operation in a single cycle. The hardware multiplier consists of two 16-bit parallel-load operand registers (MA, MB), an accumulator that is formed by up to three 16-bit parallel registers (MC2, MC1, and MC0), and a status/control register (MCNT). Loading the registers can automatically initiate the operation, saving time on repetitive calculations. The accumulate function of the hardware multiplier is an essential element of digital filtering, signal processing, and PID control systems.

The hardware multiplier module supports the following operations:

- Multiply unsigned (16 bit x 16 bit)
- Multiply signed (16 bit x 16 bit)
- Multiply-Accumulate unsigned (16 bit x 16 bit)
- Multiply-Accumulate signed (16 bit x 16 bit)
- Square unsigned (16 bit)
- Square signed (16 bit)
- Square-Accumulate unsigned (16 bit)
- Square-Accumulate signed (16 bit)

#### **Real-Time Clock**

A binary real-time clock keeps the time of day in absolute seconds with 1/256-second resolution. The 32-bit second counter can count up to approximately 136 years and be translated to calendar format by the application software. A time-of-day alarm and independent subsecond alarm can cause an interrupt, or wake the device from Stop mode.

The independent subsecond alarm runs from the same RTC, and allows the application to perform periodic interrupts up to ones with a granularity of approximately 3.9ms. This creates an additional timer that can be used to measure long periods without performance degradations. Traditionally, long time periods have been measured using multiple interrupts from shorter programmable timers. Each timer interrupt required servicing, with each accompanying interruption slowing system operation. By using the RTC subsecond timer as a long-period timer, only one interrupt is needed, eliminating the performance hit associated with using a shorter timer.

An internal crystal oscillator clocks the RTC using integrated 6pF load capacitors, and give the best performance when mated with a 32.768kHz crystal rated for a 6pF load. No external load capacitors are required. Higher accuracy can be obtained by supplying an external clock source to the RTC. The frequency accuracy of a crystal-based oscillator circuit is dependent upon crystal accuracy, the match between the crystal and the oscillator capacitor load, ambient temperature, etc. An error of 20ppm is equivalent to approximately 1 minute per month.

#### **Programmable Timers**

The microcontroller incorporates three 16-bit programmable instances of the Timer 2 peripheral, denoted TR2A, TR2B, and TR2C. These timers can be used in counter/timer/capture/compare/PWM functions, allowing precise control of internal and external events. Timer 2 supports optional single-shot, external gating, and polarity control options.

Timer 2

The Timer 2 peripheral includes the following:

- 16-bit autoreload timer/counter
- 16-bit capture
- 16-bit counter
- 8-bit capture and 8-bit timer
- 8-bit counter and 8-bit timer

## **Watchdog Timer**

An internal watchdog timer greatly increases system reliability. The timer resets the device if software execution is disturbed. The watchdog timer is a free-running counter designed to be periodically reset by the application software. If software is operating correctly, the counter will be periodically reset and never reach its maximum count. However, if software operation is interrupted, the timer does not reset, triggering a system reset and optionally a watchdog timer interrupt. This protects the system against electrical noise or electrostatic discharge (ESD) upsets that could cause uncontrolled processor operation. The internal watchdog timer is an upgrade to older designs with external watchdog devices, reducing system cost and simultaneously increasing reliability.

The watchdog timer is controlled through bits in the WDCN register. Its timeout period can be set to one of four programmable intervals ranging from  $2^{12}$  to  $2^{21}$  system clocks in its default mode, allowing flexibility to support different types of applications. The interrupt occurs 512 system clocks before the reset, allowing the system to execute an interrupt and place the system in a known, safe state before the device performs a total system reset. At 16MHz, watchdog timeout periods can be programmed from 256µs to 33.5s, depending on the system clock mode.

## Serial Peripherals

The microcontroller incorporates several common serial-peripheral interfaces for interconnection with popular external devices. Multiple formats provide maximum flexibility and lower cost when designing a system.

#### **UARTs**

Serial interfacing is provided through one (-RBX/-RBX+) or two (-RAX/-RAX+/-RFX/-RFX+) 8051-style universal synchronous/asynchronous receiver/transmitters. The UART allows the device to conveniently communicate with other RS-232 interface-enabled devices, as well as PCs and serial modems when paired with an external RS-232 line driver/receiver. The dual independent UARTs can communicate simultaneously at different baud rates with two separate peripherals. The UART can detect framing errors and indicate the condition through a user-accessible software bit.

The time base of the serial ports is derived from either a division of the system clock or the dedicated baud clock generator. The following table summarizes the operating characteristics as well as the maximum baud rate of each mode:

#### 1-Wire Bus Master

The MAXQ2000-RAX/-RAX+/-RFX/-RFX+ include a Dallas Semiconductor 1-Wire bus master, which communicates to other 1-Wire peripherals, including iButton® products, through a simple bidirectional signaling scheme over a single electrical connection. The bus master provides complete control of the 1-Wire bus and transmit and receive activities, and generates all timing and control sequences of the 1-Wire bus. Communication between the CPU and the bus master is achieved through read/write access of the 1-Wire master address (OWA) and 1-Wire master data (OWD) peripheral registers. Detailed operation of the 1-Wire bus is described in the Book of iButton Standards (www.maxim-ic.com/iButtonbook).

#### Serial-Peripheral Interface (SPI) Module

The SPI port is a common, high-speed, synchronous peripheral interface that shifts a bit stream of variable length and data rate between the microcontroller and other peripheral devices. The SPI can be used to communicate with other microcontrollers, serial shift registers, or display drivers. Multiple master and slave modes permit communication with multiple devices in the same system. Programmable clock frequency, character lengths, polarity, and error handling enhance the usefulness of the peripheral. The maximum baud rate of the SPI interface is 1/2 the system clock for master mode operation and 1/8 the system clock for slave mode operation.

| MODE   | TYPE         | START BITS | DATA BITS | STOP BIT | MAX BAUD RATE<br>AT 16MHz |
|--------|--------------|------------|-----------|----------|---------------------------|
| Mode 0 | Synchronous  | N/A        | 8         | N/A      | 4Mbps                     |
| Mode 1 | Asynchronous | 1          | 8         | 1        | 500kbps                   |
| Mode 2 | Asynchronous | 1          | 8 + 1     | 1        | 500kbps                   |
| Mode 3 | Asynchronous | 1          | 8 + 1     | 1        | 500kbps                   |

#### In-Circuit Debug

Embedded debugging capability is available through the JTAG-compatible Test Access Port. Embedded debug hardware and embedded ROM firmware provide in-circuit debugging capability to the user application, eliminating the need for an expensive in-circuit emulator. Figure 4 shows a block diagram of the in-circuit debugger. The in-circuit debug features include:

- a hardware debug engine,
- a set of registers able to set breakpoints on register, code, or data accesses, and
- a set of debug service routines stored in the utility ROM.

The embedded hardware debug engine is an independent hardware block in the microcontroller. The debug engine can monitor internal activities and interact with selected internal registers while the CPU is executing user code. Collectively, the hardware and software features allow two basic modes of in-circuit debugging:

- Background mode allows the host to configure and set up the in-circuit debugger while the CPU continues to execute the application software at full speed. Debug mode can be invoked from background mode.
- Debug mode allows the debug engine to take control of the CPU, providing read/write access to internal registers and memory, and single-step trace operation.



Figure 4. In-Circuit Debugger

#### **LCD Controller**

The MAXQ2000 microcontroller incorporates an LCD controller that interfaces to common low-voltage displays. By incorporating the LCD controller into the microcontroller, the design requires only an LCD glass rather than a considerably more expensive LCD module. Every character in an LCD glass is composed of one or more segments, each of which is activated by selecting the appropriate segment and common signal. The microcontroller can multiplex combinations of up to 33 segment (SEG0–SEG32) outputs and four common signal outputs (COM0–COM3). Unused segment outputs can be used as general-purpose port pins.

The segments are easily addressed by writing to dedicated display memory. Once the LCD controller settings and display memory have been initialized, the 17-byte display memory is periodically scanned, and the segment and common signals are generated automatically at the selected display frequency. No additional processor overhead is required while the LCD controller is running. Unused display memory can be used for general-purpose storage.

The design is further simplified and cost-reduced by the inclusion of software-adjustable internal voltage dividers to control display contrast, using either V<sub>DDIO</sub> or an external voltage. If desired, contrast can also be controlled with an external resistance. The features of the LCD controller include the following:

- Automatic LCD segment and common-drive signal generation
- Four display modes supported:

Static (COM0)

1/2 duty multiplexed with 1/2 bias voltages (COM0, COM1)

1/3 duty multiplexed with 1/3 bias voltages (COM0, COM1, COM2)

1/4 duty multiplexed with 1/3 bias voltages (COM0, COM1, COM2, COM3)

- Up to 36 segment outputs and four common-signal outputs
- 17 bytes (136 bits) of display memory
- Flexible LCD clock source, selectable from 32kHz or HFClk / 128
- Adjustable frame frequency
- Internal voltage-divider resistors eliminate requirement for external components
- Internal adjustable resistor allows contrast adjustment without external components

Flexibility to use external resistors to adjust drive voltages and current capacity

A simple LCD-segmented glass interface example demonstrates the minimal hardware required to interface to a MAXQ2000 microcontroller. A two-character LCD is controlled, with each character containing seven segments plus decimal point. The LCD controller is configured for 1/2 duty cycle operation, meaning the active segment is controlled using a combination of segment signals, and COM0 or COM1 signals are used to select the active display.

#### **Applications**

The low-power, high-performance RISC architecture of the MAXQ2000 makes it an excellent fit for many portable or battery-powered applications that require cost-effective computing. The high-throughput core is complemented by a 16-bit hardware multiplier-accumulator, allowing the implementation of sophisticated computational algorithms. Applications benefit from a wide range of peripheral interfaces, allowing the microcontroller to communicate with many external devices. With integrated LCD support of up to 100 or 132 segments, applications can support complex user interfaces. Displays are driven directly with no additional external hardware required. Contrast can be adjusted using a built-in, adjustable resistor. The simplified architecture

reduces component count and board space, critical factors in the design of portable systems.

The MAXQ2000 is ideally suited for applications such as medical instrumentation, portable blood glucose equipment, and data collection devices. For blood glucose measurement, the microcontroller integrates an SPI interface that directly connects with analog front ends for measuring test strips.

#### **Additional Documentation**

Designers must have four documents to fully use all the features of this device. This data sheet contains pin descriptions, feature overviews, and electrical specifications. Errata sheets contain deviations from published specifications. The user's guides offer detailed information about device features and operation. The following documents can be downloaded from <a href="https://www.maxim-ic.com/microcontrollers">www.maxim-ic.com/microcontrollers</a>.

- The MAXQ2000 errata sheet, available at www.maxim-ic.com/errata.
- The MAXQ Family User's Guide, which contains detailed information on core features and operation, including programming.
- The MAXQ Family User's Guide: MAXQ2000 Supplement, which contains detailed information on features specific to the MAXQ2000.



Figure 5. Two-Character, 1/2 Duty, LCD Interface Example

### Development and Technical Support

A variety of highly versatile, affordably priced development tools for this microcontroller are available from Maxim/Dallas Semiconductor and third-party suppliers, including:

- Compilers
- In-circuit emulators

- Integrated development environments (IDEs)
- JTAG-to-serial converters for programming and debugging

A partial list of development tool vendors can be found on our website at <a href="www.maxim-ic.com/microcontrollers">www.maxim-ic.com/microcontrollers</a>. Technical support is available through email at <a href="maxq.support@dalsemi.com">maxq.support@dalsemi.com</a>.

### **Pin Configurations**



## **Pin Configurations (continued)**



## Pin Configurations (continued)



## Ordering Information

| PART          | TEMP RANGE     | PROGRAM<br>MEMORY | DATA MEMORY | LCD<br>SEGMENTS | EXTERNAL INTERRUPTS | UARTS | PIN-<br>PACKAGE |
|---------------|----------------|-------------------|-------------|-----------------|---------------------|-------|-----------------|
| MAXQ2000-RAX  | -40°C to +85°C | 32kWord Flash     | 1kWord SRAM | 132             | 16                  | 2     | 68 QFN          |
| MAXQ2000-RAX+ | -40°C to +85°C | 32kWord Flash     | 1kWord SRAM | 132             | 16                  | 2     | 68 QFN          |
| MAXQ2000-RBX  | -40°C to +85°C | 32kWord Flash     | 1kWord SRAM | 100             | 14                  | 1     | 56 TQFN         |
| MAXQ2000-RBX+ | -40°C to +85°C | 32kWord Flash     | 1kWord SRAM | 100             | 14                  | 1     | 56 TQFN         |
| MAXQ2000-RFX  | -40°C to +85°C | 32kWord Flash     | 1kWord SRAM | 132             | 16                  | 2     | 100 LQFP        |
| MAXQ2000-RFX+ | -40°C to +85°C | 32kWord Flash     | 1kWord SRAM | 132             | 16                  | 2     | 100 LQFP        |

<sup>+</sup>Denotes a Pb-free/RoHS-compliant package.



## **Typical Operating Circuit**



## **Package Information**

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to **www.maxim-ic.com/DallasPackInfo**).



#### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/DallasPackInfo">www.maxim-ic.com/DallasPackInfo</a>).

| S<br>Y<br>M<br>B<br>O<br>L | 001110    | AL DIME   | ICIONIC |                  |  |  |  |  |  |
|----------------------------|-----------|-----------|---------|------------------|--|--|--|--|--|
| M                          | СОММС     | N DIME    | VSIONS  | NO <sub>TE</sub> |  |  |  |  |  |
| <u></u> "                  | MIN.      | NOM.      | MAX.    | TΕ               |  |  |  |  |  |
| Α                          | 1         | 0.90      | 1.00    |                  |  |  |  |  |  |
| A1                         | 0.00      | 0.01      | 0.05    | 11               |  |  |  |  |  |
| b                          | 0.18      | 0.23      | 0.30    | 4                |  |  |  |  |  |
| D                          |           | 10.00 BSC |         |                  |  |  |  |  |  |
| D1                         |           | 9.75 BSC  |         |                  |  |  |  |  |  |
| е                          |           | 0.50 BSC  |         |                  |  |  |  |  |  |
| Ε                          | 10.00 BSC |           |         |                  |  |  |  |  |  |
| E1                         |           | 9.75 BSC  |         |                  |  |  |  |  |  |
| L                          | 0.50      | 0.60      | 0.65    |                  |  |  |  |  |  |
| N                          |           | 68        |         | 3                |  |  |  |  |  |
| Nd                         |           | 17        |         | 3                |  |  |  |  |  |
| Ne                         |           | 17        |         | 3                |  |  |  |  |  |
| θ                          | 0         |           | 12°     |                  |  |  |  |  |  |
| Р                          | 0         | 0.42      | 0.60    |                  |  |  |  |  |  |

1. DIE THICKNESS ALLOWABLE IS .012 INCHES MAXIMUM.

2. DIMENSIONING & TOLERANCES CONFORM TO ASME Y14.5M. - 1994.

2. DIMENSIONING & TOLLIVINGES CO.

N IS THE NUMBER OF TERMINALS.

Nd IS THE NUMBER OF TERMINALS IN X-DIRECTION & Ne IS THE NUMBER OF TERMINALS IN Y-DIRECTION.

DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.20 AND 0.25mm FROM TERMINAL TIP.

THE PIN #1 IDENTIFIER MUST BE LOCATED ON THE TOP SURFACE OF THE PACKAGE BY USING INDENTATION MARK OR OTHER FEATURE OF PACKAGE BODY. DETAILS OF PIN #1 IDENTIFIER IS OPTIONAL, BUT MUST BE LOCATED WITHIN ZONE INDICATED.

6. EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL.

7. ALL DIMENSIONS ARE IN MILLIMETERS.

8. PACKAGE WARPAGE MAX 0.10mm.

APPLIES TO EXPOSED SURFACE OF PADS AND TERMINALS

APPLIES ONLY TO TERMINALS.

11. MEETS JEDEC MO-220.

| EXI      | POSE | PAD  | ) VAR | IATIO | NS   |      |
|----------|------|------|-------|-------|------|------|
|          |      | D2   |       |       | E2   |      |
| PKG CODE | MIN  | NDM  | MAX   | MIN   | NDM  | MAX  |
| G6800-2  | 7.55 | 7.70 | 7.85  | 7.55  | 7.70 | 7.85 |
| G6800-4  | 5.65 | 5.80 | 5.95  | 5.65  | 5.80 | 5.95 |





## Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/DallasPackInfo">www.maxim-ic.com/DallasPackInfo</a>).



#### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/DallasPackInfo).

#### **NOTES:**

1. DIE THICKNESS ALLOWABLE IS 0.225mm MAXIMUM (0.009 INCHES MAXIMUM).

2. DIMENSIONING & TOLERANCES CONFORM TO ASME Y14.5M. - 1994.

3. N IS THE NUMBER OF TERMINALS.

No IS THE NUMBER OF TERMINALS IN X-DIRECTION &

No IS THE NUMBER OF TERMINALS IN Y-DIRECTION.

DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.20 AND 0.25mm FROM TERMINAL TIP.



5. THE PIN #1 IDENTIFIER MUST BE LOCATED ON THE TOP SURFACE OF THE PACKAGE WITHIN HATCHED AREA AS SHOWN.
EITHER AN INDENTATION MARK OR INK/LASER MARK IS ACCEPTABLE.

- 6. ALL DIMENSIONS ARE IN MILLIMETERS.
- 7. PACKAGE WARPAGE MAX 0.01mm.

8. APPLIES TO EXPOSED PAD AND TERMINALS. EXCLUDES INTERNAL DIMENSION OF EXPOSED PAD.

- 9. MEETS JEDEC MO220.

10 MARKING IS FOR PACKAG ORIENTATION REFERENCE ONLY

11. NUMBER OF LEADS ARE FOR REFERENCE ONLY

|         | EXPOSED PAD VARIATION |      |      |          |      |       |               |         |
|---------|-----------------------|------|------|----------|------|-------|---------------|---------|
| PKG.    |                       | D2   |      | E2 IEDEC |      | JEDEC | DOWN<br>BONDS |         |
| CODE    | MIN.                  | NOM. | MAX. | MIN.     | NOM. | MAX.  | OLDEC         | ALLOWED |
| T5688-2 | 6.50                  | 6.65 | 6.70 | 6.50     | 6.65 | 6.70  | WLLD-5        | YES     |
| T5688-3 | 6.50                  | 6.65 | 6.70 | 6.50     | 6.65 | 6.70  | WLLD-5        | NO      |

| "  | 5    |      |      |                  |
|----|------|------|------|------------------|
| °. | MIN. | NOM. | MAX. | NO <sub>TE</sub> |
| Α  | 0.70 | 0.75 | 0.80 |                  |
| Ь  | 0.20 | 0.25 | 0.30 | 4                |
| D  | 7.90 | 8.00 | 8.10 |                  |
| Ε  | 7.90 | 8.00 | 8.10 |                  |
| e  |      |      |      |                  |
| N  |      | 3    |      |                  |
| Nd |      | 3    |      |                  |
| Ne |      | 3    |      |                  |
| L  | 0.30 | 0.40 | 0.50 |                  |
| A1 | 0.00 | 0.02 | 0.05 |                  |
| A2 |      |      |      |                  |
| k  | 0.25 |      |      |                  |

| DALLA SEMICONDUCTO                            |                              |      |     |  |  |
|-----------------------------------------------|------------------------------|------|-----|--|--|
| TITLE PACKAGE OUTLINE 56L THIN QFN. 8x8x0.8mm |                              |      |     |  |  |
| APPROVAL                                      | DOCUMENT CONTROL NO. 21-0135 | REV. | 2/2 |  |  |

-DRAWING NOT TO SCALE-



#### Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/DallasPackInfo">www.maxim-ic.com/DallasPackInfo</a>).



Rev 6; 3/06:

MAXQ2000-RBX+.

# **Low-Power LCD Microcontroller**

| Rev 0; 10/04: | New product release (QFN package variant).                                                                                                                                                                                                                                                                                                                                                             |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev 1; 10/04: | New product release (TQFN package variant).                                                                                                                                                                                                                                                                                                                                                            |
| Rev 2; 12/04: | Under Peripheral Features, corrected accumulator to show 48 bits (not 40 bits); in the EC table, added Active Current line for 2.2V, 20MHz flash operation; in Package Information, replaced the package drawing for 56-pin package; $V_{IH2(MIN)}$ changed from 0.8 to 0.75; updated $V_{IH}$ , $V_{IL}$ , $V_{OH}$ , and $V_{OL}$ data to match GBD/FTEC data.                                       |
| Rev 3; 6/05:  | Added lead-free part numbers to Ordering Information table. In the EC table under LCD Segment Voltage, clarified wording on $V_{ADJ}$ spec to $V_{ADJ}$ (MIN) = $V_{ADJ}$ and $V_{ADJ}$ (MIN) = 0.1V; changed $I_{SEGxx}$ to $3\mu A$ .                                                                                                                                                                |
| Rev 4; 10/05: | Clarified that flash memory write/erase cycles and data retention specifications are at +25°C.                                                                                                                                                                                                                                                                                                         |
| Rev 5; 1/06:  | Clarified $V_{IH1}/V_{IH3}$ specifications, matching presented values to test program values (0.8 x $V_{DDIO}$ ); clarified $V_{IH2}$ specification, matching presented values to test program values (0.8 x $V_{LCD}$ ); clarified $V_{IL2}$ specification, matching presented values to test program values (0.2 x $V_{DDIO}$ ). These changes do not affect the testing or operation of the device. |
|               | Corrected typo on pin 38 (Pin Configuration) from P4/SS to P5.4/SS.                                                                                                                                                                                                                                                                                                                                    |

Rev 7; 6/06: Added Revision A3 typ and max conditions to IDD6 in the Electrical Characteristics table (page 2).

Corrected Pb-free package number denotations. Should be MAXQ2000-RAX+ and

Rev 8; 12/06: Added 100-pin LQFP package (pages 1, 7-11, 30, 35, 42); added EP lines and note to QFN and

TQFN pin configurations (pages 33 and 34); changed 4kWords Utility ROM (*Memory Organization* section) to 4kB (page 13); changed 4k x 16 Utility ROM (Figure 1) to 2k x 16 Utility ROM, changed

8FFFh to 87FFh (page 14); changed 4kWord to 4kB (Utility ROM section) (page 15).

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

12 \_\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

**Revision History** 

DESIGN

**APPNOTE** 

SUPPORT

BUY

COMPA

MEMBERS

# **MAXQ2000**

#### **Part Number Table**

#### Notes:

- 1. See the MAXQ2000 QuickView Data Sheet for further information on this product family or download the MAXQ2000 full data sheet (PDF, 648kB).
- 2. Other options and links for purchasing parts are listed at: http://www.maxim-ic.com/sales.
- 3. Didn't Find What You Need? Ask our applications engineers. Expert assistance in finding parts, usually within one business day.
- 4. Part number suffixes: T or T&R = tape and reel; + = RoHS/lead-free; # = RoHS/lead-exempt. More: See full data sheet or Part Naming Conventions.
- 5. \* Some packages have variations, listed on the drawing. "PkgCode/Variation" tells which variation the product uses.

| Part Number   | Free<br>Sample | Buy<br>Direct | Package: TYPE PINS SIZE  DRAWING CODE/VAR * | Temp         | RoHS/Lead-Free?<br>Materials Analysis |
|---------------|----------------|---------------|---------------------------------------------|--------------|---------------------------------------|
| MAXQ2000-RFX+ |                |               |                                             | -40C to +85C | RoHS/Lead-Free: Yes                   |
| MAXQ2000-RFX  |                |               |                                             | -40C to +85C | RoHS/Lead-Free: No                    |
| MAXQ2000-QAX+ |                |               |                                             | -40C to +85C | RoHS/Lead-Free: Yes                   |
| MAXQ2000-QBX+ |                |               |                                             | -40C to +85C | RoHS/Lead-Free: Yes                   |
| MAXQ2000-QBX  |                |               |                                             | -40C to +85C | RoHS/Lead-Free: No                    |

Didn't Find What You Need?

CONTACT US: SEND US AN EMAIL