## Audio Power Amplifier, 3.0 W, Filterless, Class D

The NCP2823A/B are cost effective mono audio power amplifiers designed for portable electronic devices. NCP2823A is optimized for 8  $\Omega$  operation and NCP2823B can operate with speaker impedance down to 4.0  $\Omega$ . For Instance, NCP2823B is capable of delivering 3 W of continuous average power to a 4.0  $\Omega$  from a 5.0 V supply in a Bridge Tied Load (BTL) configuration. Under the same conditions, NCP2823A can provide 1.5 W to an 8.0  $\Omega$  BTL load with less than 10% THD+N. For cellular handsets or PDAs it offers space and cost savings because no output filter is required when using inductive transducers. With more than 90% efficiency and very low shutdown current, it increases the lifetime of your battery and drastically lowers the junction temperature.

NCP2823 processes analog inputs with a pulse width modulation technique that lowers output noise and THD. The device allows independent gain while summing signals from various audio sources. Thus, in cellular handsets, the earpiece, the loudspeaker and even melody ringer can be driven with a single NCP2823. Due to its low  $26~\mu V$  noise floor, A–weighted, clean listening is guaranteed no matter the load sensitivity.

#### **Features**

- Optimized PWM Output Stage: Filterless Capability
- Externally gain setting
- Low consumption: 1.8 mA for NCP2823A
- High efficiency: up to 92%
- Large Output Power Capability:

3 W @ 
$$V_P$$
 = 5.0 V,  $R_L$  = 4  $\Omega$ , THD+N < 10% 3 W @  $V_P$  = 5.5 V,  $R_L$  = 4  $\Omega$ , THD+N < 1%

- High PSRR: up to -77 dB
- Fully Differential Capability: RF immunity
- Thermal and Auto recovery Short-Circuit Protection
- CMRR (-80 dB) Eliminates Two Input Coupling Capacitors
- Pin to Pin compatible with NCP2820 Flip-Chip
- These Devices are Pb-Free and are RoHS Compliant

#### **Typical Applications**

- Audio Amplifier for
  - Cellular Phones
  - Digital Cameras
  - Personal Digital Assistant and Portable Media Player
  - ◆ GPS



## ON Semiconductor®

http://onsemi.com



1

-PIN FLIP-CHIP CSP FC SUFFIX CASE 499AL



XXX = QTA for NCP2823A

= PMA for NCP2823B

= TPG for NCP2823A with backside laminate

= Assembly Location

Y = Year
WW = Work Week
= Pb-Free Package

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 10 of this data sheet.







Figure 1. Pin Description



Figure 2. Simplified Block Diagram

#### **PIN FUNCTION DESCRIPTION**

| Pin | Pin<br>Name | Туре   | Description                                                                                                                                                                                                                                                         |
|-----|-------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1  | INP         | INPUT  | Positive Differential Input                                                                                                                                                                                                                                         |
| C1  | INN         | INPUT  | Negative Differential Input                                                                                                                                                                                                                                         |
| B2  | PVDD        | POWER  | Power Supply: This pin is the power supply of the device. A 4.7 $\mu$ F ceramic capacitor or larger must bypass this input to the ground. This capacitor should be placed as close a possible to this input.                                                        |
| B1  | AVDD        | POWER  | Analog Power Supply: This pin must be connected to PVDD.                                                                                                                                                                                                            |
| СЗ  | VOUTP       | OUTPUT | Positive output Special care must be observed at layout level. See the Layout recommendations.                                                                                                                                                                      |
| А3  | VOUTN       | OUTPUT | Negative output: Special care must be observed at layout level. See the Layout recommendations.                                                                                                                                                                     |
| C2  | EN          | INPUT  | Enable: When a High logic is applied to this pin, the device is activated                                                                                                                                                                                           |
| В3  | PGND        | POWER  | Power Ground: This pin is the power ground and carries the high switching current. A high quality ground must be provided to avoid any noise spikes/uncontrolled operation. Care must be observed to avoid high-density current flow in a limited PCB copper track. |
| A2  | AGND        | POWER  | Analog Ground: This pin is the analog ground of the device and must be connected to GND plane.                                                                                                                                                                      |

#### **MAXIMUM RATINGS**

| Rating                                                                        | Symbol                             | Value                        | Unit    |
|-------------------------------------------------------------------------------|------------------------------------|------------------------------|---------|
| AVDD, PVDD Pins: Power Supply Voltage (Note 2)                                | V <sub>P</sub>                     | -0.3 to +6.0                 | V       |
| INP/N ,Pins: Input (Note 2)                                                   | V <sub>INP/N</sub>                 | -0.3 to +V <sub>DD</sub>     | V       |
| Digital Input/Output: EN Pin:<br>Input Voltage<br>Input Current               | V <sub>DG</sub><br>I <sub>DG</sub> | -0.3 to V <sub>DD</sub> +0.3 | V<br>mA |
| Human Body Model (HBM) ESD Rating are (Note 3)                                | ESD HBM                            | 2000                         | V       |
| Machine Model (MM) ESD Rating are (Note 3)                                    | ESD MM                             | 200                          | V       |
| WCSP 1.5 x 1.5 mm package (Notes 6 and 7) Thermal Resistance Junction-to-Case | $R_{	hetaJC}$                      | 90                           | °C/W    |
| Operating Ambient Temperature Range                                           | T <sub>A</sub>                     | -40 to +85                   | °C      |
| Operating Junction Temperature Range                                          | T <sub>J</sub>                     | -40 to +125                  | °C      |
| Maximum Junction Temperature (Note 6)                                         | $T_{JMAX}$                         | +150                         | °C      |
| Storage Temperature Range                                                     | T <sub>STG</sub>                   | -65 to +150                  | °C      |
| Moisture Sensitivity (Note 5)                                                 | MSL                                | Level 1                      |         |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- 1. Maximum electrical ratings are defined as those values beyond which damage to the device may occur at T<sub>A</sub> = 25°C.
- 2. According to JEDEC standard JESD22-A108B.
- 3. This device series contains ESD protection and passes the following tests: Human Body Model (HBM) +/-2.0 kV per JEDEC standard: JESD22-A114 for all pins. Machine Model (MM) +/-200 V per JEDEC standard: JESD22-A115 for all pins.

- 4. Latch up Current Maximum Rating: ± 100 mA per JEDEC standard: JESD78 class II.

  5. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J–STD–020A.

  6. The thermal shutdown set to 150°C (typical) avoids irreversible damage on the device due to power dissipation.
- The R<sub>θCA</sub> is dependent on the PCB heat dissipation. The maximum power dissipation (PD) is dependent on the min input voltage, the max output current and external components selected.

$$R_{\theta CA} = \frac{125 - T_A}{P_D} - R_{\theta JC}$$

**ELECTRICAL CHARACTERISTICS** Min and Max Limits apply for  $T_A$  between  $-40^{\circ}C$  to  $+85^{\circ}C$  and for  $V_{DD}$  between 2.5 V to 5.5 V (Unless otherwise noted). Typical values are referenced to  $T_A$  =  $+25^{\circ}C$  and  $V_{DD}$  = 3.6 V. (see Note 8)

| Symbol              | Parameter                                                  | Conditions                                                                                 |                 | Min                 | Тур                 | Max                 | Unit |
|---------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------|---------------------|---------------------|---------------------|------|
| GENERAL             | PERFORMANCES                                               |                                                                                            |                 | 1                   |                     | <u>.</u>            |      |
| V <sub>P</sub>      | Operational Power Supply                                   |                                                                                            |                 | 2.5                 |                     | 5.5                 | V    |
| Fosc                | Oscillator Frequency                                       |                                                                                            |                 | 250                 | 300                 | 350                 | kHz  |
| I <sub>DD</sub>     | Supply current                                             | NCP2823A<br>$V_P = 3.6 \text{ V}$ , No Load<br>NCP2823B<br>$V_P = 3.6 \text{ V}$ , No Load |                 |                     | 1.8                 | 2.4<br>4.6          | mA   |
| I <sub>sd</sub>     | Shutdown current                                           | V <sub>ENL</sub> = V <sub>ENR</sub> = 0 V                                                  |                 |                     | 0.01                | 1                   | μΑ   |
| T <sub>ON</sub>     | Turn ON Time                                               | EN rising edge                                                                             |                 |                     | 7.4                 |                     | ms   |
| T <sub>OFF</sub>    | Turn Off Time                                              | EN falling edge                                                                            |                 |                     | 4                   |                     | ms   |
| $Z_{sd}$            | Class D Output impedance in shutdown mode                  | V <sub>ENL</sub> = 0 V                                                                     |                 |                     | 20                  |                     | kΩ   |
| R <sub>DS(ON)</sub> | Static drain-source on-state resistance of power Mosfets   |                                                                                            |                 |                     | 300                 |                     | mΩ   |
| η                   | Efficiency                                                 | NCP2823A, $V_P$ = 3.6 V, Po = 600 mW, RL = 8 $\Omega$ , F = 1 kHz                          |                 |                     | 92                  |                     | %    |
|                     |                                                            | NCP2823B, $V_P$ = 3.6 V, Po = 1 W, RL = 4 $\Omega$ , F = 1 kHz                             |                 |                     | 90                  |                     |      |
| Av                  | Voltage gain                                               |                                                                                            |                 | <u>285 kΩ</u><br>Ri | <u>300 kΩ</u><br>Ri | <u>315 kΩ</u><br>Ri | V/V  |
| F <sub>LP</sub>     | -3 dB Cut off Frequency of<br>the Built in Low Pass Filter |                                                                                            |                 |                     | 30                  |                     | kHz  |
| T <sub>SD</sub>     | Thermal Shut Down<br>Protection                            |                                                                                            |                 |                     | 150                 |                     | °C   |
| T <sub>SDH</sub>    | Thermal Shut Down<br>Hysteresis                            |                                                                                            |                 |                     | 10                  |                     | °C   |
| V <sub>IH</sub>     | Rising Voltage Input Logic<br>High                         |                                                                                            |                 | 1.2                 | -                   | V <sub>DD</sub>     | ٧    |
| V <sub>IL</sub>     | Falling Voltage Input Logic<br>Low                         |                                                                                            |                 |                     | -                   | 0.4                 | V    |
| R <sub>PLD</sub>    | Pull Down Resistor                                         |                                                                                            |                 |                     | 250                 |                     | kΩ   |
| AUDIO PE            | RFORMANCES                                                 |                                                                                            |                 |                     |                     | •                   |      |
| V <sub>oo</sub>     | Output offset                                              |                                                                                            |                 |                     | 0.3                 |                     | mV   |
| PSRR                | Power supply rejection ratio                               | F = 217 Hz, Input ac grounded                                                              |                 |                     | -77                 |                     | dB   |
|                     |                                                            | F = 1 kHz, Input ac grounded                                                               |                 |                     | -63                 |                     |      |
| SNR                 | Signal to noise ratio                                      | V <sub>P</sub> = 5 V, Pout = 600 mW (A. Weighted)                                          |                 |                     | 97                  |                     | dB   |
| CMRR                | Common mode rejection ratio                                | Input shorted together V <sub>IC</sub> = 1 V <sub>pp</sub> , f = 217 Hz                    |                 |                     | -80                 |                     | dB   |
| Vn                  | Output Voltage noise                                       | Input ac grounded, Av = 0 dB                                                               | No<br>weighting |                     | 35                  |                     | μV   |
|                     |                                                            |                                                                                            | A. Weighted     |                     | 26                  |                     |      |

<sup>8.</sup> Performances guaranteed over the indicated operating temperature range by design and/or characterization, production tested at  $T_J$  =  $T_A$  = 25°C.

**ELECTRICAL CHARACTERISTICS** Min and Max Limits apply for  $T_A$  between  $-40^{\circ}C$  to  $+85^{\circ}C$  and for  $V_{DD}$  between 2.5 V to 5.5 V (Unless otherwise noted). Typical values are referenced to  $T_A = +25^{\circ}C$  and  $V_{DD} = 3.6$  V. (see Note 8)

| Symbol   | Parameter                      | Conditions                                    |               | Min                    | Тур  | Max  | Unit |   |
|----------|--------------------------------|-----------------------------------------------|---------------|------------------------|------|------|------|---|
| AUDIO PE | RFORMANCES                     |                                               |               |                        |      |      |      |   |
| Po       | Output Power                   | NCP2823A<br>RL = 8 Ω<br>F = 1 kHz             | THD+N<br>< 1% | V <sub>P</sub> = 5 V   |      | 1.5  |      | W |
|          |                                |                                               |               | V <sub>P</sub> = 3.6 V |      | 0.7  |      | 1 |
|          |                                |                                               |               | V <sub>P</sub> = 2.5 V |      | 0.22 |      | 1 |
|          |                                |                                               | THD+N         | V <sub>P</sub> = 5 V   |      | 1.8  |      | 1 |
|          |                                |                                               | < 10%         | V <sub>P</sub> = 3.6 V |      | 0.87 |      | 1 |
|          |                                |                                               |               | V <sub>P</sub> = 2.5 V |      | 0.4  |      | 1 |
|          |                                | NCP2823B                                      | THD+N         | V <sub>P</sub> = 5 V   |      | 1.72 |      | 1 |
|          |                                | RL = 4 Ω<br>F = 1 kHz                         |               | V <sub>P</sub> = 3.6 V |      | 1.2  |      | 1 |
|          |                                |                                               |               | V <sub>P</sub> = 2.5 V |      | 0.58 |      | 1 |
|          |                                |                                               | THD+N         | V <sub>P</sub> = 5 V   |      | 3    |      | 1 |
|          |                                |                                               | < 10%         | V <sub>P</sub> = 3.6 V |      | 1.57 |      | 1 |
|          |                                |                                               |               | V <sub>P</sub> = 2.5 V |      | 0.71 |      | 1 |
| THD+N    | Total harmonic distortion plus | V <sub>P</sub> = 3.6 V, Av = 6 dB, Po = 0.5 W |               |                        | 0.1  |      | %    |   |
|          | noise                          | V <sub>P</sub> = 5 V, Av = 6 dB, Po = 1 W     |               |                        | 0.08 |      | 1    |   |

<sup>8.</sup> Performances guaranteed over the indicated operating temperature range by design and/or characterization, production tested at  $T_J = T_A = 25$ °C.

#### TYPICAL OPERATING CHARACTERISTICS





 $R_L = 8 \Omega$ 



10000

 $R_L = 8 \Omega$ 

100000

FREQUENCY (Hz) FREQUENCY (Hz) Figure 8. THD+N vs Frequency  $P_{out}$  = 500 mW, Figure 7. THD+N vs Frequency Pout = 250 mW,

#### TYPICAL OPERATING CHARACTERISTICS



## **TYPICAL OPERATING CHARACTERISTICS**



Figure 15. CMRR vs Frequency vs V<sub>P</sub>

Figure 16. PSRR vs Frequency



Figure 17. PSRR vs Frequency

#### **DETAIL OPERATING DESCRIPTION**

#### **General Description**

The basic structure of the NCP2823A/B is composed of one analog pre-amplifier, a pulse width modulator and an H-bridge CMOS power stage. The first stage is externally configurable with gain-setting resistor Ri and the internal fixed feedback resistor Rf (the closed-loop gain is fixed by the ratios of these resistors). The load is driven differentially through two output stages. The differential PWM output signal is a digital image of the analog audio input signal. The human ear is a band pass filter regarding acoustic waveforms, which the typical cut off values are 20 Hz and 20 kHz. Thus, the user will hear only the amplified audio input signal within the frequency range. The switching frequency and its harmonics are fully filtered. The inductive parasitic element of the loudspeaker helps to guarantee a superior distortion value.

#### **Power Amplifier**

The output PMOS and NMOS transistors of the amplifier have been designed to deliver a maximum output power before clipping. The channel resistance (Ron) of the NMOS and PMOS transistors is typically  $0.3~\Omega$ .

#### **Gain Selection**

The preamplifier stage amplifies the input signal. The gain is fully configurable by external resistors.

The gain setting is given by the following equation:

$$Av = \frac{300 \text{ k}\Omega}{\text{Ri}}$$
 (eq. 1)

#### **Turn On and Turn Off Transitions**

In order to reduce "pop and click" noises during transition, the output power in the load must not be established or cutoff suddenly. When logic high is applied to the Enable pin, the internal biasing voltage rises quickly and, 4 ms later, once the output DC level is around the common mode voltage, the gain is established slowly (5.0 ms). Thus, the total turn on time to get full power to the load is 7.4 ms (typical). The device has the same behavior when it is turned—off by a logic low on the Enable pin. No power is delivered to the load 4 ms after a falling edge on the shutdown pin. Due to the fast turn on and off times, the shutdown signal can be used as a mute signal as well.

#### **Shutdown Function**

The device enters shutdown mode when the Enable signal is low. During the shutdown mode, the DC Shutdown current of the circuit does not exceed 1  $\mu A$ .

The NCP2823A/B has an internal resistor ( $R_{PLD}$  = 250 k $\Omega$ ) connected between GND and Enable. The purpose

of this resistor is to eliminate any unwanted state changes when the Enable pin is floating.

#### 30 kHz Built-in Low Pass Filter

This filter allows connecting directly a DAC or a CODEC to the NCP2823 input without increasing the output noise by mixing frequency with the DAC/CODEC output frequency. Consequently, optimized operation with DACs or CODECs is guaranteed without additional external components.

#### **Power Supply Bypassing**

The NCP2823 requires a correct decoupling of the power supply in order to guarantee the best operation in terms of audio performances. To achieve these performances, it is necessary to place a 4.7  $\mu$ F low ESR ceramic capacitor as close as possible to the PVDD pin in order to reduce high frequency transient spikes due to parasitic inductance (see Layout considerations).

#### Input Capacitors Cin

Thanks to its fully differential architecture the NCP2823 does not require input capacitors. However, it is possible to use input capacitors when the differential source is not biased or in single ended configuration. In this case it is necessary to take into account the corner frequency which can influence the low frequency response of the NCP2823. The following equation will help choose the adequate input capacitor.

$$f_{\rm C} = \frac{1}{2 \cdot \pi \cdot {\rm Ri} \cdot {\rm C}_{\rm in}}$$
 (eq. 2)

#### **Over Current Protection**

This protection allows detecting an over current in the H–Bridge. When the current is higher than 2A for the NCP2823B or 1A for the NCP2823A, the H–Bridge is positioned in high impedance. When the short circuit is removed or the current is lower, the NCP2823 goes back to normal operation. This protection avoids over current due to a bad assembly (Output shorted together, to  $V_{DD}$  or to ground).

#### **Layout Recommendations**

For Efficiency and EMI standpoints, it is strongly recommended to use Power and ground plane in order to reduce parasitic resistance and inductance.

For the same reason, it is recommended to keep the output traces short and well shielded in order to avoid them to act as antenna.

The EMI Level is strongly dependent upon the application. However, ferrite beads placed close to the NCP2823 will reduce EMI radiation when it is needed.

Ferrite value is strongly dependent upon the application.



Figure 18. PCB Layout example

#### **ORDERING INFORMATION**

| Device         | Package                                      | Shipping <sup>†</sup> |
|----------------|----------------------------------------------|-----------------------|
| NCP2823AFCT2G  | WLCSP9<br>(Pb-Free)                          | 3000 / Tape & Reel    |
| NCP2823AFCCT2G | WLCSP9 (Backside Laminate Coating) (Pb-Free) | 3000 / Tape & Reel    |
| NCP2823BFCT1G  | WLCSP9<br>(Pb-Free)                          | 3000 / Tape & Reel    |
| NCP2823BFCT2G  | WLCSP9<br>(Pb-Free)                          | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Demo Board Available:**

NCP2823AGEVB/D and NCP2823BGEVB/D evaluation board configure the device in typical application.





#### 9 PIN FLIP-CHIP 1.45x1.45x0.596 CASE 499AL ISSUE A

**DATE 21 JUN 2022** 







#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSION & IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER PARALLEL TO DATUM C.
- 4. COPLANARITY APPLIES TO THE SPHERICAL CROWNS OF THE SOLDER BALLS.
- 5. DATUM C, THE SEATING PLANE, IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.

| DIM   | MI        | RS    |       |  |  |
|-------|-----------|-------|-------|--|--|
| ויונע | MIN.      | N□M.  | MAX.  |  |  |
| Α     | 0.541     | 0.596 | 0.651 |  |  |
| A1    | 0.206     | 0.236 | 0,266 |  |  |
| A2    | 0.335     | 0.360 | 0.385 |  |  |
| b     | 0.289     | 0.319 | 0.349 |  |  |
| D     | 1.450 BSC |       |       |  |  |
| D1    | 1,000 BSC |       |       |  |  |
| Е     | 1.450 BSC |       |       |  |  |
| E1    | 1.000 BSC |       |       |  |  |
| е     | 0.50 BSC  |       |       |  |  |



# RECOMMENDED MOUNTING FOOTPRINT\*

For additional information on our Pb-Free strategy and soldering details, please download the IDN Semiconductor Soldering and Mounting Techniques Reference Manual, SDLDERRM/D.

# GENERIC MARKING DIAGRAM\*



XXXX = Specific Device Code A = Assembly Location

Y = Year WW = Work Week G or = = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON19548D               | Electronic versions are uncontrolled except when accessed directly from the Docum<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in re |             |
|------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | 9 PIN FLIP-CHIP 1.45x1.45 | 5x0.596                                                                                                                                                            | PAGE 1 OF 1 |

onsemi and ONSemi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales