# SY88343BL

# 3.3V, 3.2 Gbps CML Limiting Post Amplifier with High Gain TTL Loss-of-Signal

#### **Features**

- · Single 3.3V Power Supply
- · DC to 3.2 Gbps Operation
- · Low-Noise CML Data Outputs
- High Gain LOS
- Chatter-Free Open-Collector TTL Loss-of-Signal (LOS) Output with Internal 4.75 kΩ Pull-Up Resistor
- · TTL/EN Input
- Programmable LOS Level Set (LOS<sub>LVL</sub>)
- · Ideal for Multi-Rate Applications
- · Available in a 16-Lead VQFN Package

#### **Applications**

- · APON, BPON, EPON, and GPON
- · Gigabit Ethernet
- · Fibre Channel
- OC-3 and OC-12/24 SONET/SDH
- High-Gain Line Driver and Line Receiver

#### **Markets**

- FTTP
- · Optical Transceivers
- · Datacom/Telecom
- · Low-Gain TIA Interface
- · Long-Reach FOM

# **Typical Application Circuit**

#### **General Description**

The SY88343BL low-power limiting post amplifier is designed for use in fiber-optic receivers. The device connects to typical transimpedance amplifiers (TIAs) that are AC-coupled. The linear signal output from TIAs can contain significant amounts of noise and may vary in amplitude over time. The SY88343BL quantizes these signals and outputs CML-level waveforms.

The SY88343BL operates from a single +3.3V power supply, over temperatures ranging from -40°C to +85°C. With its wide bandwidth and high gain, signals with data rates up to 3.2 Gbps and as small as 5 mV<sub>PP</sub> can be amplified to drive devices with CML inputs or AC-coupled CML/PECL inputs.

The SY88343BL generates a high-gain loss-of-signal (LOS) open-collector TTL output. The LOS function has a high gain input stage for increased sensitivity. A programmable loss-of-signal level set pin (LOS $_{\rm LVL}$ ) sets the sensitivity of the input amplitude detection. LOS asserts high if the input amplitude falls below the threshold set by LOS $_{\rm LVL}$  and de-asserts low otherwise. The enable bar input (/EN) de-asserts the true output signal without removing the input signal. The LOS output can be fed back to the /EN input to maintain output stability under a loss-of-signal condition. Typically, 3.5 dB LOS hysteresis is provided to prevent chattering.



#### 1.0 ELECTRICAL CHARACTERISTICS

#### **Absolute Maximum Ratings †**

| Supply Voltage (V <sub>CC</sub> )  |         |
|------------------------------------|---------|
| input Voltage (DIN, /DIN)          |         |
| Output Current (I <sub>OUT</sub> ) |         |
| Continuous                         | ±50 mA  |
| Surge                              | ±100 mA |
| /EN Voltage                        |         |
| V <sub>REF</sub> Current           |         |
| LOL <sub>LVL</sub> Voltage         |         |
|                                    |         |

# **Operating Ratings ‡**

Supply Voltage (V<sub>CC</sub>) ......+3.0V to +3.6V

**† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability.

**‡ Notice:** The device is not guaranteed to function outside its operating ratings.

Note 1: Devices are ESD sensitive. Handling precautions recommended.

#### DC ELECTRICAL CHARACTERISTICS

**Electrical Characteristics:**  $V_{CC}$  = 3.0V to 3.6V;  $R_L$  = 50 $\Omega$  to  $V_{CC}$ ;  $T_A$  = -40°C to +85°C; typical values at  $V_{CC}$  = 3.3V,  $T_A$  = +25°C.

| Parameter                     | Symbol             | Min.                    | Тур.                   | Max.                   | Units | Conditions     |
|-------------------------------|--------------------|-------------------------|------------------------|------------------------|-------|----------------|
| Power Supply Current          | I <sub>CC</sub>    | _                       | 45                     | 62                     | mA    | No output load |
| LOS <sub>LVL</sub> Voltage    | $V_{LOSLVL}$       | $V_{REF}$               |                        | $V_{CC}$               | >     | _              |
| CML Output HIGH Voltage       | $V_{OH}$           | $V_{CC} - 0.020$        | $V_{CC} - 0.005$       | $V_{CC}$               | >     | _              |
| CML Output LOW Voltage        | $V_{OL}$           | V <sub>CC</sub> – 0.475 | $V_{CC} - 0.4$         | $V_{CC} - 0.350$       | >     | _              |
| Differential Output Offset    | $V_{OFFSET}$       | _                       |                        | ±80                    | mV    | _              |
| Reference Voltage             | $V_{REF}$          | V <sub>CC</sub> – 1.48  | V <sub>CC</sub> – 1.32 | V <sub>CC</sub> – 1.16 | ٧     | _              |
| Input Common Mode Range       | V <sub>IHCMR</sub> | GND + 2.0               |                        | $V_{CC}$               | V     | _              |
| Single-Ended Output Impedance | Z <sub>O</sub>     | 40                      | 50                     | 60                     | Ω     | _              |
| Single-Ended Input Impedance  | Z <sub>I</sub>     | 40                      | 50                     | 60                     | Ω     | _              |

#### TTL DC ELECTRICAL CHARACTERISTICS

**Electrical Characteristics:**  $V_{CC}$  = 3.0V to 3.6V;  $T_A$  = -40°C to +85°C.

| Parameter              | Symbol          | Min. | Тур. | Max. | Units | Conditions                                           |
|------------------------|-----------------|------|------|------|-------|------------------------------------------------------|
| /EN Input HIGH Voltage | V <sub>IH</sub> | 2.0  | _    | _    | V     | _                                                    |
| /EN Input LOW Voltage  | $V_{IL}$        |      |      | 0.8  | V     | _                                                    |
| /EN Input HICH Current | I <sub>IH</sub> | _    | _    | 20   | μA    | V <sub>IN</sub> = 2.7V                               |
| /EN Input HIGH Current |                 | _    | _    | 100  | μA    | $V_{IN} = V_{CC}$                                    |
| /EN Input LOW Current  | I <sub>IL</sub> | -0.3 |      |      | mA    | V <sub>IN</sub> = 0.5V                               |
| LOS Output HIGH Level  |                 | 2.4  |      | _    | V     | V <sub>CC</sub> ≥ 3.3V, I <sub>OH-MAX</sub> < 160 μA |
| LOS Output HIGH Level  | V <sub>OH</sub> | 2.0  | _    | _    | V     | V <sub>CC</sub> < 3.3V, I <sub>OH-MAX</sub> < 160 μA |
| LOS Output LOW Level   | V <sub>OL</sub> | _    | _    | 0.5  | V     | I <sub>OL</sub> = +2 mA                              |

#### **AC ELECTRICAL CHARACTERISTICS**

**Electrical Characteristics:**  $V_{CC} = 3.0V$  to 3.6V;  $T_A = -40$ °C to +85°C.

| Parameter                             | Symbol                         | Min. | Тур. | Max. | Units             | Conditions                                         |
|---------------------------------------|--------------------------------|------|------|------|-------------------|----------------------------------------------------|
| Output Rise/Fall Time<br>(20% to 80%) | t <sub>r</sub> /t <sub>f</sub> |      | 60   | 120  | ps                | Note 1                                             |
| Deterministic Jitter                  | 4                              | _    | 15   | _    | ps <sub>PP</sub>  | Note 2                                             |
| Random Jitter                         | t <sub>JITTER</sub>            |      | 5    |      | ps <sub>RMS</sub> | Note 3                                             |
| Differential Input Voltage Swing      | $V_{ID}$                       | 5    |      | 1800 | $mV_{PP}$         | Figure 4-2                                         |
| Differential Output Voltage Swing     | V <sub>OD</sub>                | 700  | 800  | 950  | $mV_{PP}$         | V <sub>ID</sub> ≥ 12 mV <sub>PP</sub> , Figure 4-2 |
| LOS Release Time                      | t <sub>OFF</sub>               |      | 2    | 10   | μs                | _                                                  |
| LOS Assert Time                       | t <sub>ON</sub>                |      | 2    | 10   | μs                |                                                    |
| Low LOS De-assert Level               | LOS <sub>DL</sub>              | _    | 4.8  | _    | $mV_{PP}$         | $R_{LOSLVL}$ = 15 k $\Omega$ , Note 5              |
| Low LOS Assert Level                  | LOS <sub>AL</sub>              | _    | 3.1  | _    | $mV_{PP}$         | $R_{LOSLVL}$ = 15 k $\Omega$ , Note 5              |
| Low LOS Hysteresis                    | HYS <sub>L</sub>               |      | 3.8  |      | dB                | $R_{LOSLVL}$ = 15 k $\Omega$ , Note 4              |
| Medium LOS De-assert Level            | LOS <sub>DM</sub>              | _    | 7.5  | 11   | $mV_{PP}$         | $R_{LOSLVL} = 5 k\Omega$ , Note 5                  |
| Medium LOS Assert Level               | LOS <sub>AM</sub>              | 3    | 5.2  | _    | $mV_{PP}$         | $R_{LOSLVL} = 5 k\Omega$ , Note 5                  |
| LOS Hysteresis                        | HYS <sub>M</sub>               | 2    | 3.2  | 4.5  | dB                | $R_{LOSLVL} = 5 k\Omega$ , Note 4                  |
| High LOS De-assert Level              | LOS <sub>DH</sub>              | _    | 18   | 23   | $mV_{PP}$         | $R_{LOSLVL} = 100\Omega$ , Note 5                  |
| High LOS Assert Level                 | LOS <sub>AH</sub>              | 8    | 12   | _    | $mV_{PP}$         | $R_{LOSLVL} = 100\Omega$ , Note 5                  |
| High LOS Hysteresis                   | HYS <sub>H</sub>               | 2    | 3.5  | 4.5  | dB                | R <sub>LOSLVL</sub> = 100Ω, Note 4                 |
| 3 dB Bandwidth                        | B <sub>-3dB</sub>              | _    | 2    | _    | GHz               | _                                                  |
| Differential Voltage Gain             | A <sub>V(DIFF)</sub>           | 32   | 38   |      | dB                | _                                                  |
| Single-Ended Small-Signal Gain        | S <sub>21</sub>                | 26   | 32   | _    | dB                | _                                                  |

- Note 1: Amplifier in limiting mode. Input is a 200 MHz square wave.
  - 2: Deterministic jitter measured using 3.2 Gbps K28.5 pattern,  $V_{ID}$  = 10 m $V_{PP}$ .
  - 3: Random jitter measured using 3.2 Gbps K28.7 pattern,  $V_{ID}$  = 10 m $V_{PP}$ .
  - **4:** This specification defines electrical hysteresis as 20log (LOS De-assert/LOS Assert). The ratio between optical hysteresis and electrical hysteresis is found to vary between 1.5 and 2, depending upon the level of received optical power and ROSA characteristics. Based upon that ratio, the optical hysteresis corresponding to the electrical hysteresis range 2 dB to 4.5 dB, shown in the AC characteristics table, will be 1 dB to 3 dB Optical Hysteresis.
  - **5:** See Figure 2-1 for a graph showing how to choose a particular R<sub>LOSLVL</sub> for a particular LOS assert and its associated de-assert amplitude.

# SY88343BL

# **TEMPERATURE SPECIFICATIONS (Note 1)**

| Parameters                      | Sym.           | Min.            | Тур. | Max. | Units | Conditions         |  |  |  |  |
|---------------------------------|----------------|-----------------|------|------|-------|--------------------|--|--|--|--|
| Temperature Ranges              |                |                 |      |      |       |                    |  |  |  |  |
| Ambient Temperature             | T <sub>A</sub> | <del>-4</del> 0 | _    | +85  | °C    | _                  |  |  |  |  |
| Lead Temperature                | _              | _               | _    | +260 | °C    | Soldering, 10 sec. |  |  |  |  |
| Storage Temperature             | T <sub>S</sub> | -65             | _    | +150 | °C    | _                  |  |  |  |  |
| Package Thermal Resistance      |                |                 |      |      |       |                    |  |  |  |  |
| Thermal Resistance, VQFN 16-Ld, | $\theta_{JA}$  | _               | 61   | _    | °C/W  | _                  |  |  |  |  |
| Note 2                          | ΨЈВ            | _               | 38   | _    | °C/W  | _                  |  |  |  |  |

- Note 1: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum +85°C rating. Sustained junction temperatures above +85°C can impact the device reliability.
  - 2: Thermal performance assumes the use of a 4-layer PCB. Exposed pad must be soldered (or equivalent) to the device's most negative potential on the PCB.

# 2.0 TYPICAL PERFORMANCE CURVES

Note:

The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.



**FIGURE 2-1:**  $V_{ID}$  to Assert/De-Assert LOS vs.  $R_{LOSLVL}$ .



FIGURE 2-2: LOS Hysteresis vs. R<sub>LOSLVL</sub>.

# 3.0 PIN DESCRIPTIONS

# **Package Type**



The descriptions of the pins are listed in Table 3-1.

TABLE 3-1: PIN FUNCTION TABLE

| Pin Number   | Pin Name            | Туре                                                                           | Description                                                                                                                                                                                 |
|--------------|---------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15           | /EN                 | TTL Input:<br>Default is high                                                  | /Enable: This input enables the outputs when it is LOW. Note that this input is internally connected to a 25 k $\Omega$ pull-up resistor and will default to logic HIGH state if left open. |
| 1            | DIN                 | Data Input                                                                     | True data input.                                                                                                                                                                            |
| 4            | /DIN                | Data Input                                                                     | Complementary data input.                                                                                                                                                                   |
| 6            | VREF                | _                                                                              | Reference Voltage: Bypass with 0.01 µF low ESR capacitor from VREF to VCC to stabilize LOS <sub>LVL</sub> and V <sub>REF</sub> .                                                            |
| 14           | LOSLVL              | Input                                                                          | Loss-of-Signal Level Set: A resistor from this pin to V <sub>CC</sub> sets the threshold for the data input amplitude at which the LOS output will be asserted.                             |
| 2, 3, 10, 11 | GND,<br>Exposed Pad | Ground                                                                         | Device ground. Exposed pad must be connected to PCB ground plane.                                                                                                                           |
| 7            | LOS                 | Open Collector<br>TTL Output with<br>internal 4.75 kΩ<br>pull-down<br>resistor | Loss-of-Signal: Asserts high when the data input amplitude falls below the threshold set by LOS <sub>LVL</sub> .                                                                            |
| 9            | /DOUT               | CML Output                                                                     | Complementary data output.                                                                                                                                                                  |
| 12           | DOUT                | CML Output                                                                     | True data output.                                                                                                                                                                           |
| 5, 8, 13, 16 | VCC                 | Power Supply                                                                   | Positive power supply.                                                                                                                                                                      |

#### 4.0 FUNCTIONAL DESCRIPTION

#### **Functional Block Diagram**



The SY88343BL low-power limiting post amplifier operates from a single +3.3V power supply, over temperatures from –40°C to +85°C. Signals with data rates up to 3.2 Gbps and as small as 5 mV $_{PP}$  can be amplified. Figure 4-1 shows the allowed input voltage swing. The SY88343BL generates a LOS output allowing feedback to /EN for output stability. LOS $_{LVL}$  sets the sensitivity of the input amplitude detection.

#### 4.1 Input Amplifier Buffer

Figure 4-2 shows a simplified schematic of the input stage. The high-sensitivity of the input amplifier allows signals as small as  $5\,\mathrm{mV_{PP}}$  to be detected and amplified. The input amplifier also allows input signals as large as  $1800\,\mathrm{mV_{PP}}$ . Input signals are linearly amplified with a typical  $38\,\mathrm{dB}$  differential voltage gain. Because it is a limiting amplifier, this device outputs typically  $800\,\mathrm{mV_{PP}}$  voltage-limited waveforms for input signals greater than  $12\,\mathrm{mV_{PP}}$ . Applications that require the SY88343BL to operate with high gain should have the upstream TIA placed as close as possible to the device's input pins. This ensures the best performance of the device.

#### 4.2 Output Buffer

The SY88343BL's CML output buffer is designed to drive  $50\Omega$  lines. The output buffer requires appropriate termination for proper operation. An external  $50\Omega$  resistor to  $V_{CC}$  for each output pin provides this. Figure 4-4 shows a simplified schematic of the output stage.

#### 4.3 Loss-of-Signal

The SY88343BL generates a chatter-free LOS open-collector TTL output with an internal 4.75 k $\Omega$  pull-up resistor, as shown in Figure 4-3. LOS is used to determine that the input amplitude is large enough to be considered a valid input. LOS asserts high if the input amplitude falls below the threshold sets by LOS<sub>LVL</sub> and de-asserts low otherwise. LOS can be fed back to the enable bar (/EN) input to maintain output stability under a loss-of-signal condition. /EN de-asserts the true output signal without removing the input signals. Typical, 3.5 dB LOS hysteresis is provided to prevent chattering.

#### 4.4 Loss-of-Signal Level Set

Programmable LOS level-set pin (LOS<sub>LVL</sub>) sets the threshold of the input amplitude detection. Connecting an external resistor between  $V_{CC}$  and LOS<sub>LVL</sub> sets the voltage at LOS<sub>LVL</sub>. This voltage ranges from  $V_{CC}$  to  $V_{REF}$ . The external resistor creates a voltage divider between  $V_{CC}$  and  $V_{REF}$ , as shown in Figure 4-5.

#### 4.5 Hysteresis

The SY88343BL provides typically 3.5 dB LOS electrical hysteresis. By definition, a power ratio measured in dB is 10log (power ratio). Power is calculated as  $V_{\rm IN}^2/R$  for an electrical signal. Hence, the same ratio can be stated as 20log (voltage ratio). While in linear mode, the electrical voltage input changes linearly with the optical power and therefore, the ratios change linearly. Thus, the optical hysteresis in dB is half the electrical hysteresis in dB given in the data sheet. Because the SY88343BL is an electrical device, this data sheet refers to hysteresis in electrical terms. With 3.5 dB LOS hysteresis, a voltage factor of 1.5 is required to assert or de-assert LOS.



FIGURE 4-1:  $V_{IS}$  and  $V_{ID}$ .



FIGURE 4-2: Input Structure.



FIGURE 4-3: LOS Output Structure.



FIGURE 4-4: Output Structure.



FIGURE 4-5: LOS<sub>LVL</sub> Setting Circuit.

#### 5.0 PACKAGING INFORMATION

# 5.1 Package Marking Information

16-Lead VQFN\*



#### Example



**Legend:** XX...X Product code or customer-specific information

Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week '01')

NNN Alphanumeric traceability code

(e3) Pb-free JEDEC® designator for Matte Tin (Sn)

This package is Pb-free. The Pb-free JEDEC designator ((e3)) can be found on the outer packaging for this package.

•, ▲, ▼ Pin one index is identified by a dot, delta up, or delta down (triangle mark).

**Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. Package may or may not include the corporate logo.

Underbar (\_) and/or Overbar (\_) symbol may not be to scale.

#### 16-Lead VQFN Package Outline and Recommended Land Pattern



# 16-Lead Very Thin Plastic Quad Flat, No Lead Package (NCA) - 3x3x1.0 mm Body [VQFN] With 1.55 mm Exposed Pad

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                         | Units  | MILLIMETERS   |          |      |  |
|-------------------------|--------|---------------|----------|------|--|
| Dimension               | Limits | MIN           | NOM      | MAX  |  |
| Number of Terminals     | N      |               | 16       |      |  |
| Pitch                   | е      |               | 0.50 BSC |      |  |
| Overall Height          | Α      | 0.80          | 0.90     | 1.00 |  |
| Standoff                | A1     | 0.00          | 0.02     | 0.05 |  |
| Terminal Thickness      | A3     | 0.203 REF     |          |      |  |
| Overall Length          | D      | 3.00 BSC      |          |      |  |
| Exposed Pad Length      | D2     | 1.50 1.55 1.6 |          |      |  |
| Overall Width           | Е      | 3.00 BSC      |          |      |  |
| Exposed Pad Width       | E2     | 1.50          | 1.55     | 1.60 |  |
| Terminal Width          | b      | 0.18          | 0.23     | 0.28 |  |
| Terminal Length         | L      | 0.35          | 0.40     | 0.45 |  |
| Terminal-to-Exposed-Pad | K      | 0.33 REF      |          |      |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. Package is saw singulated
- 3. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-1103-NCA Rev B Sheet 2 of 2

# 16-Lead Very Thin Plastic Quad Flat, No Lead Package (NCA) - 3x3x1.0 mm Body [VQFN] With 1.55 mm Exposed Pad

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### RECOMMENDED LAND PATTERN

|                                  | MILLIMETERS |      |          |      |
|----------------------------------|-------------|------|----------|------|
| Dimension                        | Limits      | MIN  | NOM      | MAX  |
| Contact Pitch                    | Е           |      | 0.50 BSC |      |
| Center Pad Width                 | X2          |      |          | 1.60 |
| Center Pad Length                | Y2          |      |          | 1.60 |
| Contact Pad Spacing              | C1          |      | 2.90     |      |
| Contact Pad Spacing              | C2          |      | 2.90     |      |
| Contact Pad Width (Xnn)          | X1          |      |          | 0.25 |
| Contact Pad Length (Xnn)         | Y1          |      |          | 0.85 |
| Contact Pad to Center Pad (Xnn)  | G1          | 0.23 |          |      |
| Contact Pad to Contact Pad (Xnn) | G2          | 0.25 |          |      |
| Thermal Via Diameter             | V           |      | 0.30     |      |
| Thermal Via Pitch                | EV          |      | 1.00     |      |

## Notes:

- Dimensioning and tolerancing per ASME Y14.5M
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
- 2. For best soldering results, thermal vias, if used, should be filled or tented to avoid solder loss during reflow process

Microchip Technology Drawing C04-3103-NCA Rev B

# **APPENDIX A: REVISION HISTORY**

# **Revision A (November 2021)**

- Converted Micrel document SY88343BL to Microchip data sheet DS20006622A.
- Minor text changes throughout.

| S | <b>/</b> 2 | 21 | 24  | 3 | R |   |
|---|------------|----|-----|---|---|---|
| v | ıv         | U  | , 7 | J | u | _ |

NOTES:

# PRODUCT IDENTIFICATION SYSTEM

To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office.

| PART No.              | <u>x</u>          | <u>x</u>               | <u>x</u>                                          | - <u>XX</u> | Example         | es:            |                                                                                                                   |  |
|-----------------------|-------------------|------------------------|---------------------------------------------------|-------------|-----------------|----------------|-------------------------------------------------------------------------------------------------------------------|--|
| Device                | Supply<br>Voltage | Package                | Temperature<br>Range                              | Media Type  | a) SY88343BLMG: |                | SY88343B, 3.3V Supply Voltage, 16-Lead 3x3 VQFN, -40°C to +85°C Temp. Range                                       |  |
| Device:               | SY88343E          |                        | CML Limiting Post <i>i</i><br>n TTL Loss-of-Signa |             | b) SY88         | 343BLMG-TR:    | 100/Tube<br>SY88343B, 3.3V Supply Voltage, 16-Lead 3x3 VQFN,                                                      |  |
| Supply Voltage:       | L =               | 3.3V                   |                                                   |             |                 |                | -40°C to +85°C Temp. Range, 1,000/Reel                                                                            |  |
| Package:              | M =               | 16-Lead 3 mm           | x 3 mm VQFN                                       |             | Note 1:         |                | identifier only appears in the imber description. This identifier is                                              |  |
| Temperature<br>Range: | G =               | –40°C to +85°C         | :                                                 |             |                 | the device pac | ng purposes and is not printed on<br>kage. Check with your Microchip<br>r package availability with the<br>option |  |
| Media Type:           | ` ,               | 100/Tube<br>1,000/Reel |                                                   |             |                 | .aps and reor  | <b>GP.10</b>                                                                                                      |  |

| SY                 | <b>'</b> 8 | 8 | 3 | 43 | R |   |
|--------------------|------------|---|---|----|---|---|
| $oldsymbol{\circ}$ | V          | v | v | ТУ |   | _ |

NOTES:

#### Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip product is strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not
  mean that we are guaranteeing the product is "unbreakable". Code protection is constantly evolving. Microchip is committed to
  continuously improving the code protection features of our products.

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">https://www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

For information regarding Microchip's Quality Management Systems, please visit www.microchip.com/quality.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Adaptec, AnyRate, AVR, AVR logo, AVR Freaks, BesTime, BitCloud, CryptoMemory, CryptoRF, dsPIC, flexPWR, HELDO, IGLOO, JukeBlox, KeeLoq, Kleer, LANCheck, LinkMD, maXStylus, maXTouch, MediaLB, megaAVR, Microsemi, Microsemi logo, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, PolarFire, Prochip Designer, QTouch, SAM-BA, SenGenuity, SpyNIC, SST, SST Logo, SuperFlash, Symmetricom, SyncServer, Tachyon, TimeSource, tinyAVR, UNI/O, Vectron, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AgileSwitch, APT, ClockWorks, The Embedded Control Solutions Company, EtherSynch, Flashtec, Hyper Speed Control, HyperLight Load, IntelliMOS, Libero, motorBench, mTouch, Powermite 3, Precision Edge, ProASIC, ProASIC Plus, ProASIC Plus logo, Quiet-Wire, SmartFusion, SyncWorld, Temux, TimeCesium, TimeHub, TimePictra, TimeProvider, TrueTime, WinPath, and ZL are registered trademarks of Microchip Technology Incorporated in the LLS A

Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, AnyIn, AnyOut, Augmented Switching, BlueSky, BodyCom, CodeGuard, CryptoAuthentication, CryptoAutomotive, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, Espresso T1S, EtherGREEN, GridTime, IdealBridge, In-Circuit Serial Programming, ICSP, INICnet, Intelligent Paralleling, Inter-Chip Connectivity, JitterBlocker, Knob-on-Display, maxCrypto, maxView, memBrain, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, NVM Express, NVMe, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PowerSmart, PureSilicon, QMatrix, REAL ICE, Ripple Blocker, RTAX, RTG4, SAM-ICE, Serial Quad I/O, simpleMAP, SimpliPHY, SmartBuffer, SmartHLS, SMART-I.S., storClad, SQI, SuperSwitcher, SuperSwitcher II, Switchtec, SynchroPHY, Total Endurance, TSHARC, USBCheck, VariSense, VectorBlox, VeriPHY, ViewSpan, WiperLock, XpressConnect, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

The Adaptec logo, Frequency on Demand, Silicon Storage Technology, Symmcom, and Trusted Time are registered trademarks of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2021, Microchip Technology Incorporated and its subsidiaries.

All Rights Reserved.

ISBN: 978-1-5224-9302-0



# Worldwide Sales and Service

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614

Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Fax: 317-773-5453 Tel: 317-536-2380 Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800

**Raleigh, NC** Tel: 919-844-7510

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110 Tel: 408-436-4270

**Canada - Toronto** Tel: 905-695-1980 Fax: 905-695-2078

#### ASIA/PACIFIC

Australia - Sydney Tel: 61-2-9868-6733

**China - Beijing** Tel: 86-10-8569-7000

**China - Chengdu** Tel: 86-28-8665-5511

**China - Chongqing** Tel: 86-23-8980-9588

**China - Dongguan** Tel: 86-769-8702-9880

**China - Guangzhou** Tel: 86-20-8755-8029

China - Hangzhou Tel: 86-571-8792-8115

China - Hong Kong SAR Tel: 852-2943-5100

China - Nanjing Tel: 86-25-8473-2460

China - Qingdao Tel: 86-532-8502-7355

China - Shanghai Tel: 86-21-3326-8000

**China - Shenyang** Tel: 86-24-2334-2829

China - Shenzhen Tel: 86-755-8864-2200

China - Suzhou Tel: 86-186-6233-1526

**China - Wuhan** Tel: 86-27-5980-5300

China - Xian Tel: 86-29-8833-7252

China - Xiamen
Tel: 86-592-2388138

**China - Zhuhai** Tel: 86-756-3210040

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

India - New Delhi Tel: 91-11-4160-8631

India - Pune Tel: 91-20-4121-0141

**Japan - Osaka** Tel: 81-6-6152-7160

Japan - Tokyo

Tel: 81-3-6880- 3770 Korea - Daegu

Tel: 82-53-744-4301

Korea - Seoul Tel: 82-2-554-7200

Malaysia - Kuala Lumpur Tel: 60-3-7651-7906

Malaysia - Penang Tel: 60-4-227-8870

Philippines - Manila Tel: 63-2-634-9065

**Singapore** Tel: 65-6334-8870

**Taiwan - Hsin Chu** Tel: 886-3-577-8366

Taiwan - Kaohsiung Tel: 886-7-213-7830

**Taiwan - Taipei** Tel: 886-2-2508-8600

Thailand - Bangkok Tel: 66-2-694-1351

Vietnam - Ho Chi Minh Tel: 84-28-5448-2100

#### **EUROPE**

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4485-5910 Fax: 45-4485-2829

Finland - Espoo Tel: 358-9-4520-820

France - Paris
Tel: 33-1-69-53-63-20
Fax: 33-1-69-30-90-79

Germany - Garching Tel: 49-8931-9700

**Germany - Haan** Tel: 49-2129-3766400

Germany - Heilbronn Tel: 49-7131-72400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Rosenheim Tel: 49-8031-354-560

Israel - Ra'anana Tel: 972-9-744-7705

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Padova Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Norway - Trondheim Tel: 47-7288-4388

**Poland - Warsaw** Tel: 48-22-3325737

**Romania - Bucharest** Tel: 40-21-407-87-50

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**Sweden - Gothenberg** Tel: 46-31-704-60-40

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820