

User's Guide SBAU176A-August 2010-Revised May 2011

# ADS833xEVM User's Guide



#### ADS833xEVM

This user's guide describes the characteristics, operation, and use of the ADS833xEVM. This evaluation model (EVM) is an evaluation board for the <u>ADS8331</u> and the <u>ADS8332</u>, a high-performance, 16-bit, fouror eight-channel, successive approximation register (SAR) analog-to-digital converter (ADC). The EVM allows evaluation of all aspects of the ADS8331 and ADS8332. Complete circuit descriptions, schematic diagrams, and bills of material are included in this document.

The following related documents are available for download through the Texas Instruments web site at <a href="http://www.ti.com">http://www.ti.com</a>.

| Related Documentation |                   |  |  |  |
|-----------------------|-------------------|--|--|--|
| Device                | Literature Number |  |  |  |
| ADS8331               | SBAS363           |  |  |  |
| ADS8332               | SBAS363           |  |  |  |
| <u>REF5040</u>        | SBOS410           |  |  |  |
| <u>OPA350</u>         | SBOS099           |  |  |  |
| TL750L05              | SLVS017           |  |  |  |

I<sup>2</sup>C is a trademark of NXP Semiconductors. All other trademarks are the property of their respective owners.

#### Contents

|   | EVM Overview          |   |
|---|-----------------------|---|
|   | Analog Interface      |   |
|   | Digital Interface     |   |
|   | Power Supplies        |   |
| 5 | Voltage Reference     | 5 |
|   | Clock Source          |   |
|   | EVM Operation         |   |
| 8 | Schematics and Layout | 8 |

#### List of Figures

| 1 | ADS833xEVM                          | 3  |
|---|-------------------------------------|----|
| 2 | ADS833xEVM Default Jumper Locations | 6  |
| 3 | ADS833xEVM: Top Layer               | 10 |
| 4 | ADS833xEVM: Bottom Laver            | 10 |

#### List of Tables

| J1: Analog Interface Pinout          | 3                                                                                               |
|--------------------------------------|-------------------------------------------------------------------------------------------------|
| J2: Serial Interface Pins            | 4                                                                                               |
| J3 Configuration: Power-Supply Input | 5                                                                                               |
| List of Configured Jumpers           | 7                                                                                               |
| Bill of Materials                    | 8                                                                                               |
|                                      | J2: Serial Interface Pins<br>J3 Configuration: Power-Supply Input<br>List of Configured Jumpers |

# 1 EVM Overview

# 1.1 Features

#### ADS833xEVM:

- Contains all support circuitry needed for the ADS8331 or ADS8332
- · Voltage reference options: external or onboard
- · Master clock options: Internal oscillator or external clock source
- · Onboard buffer circuit to drive ADC inputs
- Compatible with the TI Modular EVM System

Throughout this document, the abbreviation *EVM* and the term *evaluation module* are synonymous with the ADS833xEVM. The abbreviations *ADS833x* or *ADS8331/2* refer to the ADS8331 and ADS8332, unless otherwise indicated.



# 1.2 Introduction

The ADS833xEVM, shown in Figure 1, is an evaluation module built to the TI Modular EVM System specification. It can be connected to any modular EVM system interface card.

Note that the ADS833xEVM has no microprocessor and cannot run software. To connect it to a computer, some type of interface is required.



Figure 1. ADS833xEVM

# 2 Analog Interface

For maximum flexibility, the ADS833xEVM is designed for easy interfacing to multiple analog sources. Samtec part numbers SSW-110-22-F-D-VS-K and TSM-110-01-T-DV-P provide a convenient 10-pin, dual-row, header/socket combination at J1. This header/socket provides access to the analog input pins of the ADS8331/32. Consult Samtec at <u>http://www.samtec.com</u> or call 1-800-SAMTEC-9 for a variety of mating connector options.

The input pins on the ADS833xEVM are directly connected to the part, with no filtering or protection. It is important that appropriate caution is taken when handling the pins. Table 1 summarizes the pinouts for analog interface J1.

| Pin Number             | Signal                                    | Description                                |
|------------------------|-------------------------------------------|--------------------------------------------|
| J1.1 - J1.19 (odd) GND | Analog ground connections                 |                                            |
| J1.2                   | INO                                       | IN0 analog input                           |
| J1.4                   | IN1                                       | IN1 analog input                           |
| J1.6                   | IN2                                       | IN2 analog input                           |
| J1.8                   | IN3                                       | IN3 analog input                           |
| J1.10                  | NC/IN4                                    | IN4 analog input (ADS8332 only)            |
| J1.12                  | NC/IN5                                    | IN5 analog input (ADS8332 only)            |
| J1.14                  | NC/IN6                                    | IN6 analog input (ADS8332 only)            |
| J1.16                  | 16 NC/IN7 IN7 analog input (ADS8332 only) |                                            |
| J1.18                  | GND                                       | Analog ground connection                   |
| J1.20                  | REF+                                      | External reference source input (positive) |

| Table 1. | J1:  | Analog | Interface | Pinout |
|----------|------|--------|-----------|--------|
|          | •••• | Analog | michaoc   | i mout |

3

Analog Interface

# 3 Digital Interface

# 3.1 Serial Data Interface

The ADS833xEVM is designed to easily interface with multiple control platforms. Samtec part numbers SSW-110-22-F-D-VS-K and TSM-110-01-T-DV-P provide a convenient 10-pin, dual-row, header/socket combination at J5. This header/socket provides access to the digital control and serial data pins of the ADC. Consult Samtec at <a href="http://www.samtec.com">http://www.samtec.com</a> or call 1-800-SAMTEC-9 for a variety of mating connector options. Table 2 describes the J2 serial interface pins.

| Pin No. | Pin Name | Signal Name | I/O Type | Pull-Up | Function                                          |
|---------|----------|-------------|----------|---------|---------------------------------------------------|
| J2.1    | CNTL     | CS/FS       | In       | None    | CS/FS signal (see jumper JP4)                     |
| J2.2    | GPIO0    | Unused      | _        | —       |                                                   |
| J2.3    | CLKX     | SCLK        | In       | None    | ADS833x SPI clock                                 |
| J2.4    | DGND     | DGND        | In/Out   | None    | Digital ground                                    |
| J2.5    | CLKR     | SCLK        | In       | None    | ADS833x SPI clock                                 |
| J2.6    | GPIO1    | Unused      | —        | —       |                                                   |
| J2.7    | FSX      | CS/FS       | In       | None    | CS/FS signal (see jumper JP4)                     |
| J2.8    | GPIO2    | Unused      | _        | _       |                                                   |
| J2.9    | FSR      | CS/FS       | In       | None    | CS/FS signal (see jumper JP4)                     |
| J2.10   | DGND     | DGND        | In/Out   | None    | Digital ground                                    |
| J2.11   | DX       | DIN         | In       | None    | ADS833x SPI data in                               |
| J2.12   | GPIO3    | Unused      | —        | —       |                                                   |
| J2.13   | DR       | DOUT        | Out      | None    | ADS833x SPI data out                              |
| J2.14   | GPIO4    | Unused      | —        | —       |                                                   |
| J2.15   | ĪNT      | EOC/INT/CDI | In/Out   | None    | Status output/<br>Daisy-chain input               |
| J2.16   | SCL      | SCL         | In/Out   | High    | I <sup>2</sup> C <sup>™</sup> clock for<br>EEPROM |
| J2.17   | TOUT     | CONVST      | In       | High    | Convert start signal                              |
| J2.18   | DGND     | DGND        | In/Out   | None    | Digital ground                                    |
| J2.19   | GPIO5    | RESET       | In       | High    | Reset signal, active lov                          |
| J2.20   | SDA      | SDA         | In/Out   | High    | I <sup>2</sup> C data for EEPROM                  |

| Table 2. J2: Serial Interface F |
|---------------------------------|
|---------------------------------|

Note that many of the pins on J2 are connected directly to the ADS8331/32. Some of the control signals on the EVM may have weak pull-up resistors to provide default settings for the pins. See the <u>ADS8331</u> and <u>ADS8332</u> product data sheet for complete details on these pins.



#### 4 **Power Supplies**

J3 is the power-supply input connector. Table 3 lists the configuration details for J3. Analog inputs to the ADC can be applied directly to the device (see *Analog Input*). An additional bipolar supply is needed to power the bipolar amplifiers. For optimum noise performance, the external supplies (+VA and –VA) should be used.

| Pin No. | Pin Name | Function             | Required     |
|---------|----------|----------------------|--------------|
| J3.1    | +VA      | +10V to +15V         | Yes          |
| J3.2    | –VA      | -10V to -15V         | Yes          |
| J3.3    | +5VA     | +5V analog supply    | No           |
| J3.4    | –5VA     | -5V analog supply    | No           |
| J3.5    | DGND     | Digital ground input | Yes          |
| J3.6    | AGND     | Analog ground input  | Yes          |
| J3.7    | +1.8VD   | 1.8V digital supply  | No           |
| J3.8    | VD1      | Unused               | No           |
| J3.9    | +3.3VD   | 3.3V digital supply  | Yes/Optional |
| J3.10   | +5VD     | +5V                  | Yes/Optional |

Table 3. J3 Configuration: Power-Supply Input

The ADS833xEVM board requires several power supplies in order to power all of the installed components. The onboard <u>OPA211</u> drives the ADC input. In order to have the full common-mode input range of 0V to 4.096V, the OPA211 requires ±10V power supplies. The +10V power supply is also used to power the <u>REF5040</u> and <u>TL750L05</u> +5V regulator. The +5V derived from the low-dropout regulator (LDO) powers the +VA analog voltage source for the ADS833x and the OPA350, which drives the reference input.

The benefit of using a regulator to create +5V ensures that the ADC and OPA350 are powered at the same time as the input drive circuitry. Otherwise, applying power to the OPA211 and attempting to drive the ADC inputs before powering on the ADS833x could cause potential damage or cause the ADC to power up in an unknown state.

The digital voltage supply for the ADS833x is controlled by jumper JP7. By default, the jumper is in the 1-2 position, set to use the +5VD to power the ADC VBD supply. The +3.3VD supply is also an option.

# 5 Voltage Reference

The ADS833xEVM comes with an onboard Texas Instruments' REF5040. The reference voltage signal can either be connected directly to the ADS8331/32 or filtered through a OPA350 unity gain buffer before connection to the ADC. Jumpers JP5 and JP12 control whether the reference voltage signal is routed through the OPA350 buffer or connected directly to the ADC.

It is recommended that the power supply be turned off while setting the jumper settings to control whether or not the reference buffer is enabled. Doing so will verify that the EVM is not damaged as the OPA350 is switched in or out. If you are unable to turn off the power, care **must** be taken with regard to the order that JP5 and JP12 are changed when changing from the OPA350 buffer. When bypassing the OPA350, make sure that the JP12 jumper is removed first, before the JP5 jumper is moved to the 2-3 position. This procedure ensures that the reference signal is not driven from two different places.

The ADS833xEVM board is designed to either use the onboard 4.096V reference from the REF5040 or an external source that can be connected to header J1. Jumper J6 is used to select the ADC reference source.

# 6 Clock Source

The clock for the ADS8331/32 can come from one of two sources: the ADC internal oscillator or externally using the SCLK (SCLK/2). Pin J2.3 is used for the SCLK input.



#### 7 EVM Operation

This section provides information on the analog input, digital control, and general operating conditions of the ADS833xEVM.

# 7.1 Analog Input

The four inputs from the ADS8331 (or eight inputs from the ADS8332) are routed directly from the ADC to header J1 on the EVM board. On the printed circuit board (PCB), there is the option to install a first-order RC filter on any of the channels. Each channel currently has installed 0 $\Omega$  resistors in series and pads to install a capacitor (left open by default). Simply replacing the 0 $\Omega$  resistor and installing a capacitor creates a low-pass filter. Note that each of these analog inputs are referenced to the analog ground of the EVM board.

The ADS833xEVM also has the option to use an onboard signal conditioning filter between the mux and ADC input. Using signal conditioning here helps to minimize the cost of a design by allowing the user to drive all eight of the analog input channels using a single op amp. In the EVM design, the OPA211 is used in a unity-gain configuration in combination with a 34.8 $\Omega$  and 750pf first-order RC filter. This configuration has been tested to meet the ac specifications in the <u>ADS8331 and ADS8332 product data sheet</u>. See the appendix for a complete schematic of the EVM board.

# 7.2 Digital Control

The digital control signals can be applied directly to J6 (top or bottom side). The modular ADS833xEVM can also be connected directly to a DSP or microcontroller interface board, such as the <u>5-6K Interface</u> <u>EVM</u> or <u>HPA-MCU Interface</u> boards available from Texas Instruments. For a list of compatible interface and/or accessory boards for the EVM or the ADS8331/32, see the relevant product folder on the TI web site.

# 7.3 Default Jumper Settings and Switch Positions

Figure 2 shows the jumpers found on the EVM and the respective factory default conditions for each.



Figure 2. ADS833xEVM Default Jumper Locations



The ADS833xEVM has several hardware options to allow users to test the ADC under certain conditions. On the PCB, jumpers are used to add or remove op amps to drive the reference line and the ADC input. By default, the EVM is configured to use the REF5040 to create a 4.096V signal for the reference voltage; it is buffered through an OPA350. The analog inputs also have the option to use an onboard op amp to properly drive the ADC input. The OPA211 in a unity-gain configuration is placed between the MUX<sub>OUT</sub> and ADC<sub>IN</sub> pins to give an example of how to drive any of the input channels using a single op amp. All of the hardware options found on the ADS833xEVM are controlled through jumpers and switches.

Jumper JP3 controls whether the OPA211 unity-gain buffer, used to drive the analog input signals, is enabled or bypassed. By default, JP3 is in the 1-2 position to route the signal through the op amp buffer and RC filter before reaching the converter input. Moving the jumper to the 2-3 position bypasses the OPA211 and routes the input signal only through a first-order, low-pass filter.

Jumper JP4 is used to route the FS/CS signal from the ADS8331/32 to either pin J2.1 or J2.7 and J2.9. By default, the jumper is in the 2-3 position, routing the signal to J2.7 and J2.9.

As mentioned previously, the ADS833xEVM has the option to use an onboard OPA350 to drive the reference voltage. Two jumpers are used to route the reference voltage through the op amp. JP5 routes the signal through the OPA350 and JP12 connects the op amp output to the ADC reference voltage. Both jumpers must be properly placed in order to use or bypass the reference buffer. By default, JP5 is in the 1-2 position and JP12 is installed, routing the reference voltage through the OPA350 and connecting it to the ADC reference. If JP12 is removed and JP5 is in the 2-3 position, the OPA350 can be bypassed. See the *Reference Voltage* section for more information on bypassing the op amp.

JP6 selects the reference source. By default, JP6 is in the 1-2 using the REF5040 installed on the EVM. If an external reference voltage is needed, simply set JP6 to the 2-3 position. An external reference signal can then be applied to pin 20 on the J1 header.

Jumper JP7 selects between using a +3.3VD or +5VD voltage to power the +VBD signal of the ADC. By default, the jumper is in the 1-2 position to use +5VD.

JP9 allows you to use an external source to trigger the CONVST. By default, the jumper is installed routing the CONVST signal to the J2 header. If the jumper is removed, the CONVST signal can be controlled via an external source to the jumper pin.

Additionally, there is one switch used to control the RESET signal of the ADC. S1 is a pushbutton switch used to perform a hardware reset of the ADC.

Table 4 lists the jumpers found on the EVM and the factory default conditions for each of the configurable jumpers.

| Jumper | Default Position | Switch Description                                            |  |
|--------|------------------|---------------------------------------------------------------|--|
| JP3    | 1-2              | Enable the OPA211 buffer amplifier to drive ADC inputs        |  |
| JP4    | 2-3              | Route CS signal to J2.7 and J2.9                              |  |
| JP5    | 1-2              | Enable the OPA350 buffer amplifier to drive reference voltage |  |
| JP6    | 1-2              | Use onboard REF5040 for ADC reference                         |  |
| JP7    | 1-2              | +VBD to +5V                                                   |  |
| JP9    | Installed        | Connect CONVST signal to J2 header                            |  |
| JP12   | Installed        | Route reference signal from OPA350 to ADC                     |  |
| SW1    | N/A              | Pushbutton switch to control Reset signal                     |  |
|        |                  |                                                               |  |

#### Table 4. List of Configured Jumpers



Schematics and Layout

# 8 Schematics and Layout

The schematic for the ADS833xEVM is appended to this user's guide. The bill of materials is provided in Table 5. Figure 3 and Figure 4 illustrate the PCB layout.

# 8.1 Bill of Materials

| Item No. | ADS8331<br>Qty | ADS8332<br>Qty | Ref Des <sup>(1)</sup>                  | Description                                  | Manufacturer         | Part Number         |
|----------|----------------|----------------|-----------------------------------------|----------------------------------------------|----------------------|---------------------|
| 1        | 0              | 0              | C1, C2, C3, C4,<br>C5, C6, C7, C8       | Not installed                                |                      |                     |
| 2        | 5              | 5              | C11, C18, C22,<br>C25, C27              | Capacitor, ceramic 10UF 6.3V X5R 20% 0603    | TDK                  | C1608X5R0J106M      |
| 3        | 3              | 3              | C16, C23, C34                           | Capacitor, ceramic 10UF 10V X5R 10% 0805     | Murata               | GRM219R61A106KE44D  |
| 4        | 6              | 6              | C12, C13, C15,<br>C24, C28, C30         | Capacitor, ceramic 0.1UF 16V 10% X7R 0603    | Murata               | GRM188R71C104KA01D  |
| 5        | 2              | 2              | C17, C31                                | Capacitor, ceramic 1.0UF 16V X5R 10% 0603    | TDK                  | C1608X5R1C105K      |
| 6        | 1              | 1              | C26                                     | Capacitor, ceramic 1000PF 50V 5%<br>C0G 0603 | Murata               | GRM1885C1H102JA01D  |
| 7        | 2              | 2              | C32, C33                                | Capacitor, tantalum 10UF 35V 20%<br>SMD      | Kemet                | B45196H6106M309     |
| 8        | 1              | 1              | C35                                     | Capacitor, tantalum 22UF 20V 10% SMD         | Kemet                | T491C226K020AT      |
| 9        | 2              | 2              | J1A, J2A (Top<br>Side)                  | 10-pin, Dual row, SM header (20 Pos.)        | Samtec               | TSM-110-01-T-DV-P   |
| 10       | 2              | 2              | J1B, J2B (Bottom<br>Side)               | 10-pin, Dual row, SM header (20 Pos.)        | Samtec               | SSW-110-22-F-D-VS-K |
| 11       | 1              | 1              | J3A (Top Side)                          | 5-pin, Dual low, SM header (10 Pos.)         | Samtec               | TSM-105-01-T-DV-P   |
| 12       | 1              | 1              | J3B (Bottom Side)                       | 5-pin, Dual row, SM header (10 Pos.)         | Samtec               | SSW-105-22-F-D-VS-K |
| 13       | 5              | 5              | JP3, JP4, JP5,<br>JP6, JP7              | Header strip, 3 pin (1x3)                    | Samtec               | TSW-103-07-L-S      |
| 14       | 0              | 0              | JP8                                     | Not installed                                |                      |                     |
| 15       | 2              | 2              | JP9, JP12                               | Header strip, 2 pin (1x2)                    | Samtec               | TSW-102-07-L-S      |
| 10       | 6              | 6              | R1, R2, R3, R4,<br>R15, R16             | Resistor, 0Ω 1/10W 5% 0603 SMD               | Panasonic            | ERJ-3GEY0R00V       |
| 16       | 0              | 0              | R5, R6, R7, R8                          | Not installed                                |                      |                     |
|          | 0              | 4              |                                         | Resistor, 0Ω 1/10W 5% 0603 SMD               | Panasonic            | ERJ-3GEY0R00V       |
| 17       | 2              | 2              | R13, R22                                | Resistor, .47Ω 1/10W 5% 0603                 | Panasonic            | ERJ-3RQJR47V        |
| 18       | 7              | 7              | R14, R27, R28,<br>R29, R33, R34,<br>R35 | Resistor, 33Ω 1/10W 5% 0603 SMD              | Panasonic            | ERJ-3GEYJ330V       |
| 19       | 4              | 4              | R17, R18, R25,<br>R36                   | Resistor, 10kΩ 1/10W 5% 0603 SMD             | Yageo                | RC0603JR-0710KL     |
| 20       | 2              | 2              | R19, R20                                | Resistor, 4.99kΩ 1/10W 1% 0603 SMD           | Panasonic            | ERJ-3EKF4991V       |
| 21       | 1              | 1              | R26                                     | Resistor, 34.8Ω 1/10W 1% 0603 SMD            | Panasonic            | ERJ-3EKF34R8V       |
| 22       | 0              | 0              | R30, R31, R32                           | Not installed                                |                      |                     |
| 23       | 1              | 1              | S1                                      | Switch, LT 6MM                               | Panasonic            | EVQ-PHK03T          |
| 24       | 5              | 5              | TP1, TP2, TP3,<br>TP7, TP10             | Test point - Single .025 pin, red            | Keystone             | 5000                |
| 25       | 2              | 2              | TP11, TP12                              | Test point - Single .025 pin, black          | Keystone             | 5001                |
| 26       | 1              | 1              | U1                                      | IC LDO pos-volt reg 5V 8-SOIC                | Texas<br>Instruments | TL750L05CDR         |
| 27       | 3              | 3              | U2                                      | IC Op Amp GP R-R 80MHZ SGL 8SOIC             | Texas<br>Instruments | OPA211ID            |

#### Table 5. Bill of Materials

<sup>(1)</sup> The following reference designators are not used:
 • C9, C10, C14, C19, C20, C21, C29, R9, R10, R11, R12, R21, R23, R24, TP4, TP5, TP6, TP8, TP9, JP1, JP2, JP10, JP11, U6



Schematics and Layout

www.ti.com

| Item No. | ADS8331<br>Qty | ADS8332<br>Qty | Ref Des <sup>(1)</sup> | Description                         | Manufacturer         | Part Number   |
|----------|----------------|----------------|------------------------|-------------------------------------|----------------------|---------------|
| 28       | 1              | 0              | U3                     | IC ADC 16-bit 500kSPS 4-Ch 24VQFN   | Texas<br>Instruments | ADS8331IBRGET |
| 20       | 0              | 1              | U3                     | IC ADC 16-bit 500kSPS 8-Ch 24VQFN   | Texas<br>Instruments | ADS8332IBRGET |
| 29       | 1              | 1              | U4                     | IC EEPROM 256Kbit 400kHz 8SOIC      | Microchip            | 24AA256-I/SN  |
| 30       | 1              | 1              | U5                     | IC Precision V-ref 4.096V LN 8-SOIC | Texas<br>Instruments | REF5040AID    |
| 31       | 1              | 1              | U7                     | IC Op Amp GP R-R 38MHZ SGL 8SOIC    | Texas<br>Instruments | OPA350UA      |
| 32       | 7              | 7              | N/A                    | 0.100 Shunt - black                 | Samtec               | SNT-100-BK-T  |

# Table 5. Bill of Materials (continued)



Schematics and Layout

www.ti.com



Figure 3. ADS833xEVM: Top Layer



Figure 4. ADS833xEVM: Bottom Layer



# **Revision History**

| CI | hanges from Original (August, 2010) to A Revision | Page |
|----|---------------------------------------------------|------|
| •  | Updated Table 3                                   | 5    |

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



#### **Evaluation Board/Kit Important Notice**

Texas Instruments (TI) provides the enclosed product(s) under the following conditions:

This evaluation board/kit is intended for use for ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION PURPOSES ONLY and is not considered by TI to be a finished end-product fit for general consumer use. Persons handling the product(s) must have electronics training and observe good engineering practice standards. As such, the goods being provided are not intended to be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety and environmental measures typically found in end products that incorporate such semiconductor components or circuit boards. This evaluation board/kit does not fall within the scope of the European Union directives regarding electromagnetic compatibility, restricted substances (RoHS), recycling (WEEE), FCC, CE or UL, and therefore may not meet the technical requirements of these directives or other related directives.

Should this evaluation board/kit not meet the specifications indicated in the User's Guide, the board/kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge.

EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein.

Please read the User's Guide and, specifically, the Warnings and Restrictions notice in the User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For additional information on TI's environmental and/or safety programs, please contact the TI application engineer or visit www.ti.com/esh.

No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used.

# **FCC Warning**

This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT, DEMONSTRATION, OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

#### **EVM Warnings and Restrictions**

It is important to operate this EVM within the input voltage range of 0V to +4.096V and the output voltage range of 0V to 5V.

Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.

During normal operation, some circuit components may have case temperatures greater than +35°C. The EVM is designed to operate properly with certain components above +35°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

**TI E2E Community Home Page** 

e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated