

# **Xtrinsic FXLC95000CL Intelligent, Motion-Sensing Platform**

The FXLC95000CL Intelligent, Motion-Sensing Platform is a breakthrough device with the integration of a 3-axis MEMS accelerometer and a 32-bit ColdFire MCU that enables autonomous, high-precision sensing solutions with local computing and sensors management capability in an open, easy to use, architecture.

The FXLC95000CL hardware is user-programmable to create an intelligent high-precision, flexible, motion-sensing platform. The user's firmware, together with the hardware device, can make system-level decisions required for sophisticated applications, such as gesture recognition, pedometer, and e-compass tilt compensation and calibration.

The FXLC95000 platform can act as an intelligent sensing hub and a highly configurable decision engine. Using the Master I<sup>2</sup>C or SPI module, the FXLC95000 platform can manage secondary sensors such as pressure sensors, magnetometers, and gyroscopes. The embedded microcontroller allows sensor integration, initialization, calibration, data compensation, and computation functions to be added to the platform, thereby offloading those functions from the host processor. Total system power consumption is significantly reduced because the application processor stays powered down for longer periods of time.

The FXLC95000CL device is programmed and configured with CodeWarrior Development Studio for Microcontroller (Eclipse IDE). This standard, integrated development environment (IDE) enables customers to quickly implement custom embedded algorithms and features to exactly match their application needs.

#### **Hardware Features**

- 3-axis low noise accelerometer
	- $\pm 2$  g,  $\pm 4$  g,  $\pm 8$  g configurable dynamic ranges available
	- Up to 16-bit resolution
- 32-bit MCU
	- Coldfire V1 CPU with MAC hardware unit
	- 128K Flash, 16K RAM, 16K ROM
	- 10-, 12-, 14-, and 16-bit, trimmed analog-to-digital converter (ADC) data formats available
	- Master and slave,  $I^2C$  and SPI serial connectivity modules
	- Sleep and low power modes to enable local power



Freescale reserves the right to change the detail specifications as may be required to permit improvements in the design of its products. © 2012–2013 Freescale Semiconductor, Inc. All rights reserved.

# **FXLC95000CL**





- Wide operating voltage and temperature range
	- 1.71 to 3.6 V I/O supply voltage
	- $-40^{\circ}$ C to +85°C operating temperature range
- Small package footprint
	- 3 mm x 5 mm x 1 mm 24-pin LGA package

#### **Ordering Information**





# **Table of Contents**





<span id="page-3-0"></span>

# **1 Typical Applications**

This low-power intelligent sensor platform is optimized for a variety of applications.

- Mobile phones/PMP/PDA/Digital cameras
- E-Compass applications with tilt compensation
- Smartbooks/e-readers/netbooks/laptops
- Pedometers
- Gaming and toys
- Virtual-reality, 3D position feedback
- Personal navigation devices (PNDs)
- Activity monitoring in medical and fitness applications
- Security
- Fleet monitoring and tracking
- Power tools and small appliances

# **2 Software Support**

The Xtrinsic Intelligent Sensing Framework (ISF) is a software framework built on top of Freescale's MQX real time operating system (RTOS). ISF offers an open programming model with library support for FXLC95000CL devices. The flexibility of this open programming model allows the FXLC95000CL to be delivered ready to accept a customer's choice of firmware images. A number of pre-built firmware images are available for download from the Freescale website, or, using CodeWarrior and ISF, a customer may create their own custom firmware image incorporating sensor processing algorithms of their own design.

Sensor Adapter libraries for a number of additional Freescale sensors are also available for download enabling the FXLC95000CL to become a sensor hub.

<span id="page-4-0"></span>

# **3 Related Documentation**

The FXLC95000CL device's features and operations are described in a variety of reference manuals, user guides, and application notes.

To find the most-current versions of these documents:

- 1. Go to the Freescale homepage at [freescale.com.](http://www.freescale.com)
- 2. In the Keyword search box at the top of the page, enter the device number FXLC95000CL.
- 3. In the Refine Your Result pane on the left, click on the Documentation link.

# **4 General Description**

### **4.1 Functional overview**

The FXLC95000CL platform consists of a three-axis, MEMS accelerometer and a mixed-signal ASIC with an integrated, 32-bit CPU. The mixed-signal ASIC can be utilized to measure and condition the outputs of the MEMS accelerometer, internal temperature sensor, or a differential analog signal from an external device.

These measured values can be read at different sample rates through a subscription mechanism in the Intelligent Sensing Framework (ISF) and/or utilized internally by firmware for the FXLC95000CL device (Freescale supplied or user-written).







**Figure 1. Block diagram of the FXLC95000CL**

A block level view of the FXLC95000CL platform is shown in Figure 1 and can be summarized at a high level as an analog/mixed mode subsystem associated with a digital engine.

The analog sub-system is composed of:

- A 3-axis MEMS transducer
- An Analog Front End (AFE) with:
	- A capacitance-to-voltage converter
	- An analog-to-digital converter
	- A temperature sensor

The digital sub-system is composed of:

- A 32-bit, ColdFire V1 CPU with Background Debug Module (BDM)
- Memory: RAM, ROM, and flash
- Rapid General Purpose Input/Output (RGPIO) port control logic
- Timer functions:
	- Modulo Timer Module (MTIM16)
	- Programmable Delay Timer (PDB)
	- General-Purpose Timer/Pulse-Width Modulation Module (TPM)

<span id="page-6-0"></span>

- I<sup>2</sup>C master interface
- Queued SPI master interface (This interface has both send and receive FIFOs of size 16 bit wordlength and 4 words depth each. No DMA.)
- $I^2C$  or SPI slave interface
- System Integration Module (SIM)
- Clock-generation module

The slave interfaces (either SPI or  $I^2C$ ) operate independently of the ColdFire CPU subsystem. This allows the host processor to access the slave interface at any time, including while the FXLC95000CL's CPU is in low-power, deep-sleep mode. Host access can be set to trigger a FXLC95000CL CPU wakeup.

# **4.1.1 ROM content and usage**

There are several classes of functions stored in ROM:

- A Boot program, including ROM-based slave port command interpreter.
- A collection of utilities which can be invoked via the ROM-based slave port command interpreter.
- ROM functions which are callable from user code using the call\_trap() function.

For a detailed description of these items, refer to the FXLC95000CL Hardware Reference Manual ROM chapter.

The FXLC95000CL device boots from a standard routine in ROM. This boot function is responsible for a number of initialization steps (in particular the state of GPIO8 pin is checked in order to select either  $I^2C$  or SPI interface as serial communication Slave port), before transferring control if desired to user code in flash memory (when the Boot from Flash bit-field has been set).

The ROM contains a simple command interpreter capable of running a number of ROM-based utility and test functions. These ROM-based functions support flash memory programming and erasing, the protection of flash, the device Reset, and the reading of device information. They also provide useful error codes.

The FXLC95000CL platform is supplied with a fully erased flash memory. Users can take advantage of the ROM-based flash controller and slave port command-line interpreter to communicate with a virgin device and program custom firmware into the flash array.

<span id="page-7-0"></span>

# **4.2 Pinout**



### **Figure 2. Device pinout (top view)**





Table continues on the next page...

<span id="page-8-0"></span>





1. Default Pin Function 1 represents the reset state of the device. Pin functions may be changed via the SIM pin muxcontrol registers. Drive strength and pullup controls are programmed by the port control registers.

2. SCL1 is available for use on pin (RGPIO14) only when SIM\_PMCR1[A2] is not equal to "01". That setting would enable it for pin 11 (RGPIO2).

3. SDA1 is available for use on pin (RGPIO15) only when SIM\_PMCR1[A3] is not equal to "01". That setting would enable it for pin 12 (RGPIO3).

4. RESETB defaults to input only, but can be configured as an open-drain, bidirectional pin.

5. GPIO8/PDB\_B = LOW at startup indicates that SPI should be used as slave instead of the I<sup>2</sup>C module.

### **4.2.1 Pin function description**

Descriptions of the pin functions available on this device are provided in this section.

Sixteen of the device pins are multiplexed with Rapid GPIO (RGPIO) functions. The Default Pin Function column of [Table 1](#page-7-0) lists which function is active when the device exits the reset state. User firmware can use the Pin Mux Control registers in the System Integration Module (SIM) to change pin assignments for these pins after reset.

### $V_{\text{DDIO}}$  and  $V_{\text{SSIO}}$

I/O power and ground.  $V_{DDIO}$  ranges from 1.71V to 3.6V for this device. The device will not load the I<sup>2</sup>C bus if  $V_{DDIO}$  is not connected. Parasitic paths to supply this power domain from other pins is not recommended.

### $V_{DD}$  and  $V_{SS}$

Digital power and ground.  $V_{DD}$  is nominally 1.8V for this device. Parasitic paths to supply this power domain from other pins is not recommended.

### $V_{\text{DDA}}$  and  $V_{\text{SSA}}$



Analog power and ground.  $V_{DDA}$  is nominally 1.8V for this device. It is recommended that this supply voltage be filtered to remove any digital noise that may be present on the supply.

### **RESETB**

The RESETB pin is an open-drain, bidirectional pin. At power up, it is configured strictly as an input pin. Setting RCSR[DR] (Reset Control & Status Register "Drive Reset" bit) to one will cause the RESET function to become bidirectional. Using this feature, FXLC95000CL can reset external devices whenever it is reset for any purpose other than power-on-reset.

### **Slave I2C**: SDA0, SCL0

Slave  $I<sup>2</sup>C$  data and clock signals. FXLC95000CL may be controlled via this serial port or via the slave SPI interface. At reset, SDA0 and SCL0 are open-drain, bidirectional in input mode, with the pullup resistor disabled.

### **Master I2C**: SDA1, SCL1

Master  $I^2C$  data and clock signals. Because the FXLC95000CL contains a 32-bit ColdFire V1 CPU, it is fully capable of mastering other devices in the system via this serial port.

State at reset: active. SCL1 and SDA1 are configured on pins 1 and 2, respectively. The alternate functionality on these pins is RGPIO14 and RGPIO15.

### **Analog-to-Digital Conversion**: AN0, AN1

The on-chip ADC can be used to perform a differential analog-to-digital conversion based upon the voltage present across pins  $ANO(-)$  and  $AN1(+)$ . Conversions for these pins are at the same Sample Data Rate (SDR) as the MEMS transducer signals.

State at reset: Inactive. AN[1:0] are secondary functions on RGPIO[7:6], which own the pins at reset.

### **Rapid General Purpose I/O**: RGPIO[15:0]

The ColdFire V1 CPU has a feature called "Rapid GPIO" or RGPIO. This is a 16-bit input/output port with single-cycle write, set, clear, and toggle functions available to the CPU. The FXLC95000CL brings out all 16 bits of that port as pins of the device.

State at reset:

• RGPIO[15:14]: inactive. SDA1 and SCL1 own the pin at reset.



- RGPIO[13:10, 8:2]: Pin mux registers for these bits are configured as RGPIO. Pullups are disabled. RGPIO functionality can be enabled via RGPIO\_ENB[13:10, 8:2].
- RGPIO[9]: Inactive. BKGD/MS owns the pin at reset
- RGPIO[1:0]: inactive. SDA0 and SCL0 own the pin at reset.

Configuration details:

- RGPIO[15:14] are configured as Master  $I^2C$  port at reset when RGPIO\_ENB[15:14]=00 and PMCR[A3]=PMCR[A2]=00 or 10. They can only be configured as RGPIO when  $PMCR[A3] = PMCR[A2] = 01$ . RGPIO  $ENB[15:14]$ must also be set to 11 for them to assume RGPIO functionality.
- RGPIO\_ENB[13:10] are used to configure RGPIO[13:10].
- Pin function selections are made via the SIM pin mux registers for RGPIO[9:0].

### **Interrupts**: INT\_I

This input pin may be used to wake the CPU from a deep-sleep mode. It can be programmed to trigger on either rising or falling edge or high or low level. This pin operates as a level 7 (high priority) interrupt.

### **Interrupts**: INT\_O

RGPIO5 (pin 11) can be configured to function as an interrupt output pin. This interrupt can be asserted via software when a command response packet has been stored on the slave port mailboxes and is ready for the host to read. The host will see the interrupt and can read the data from the FXLC95000CL platform. The FXLC95000CL will automatically clear the interrupt once it recognizes that the response packet is being transmitted. This clearing action occurs while the packet is being read and prevents the host from falsely recognizing the same interrupt after the packet read is complete.

State at reset: Pin muxing is set to RGPIO5 mode.

### **Debug/Mode Control**: BKGD/MS

At power-up, this pin operates as Mode Select. If low during power-up, the CPU will boot into debug halt mode. If high, the CPU will boot normally and run code. After power-on reset, this pin operates as a bidirectional, single-wire Background Debug port. CodeWarrior uses the Background Debug port to download code into on-chip RAM and flash, and for debugging that code using breakpoints and single stepping.

State at reset: Mode Select (MS).

 $MS = 1'b0$ , at exit from reset  $\rightarrow$  boot to debug halt mode.

<span id="page-11-0"></span>

 $MS = 1'b1$ , at exit from reset  $\rightarrow$  boot to run mode.

State after reset: BKGD. The BKGD pin is a bidirectional, pseudo-open-drain pin used for communications with a debug environment.

### **Programmable Delay Block**: PDB\_A, PDB\_B

These are the two outputs of the programmable delay block (PDB). Normally, the PDB is used to schedule internal events at some fixed interval(s) relative to start of either the analog or digital phase. By bringing the PDB outputs to these pins, it becomes possible for the FXLC95000CL to initiate some external event, also relative to start of analog or digital phase. For more information, refer to the FXLC95000CL Hardware Reference Manual.

### **Timer**: TPMCH0 and TPMCH1

These pins are the outputs for a general modulo 16 timer and general input/output capture (TPM) and pulse width modulation (PWM) functions.

### **Slave SPI Interface**: SCLK, MOSI, MISO, SSB

Slave SPI clock, master-output slave-input, master-input slave-output, and slave-select signals. The FXLC95000CL may be controlled via this serial port or via the slave  $I<sup>2</sup>C$ interface.

State at reset: In reset, these pins are configured according to  $I^2C$  and RGPIO[3:2] functions listed above. The pin may be reconfigured for SPI use as part of the boot process.

### **Master SPI Interface**: SCLK1, MOSI1, MISO1, SSB1

Master SPI clock, master-output slave-input, master-input slave-output, and slave-select signals.

State at reset: In reset, these pins are configured as RGPIO[13:10] functions listed above.

# **4.3 System connections**

The FXLC95000CL platform offers the choice of connecting to a host processor through either an I<sup>2</sup>C or SPI interface. It can also act as a master controller for I<sup>2</sup>C or SPI peripherals and analog sensors.

<span id="page-12-0"></span>

## **4.3.1 Power supply considerations**

- An internal circuit powered by  $V_{DDA}$  provides the FXLC95000CL with a poweron-reset signal. For this signal to be properly recognized, it is important that  $V_{DD}$ is powered up before or simultaneously with  $V_{DDA}$ .
- The voltage potential difference between  $V_{DD}$  and  $V_{DDA}$  must not exceed  $\pm 0.1$  V. The simplest way to accomplish this is to power both pins from the same voltage source.
- When using the same voltage source, some digital noise might reach the analog section. To prevent this, connect a small inductor or ferrite bead in serial with both the  $V_{DDA}$  and  $V_{SSA}$  traces. Additionally, two ceramic capacitors (of approximately 1 µF, and 100 nF, respectively) can be used to efficiently bypass the power and ground of both digital and analog supply rails.
- $V_{DDIO}$  must rise up before or simultaneously with  $V_{DDA}/V_{DD}$ .

### **4.3.2 General connections and layout recommendations**

- Provide a low-impedance path from the board power supply to each power pin (VDD, VDDA, and VDDIO) on the device and from the board ground to each ground pin (VSS, VSSA, and VSSIO).
- The minimum bypass requirement is to place  $0.01 0.1$   $\mu$ F capacitors positioned as close as possible to the package supply pins. The recommended bypass configuration is to place one bypass capacitor on each of the VDD/VSS pairs, including VDDA/ VSSA. Ceramic and tantalum capacitors tend to provide better tolerances.
- Ensure that capacitor leads, associated printed circuit traces, and vias that connect to the chip VDD and VSS (GND) pins are as short as possible.
- Bypass the power and ground. It is suggested that a high-frequency bypass capacitor be placed close to and on each power pin. Bulk capacitance also is suggested, with it evenly distributed around the power and ground planes of the board.
- Take special care to minimize noise levels on the VDDA and VSSA pins. An isolation circuit consisting of a Ferrite Bead and capacitors is suggested, to ensure that the voltage supplying the analog input is noise free.
- Use separate power planes for VDD and VDDA and separate ground planes for VSS and VSSA. Connect the separate analog and digital power and ground planes as close as possible to power supply outputs. If both analog circuit and digital circuit are powered by the same power supply, it is advisable to connect a small inductor or ferrite bead in serial with both VDDA and VSSA traces.

<span id="page-13-0"></span>

**General Description**

- It is highly desirable to physically separate analog components from noisy digital components by ground planes. Do not place an analog trace in parallel with digital traces. It is also desirable to place an analog ground trace around an analog signal trace to isolate it from digital traces.
- If in-circuit debug capability is desired, provide an interface to the BKGD/MS pin.
- Select resistors R2 and R3 in [Figure 3](#page-14-0) to match requirements stated in the  $I<sup>2</sup>C$ standard. An example value of  $4.7k\Omega$  is appropriate for the configuration shown.
- Use the PCB footprint, solder mask, and solder stencil shown in [Footprint and](#page-31-0) [pattern information](#page-31-0).

# **4.3.3 I2C reset considerations**

If there is a reset during a slave  $I^2C$  read transaction, then the slave device state machine will hang the bus, because it is waiting for the master clock. The host-driven reset signal provides an external way to reset the  $I<sup>2</sup>C$  state machine.

## **4.3.4 FXLC95000CL as an intelligent slave**

I<sup>2</sup>C pullup resistors, a ferrite bead, and a few bypass capacitors are all that are required to attach this device to a host platform. The basic configuration of the  $I<sup>2</sup>C$  interface is shown in [Figure 3](#page-14-0).

The voltage level on pin 23 (RGPIO8) selects the slave-port format:  $I<sup>2</sup>C$  or SPI. The RGPIO pins can also be programmed to generate interrupts to the host platform, in response to the occurrence of application events. In this case, the pins should be routed to the external interrupt pins of the host processor.

<span id="page-14-0"></span>

#### **General Description**



#### **Figure 3. FXLC95000CL as a slave (I2C interface)**

The basic configuration of the SPI interface is shown in [Figure 4.](#page-15-0) The RGPIO pins can also be programmed to generate interrupts to the host platform, in response to the occurrence of application events. In this case, the pins should be routed to the external interrupt pins of the host processor.

<span id="page-15-0"></span>





**Figure 4. FXLC95000CL as a slave (SPI interface)**

### **4.3.5 FXLC95000CL as a sensor hub**

The FXLC95000CL device includes a 32-bit ColdFire V1 CPU associated with an ample amount of RAM and flash memory, a master  $I<sup>2</sup>C$  and SPI bus, and external differential analog inputs. These are the key hardware components that transform FXLC95000CL into an efficient and versatile sensor hub. The FXLC95000CL Xtrinsic



Intelligent Sensing Platform can interface and manage almost any type of sensor, digital or analog, such as pressure sensors, magnetometers, gyroscopes, and humidity sensors. The system supports external sensors interfacing to FXLC95000CL concurrently, via a combination of master SPI and master  $I<sup>2</sup>C$  interfaces, and external differential analog inputs.

Besides FXLC95000CL rich connectivity, the 32-bit core and hardware Multiply Accumulator (MAC) provide the processing power to collect, manipulate and fuse all sensors measurement locally and make appropriate decisions to optimize overall system power consumption.

For example, FXLC95000CL can be programmed to operate effectively as a power controller for handheld units by enabling the host platform to put itself to sleep, with confidence that the FXLC95000CL will issue a wake-up request when an external event requires the host's attention. [Figure 5](#page-17-0) shows the FXLC95000CL being used in this sensor hub configuration. Note the simple connections. Only a few bypass capacitors, a ferrite bead, and pullup resistors for the  $I<sup>2</sup>C$  buses are required.

- Slave  $I^2C$  interface is dedicated to communication with the host processor. Interrupt output line INT\_O can be involved as well.
- Master SPI, Master I<sup>2</sup>C, AN0/AN1 and interrupt input line INT<sub>I</sub> are available to interface a variety of external sensors

<span id="page-17-0"></span>





#### **General Description**

<span id="page-18-0"></span>

#### **Figure 6. FXLC95000CL as a sensor hub (SPI interface)**

<span id="page-19-0"></span>

**Mechanical and Electrical Specifications**

# **4.4 Sensing direction and output response**



### **Figure 7. Sensing direction and output response**





1. Measured data in counts (16-bit word) after trimming.

# **5 Mechanical and Electrical Specifications**

This section contains electrical specification tables and reference timing diagrams for the FXLC95000CL platform, including detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications.

<span id="page-20-0"></span>

# **5.1 Definitions**



## **5.2 Absolute maximum ratings**

Absolute maximum ratings are stress ratings only and functional operation at the maximum ratings is not guaranteed. Stress beyond the limits specified here may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this section.

<span id="page-21-0"></span>

This device contains circuitry protecting against damage due to high static voltage or electrical fields. However, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either  $V_{SS}$  or  $V_{DD}$ ).



#### **Table 3. Absolute maximum ratings**

### **Table 4. ESD and latch-up protection characteristics**





**Caution**

This device is sensitive to mechanical shock, improper handling can cause permanent damage to the part.



**Caution**

This is an ESD sensitive device, improper handling can cause permanent damage to the part.

<span id="page-22-0"></span>

# **5.3 Operating conditions**



#### **Table 5. Nominal operating conditions**

# **5.4 General DC characteristics**

#### **Table 6. DC characteristics**



1. All conditions at nominal supply:  $V_{DD} = V_{DDA} = 1.8$  V and  $V_{DDIO} = 3.3$  V.

- 2. Pin Group 1 = RESETB.
- 3. Pin Group  $3 = RGPIO[15:0]$ .

<span id="page-23-0"></span>**Mechanical and Electrical Specifications**

# **5.5 Supply current characteristics**

| <b>Characteristic</b>                                  | <b>Symbol</b>   | Condition(s) <sup>1</sup>           | Min | Typ | Max | Unit |
|--------------------------------------------------------|-----------------|-------------------------------------|-----|-----|-----|------|
| Supply current in STOP <sub>NC</sub> mode <sup>2</sup> | <b>I</b> DD-SNC | Internal clocks disabled            |     |     |     | μA   |
| Supply current in STOP <sub>SC</sub> mode <sup>3</sup> | <b>I</b> DD-SSC | Intenal clock in slow<br>speed mode |     | 15  |     | μA   |
| Supply current in RUN mode <sup>4</sup>                | <b>I</b> DD-R   | Internal clock in fast<br>mode      |     | 5.4 |     | mA   |

**Table 7. Supply current characteristics**

1. All conditions at nominal supply:  $V_{DD} = V_{DDA} = 1.8$  V and  $V_{DDIO} = 3.3$  V.

2. STOP<sub>NC</sub>: Stop mode, no clock.

3. STOP<sub>SC</sub>: Stop mode, slow clock.

4. RUN: Normal fast mode. Total current with the analog section active, 16 bits ADC resolution selected, MAC unit used, and all peripheral clocks enabled.

# **5.6 Accelerometer transducer mechanical characteristics**

| <b>Characteristic</b>                                  | Symbol                  | Condition(s) <sup>1</sup>   | <b>Min</b> | <b>Typ</b>         | <b>Max</b>                    | Unit             |
|--------------------------------------------------------|-------------------------|-----------------------------|------------|--------------------|-------------------------------|------------------|
|                                                        | $A_{FR}$                | ±2 g                        |            | ±2                 |                               |                  |
| Full range                                             |                         | ±4g                         |            | ±4                 | $\overline{\phantom{0}}$      | g                |
|                                                        |                         | $\pm 8 g$                   |            | $\pm 8$            | $\overbrace{\phantom{12333}}$ |                  |
| Sensitivity/resolution                                 | A <sub>SENS</sub>       | ±2 g                        | —          | 0.061              |                               | mg/LSB           |
| (16 bits ADC resolution)                               |                         | ±4g                         |            | 0.122              | $\overline{\phantom{0}}$      |                  |
| (after trimming)                                       |                         | $\pm 8$ g                   |            | 0.244              |                               |                  |
| Zero-g level offset accuracy                           | OFF <sub>PBM</sub>      | $\pm 2g$                    | $-100$     |                    | $+100$                        | mg               |
| (pre-board mount)                                      |                         | ±4g                         |            |                    |                               |                  |
|                                                        |                         | ±8 g                        |            |                    |                               |                  |
| Nonlinearity                                           | $A_{NL}$                | $\pm 2g$                    |            | ±0.25              |                               | $%$ $A_{FR}$     |
| Best fit straight line                                 |                         | ±4g                         |            | ±0.5               |                               |                  |
|                                                        |                         | $\pm 8$ g                   |            | ±1                 |                               |                  |
| Sensitivity change versus<br>temperature               | ${\tt TC_{SA}}$         | ±2 g                        |            | ±0.17              |                               | $\%$ /°C         |
| Zero-g level change versus<br>temperature <sup>2</sup> | TC <sub>Off</sub>       |                             |            | ±0.2               |                               | mg/°C            |
| Zero-g level offset accuracy                           | <b>OFF<sub>BM</sub></b> | ±2 g                        | $-100$     |                    | $+100$                        | mg               |
| (post-board mount)                                     |                         | ±4g                         |            |                    |                               |                  |
|                                                        |                         | $\pm 8g$                    |            |                    |                               |                  |
| Output data bandwidth                                  | <b>BW</b>               |                             |            | ODR/2 <sup>3</sup> |                               | Hz               |
| Noise density                                          | Noise                   | $±2g$ , ODR=488Hz,          |            | 100                | $\overline{\phantom{0}}$      | $\mu$ g/sqrt(Hz) |
|                                                        |                         | 4xoversampling <sup>4</sup> |            | 3.12               |                               | mg (RMS)         |

**Table 8. Accelerometer characteristics**

Table continues on the next page...

<span id="page-24-0"></span>



#### **Table 8. Accelerometer characteristics (continued)**

1. All conditions at nominal supply:  $V_{DD} = V_{DDA} = 1.8V$  and  $V_{DDIO} = 3.3V$ .

2. Relative to 25°C.

3. ODR: Output Data Rate or the sampled data rate of the system.

4. Performance specification is with CPU being inactive during sensor data acquisition

### **5.7 Temperature sensor characteristics**

#### **Table 9. Temperature sensor characteristics**



1. All conditions at nominal supply:  $V_{DD} = V_{DDA} = 1.8$  V and  $V_{DDIO} = 3.3$  V.

### **5.8 ADC characteristics**

#### **Table 10. ADC characteristics**



1. All conditions at nominal supply:  $V_{DD} = V_{DDA} = 1.8$  V,  $V_{DDIO} = 3.3$  V, and  $R_{ES} = 14$  unless otherwise noted.

2. The external ADC input pins go through a buffer line that is powered by  $V_{DDIO}$ . Noise on the  $V_{DDIO}$  line degrades the external ADC signal.

<span id="page-25-0"></span>

### **5.8.1 ADC Sample Rates**

The system clock is 16 MHz with the first sample rate generated by dividing the system clock by 4096 (16 MHz  $/$  4096 = 3906.25 Hz). Subsequent sample rates are all a sequence of divide-by-two.

The FXLC95000CL platform's internal frame timer supports the following sample rates (frames per second (fps)):

3906.25 fps 1953.13 fps 976.56 fps 488.28 fps 244.14 fps 122.07 fps 61.04 fps 30.52 fps 15.26 fps 7.63 fps 3.81 fps 1.91 fps 0.95 fps 0.48 fps 0.24 fps

### **Notes**

- At the fastest sampling rate of 3906.25 Hz, there is not enough time to complete the ADC conversions' highestbit resolution, so only 10-,12-,and 14-bit resolutions are available at that rate. All of the ADC resolutions (10-,12-, 14-, and 16-bit) are available at all other sample rates.
- Freescale's Intelligent Sensor Framework (ISF) uses the software-triggered sample mode, using the MTIM16 timer to set the sample period. This allows the specification of sample periods to microsecond resolution.

<span id="page-26-0"></span>

### **5.9 AC electrical characteristics**

Tests are conducted using the input levels specified in [Table 5](#page-22-0). Unless otherwise specified, propagation delays are measured from one 50% point to the next 50% point, and rise and fall times are measured between the 10% and 90% points, as shown in Figure 8.



**Note:** The midpoint in  $V_{IL} + (V_{IH} - V_{IL}) / 2$ 

### **Figure 8. Input signal measurement references**

Figure 9 shows the definitions of the following signal states:

- Data Active state, when a bus or signal is driven, and enters a low impedance state
- Data Tri-stated, when a bus or signal is placed in a high impedance state
- Data Valid state, when a signal level has reached  $V_{\text{OL}}$  or  $V_{\text{OH}}$
- Data Invalid state, when a signal level is in transition between  $V_{OL}$  and  $V_{OH}$



**Figure 9. Signal states**

# **5.10 General timing control**

#### **Table 11. General timing characteristics**



Table continues on the next page...

<span id="page-27-0"></span>

#### **Table 11. General timing characteristics (continued)**

1. All conditions at nominal supply:  $V_{DD} = V_{DDA} = 1.8$  V and  $V_{DDIO} = 3.3$  V.

2. Time measured from  $\mathsf{V}_{\mathsf{DD}}$  =  $\mathsf{V}_{\mathsf{POR}}$  until the internal reset signal is released.

3. T = Period of one system clock cycle. In full-speed mode, T is nominally 62.5 ns. In slow-speed mode, T is nominally 16 μs.

# **5.11 Interfaces**

The FXLC95000CL may be controlled via its included slave I<sup>2</sup>C module that can be active 100% of the time. The FXLC95000 also includes a master  $I<sup>2</sup>C$  that should be used only when the system clock is running at full speed. The master interface is intended to be used to communicate with other, external sensors.



**Figure 10. I2C standard and fast-mode timing**





### **5.11.1 Slave I2C**



### **Table 12. I2C speed ranges**

1. The maximum t<sub>HD:DAT</sub> must be at least a transmission time less than t<sub>VD:DAT</sub> or t<sub>VD:ACK</sub>. For details, see the I<sup>2</sup>C standard.

2. Timing met with IFE = 0, DS = 1, and SE = 1. For more information, refer to Port Control Registers in the FXLC95000CL Hardware Reference Manual.

# **5.11.2 Master I2C Timing**

The master  $I^2C$  should only be used when the system clock is running at full speed. Do not attempt to use the master  $I^2C$  across frames in which a portion of the time is spent in low-speed mode.

**Table 13. Master I2C timing**

| <b>Characteristic</b>                                                                           | Symbol               | <b>Standard Mode</b> |          | <b>Fast Mode</b> |           | <b>Unit</b> |
|-------------------------------------------------------------------------------------------------|----------------------|----------------------|----------|------------------|-----------|-------------|
|                                                                                                 |                      | Min                  | Max      | Min              | Max       |             |
| <b>SCL clock frequency</b>                                                                      | $f_{\rm SCL}$        | 0                    | 100      | $\Omega$         | 400       | kHz         |
| Hold time (repeated) START condition. After<br>this period, the first clock pulse is generated. | <sup>t</sup> HD; STA | 4.0                  |          | 0.6              |           | μs          |
| LOW period of the SCL clock                                                                     | $t_{LOW}$            | 4.7                  |          | 1.3              |           | μs          |
| HIGH period of the SCL clock                                                                    | <sup>t</sup> ніgн    | 4.0                  |          | 0.6              |           | μs          |
| Set-up time for a repeated START condition                                                      | t <sub>SU; STA</sub> | 4.7                  |          | 0.6              |           | μs          |
| Data Hold Time for I <sup>2</sup> C bus devices                                                 | <sup>t</sup> HD; DAT | 0 <sup>1</sup>       | $3.45^2$ | 0 <sup>1</sup>   | $0.9^{2}$ | μs          |
| Data set-up time                                                                                | t <sub>SU; DAT</sub> | 250                  |          | $100^{3, 4}$     |           | ns          |
| Set-up time for STOP condition                                                                  | t <sub>SU: STO</sub> | 4.0                  |          | 0.6              |           | μs          |
| Bus free time between STOP and START<br>condition                                               | $t_{\text{BUF}}$     | 4.7                  |          | 1.3              |           | μs          |
| Pulse width of spikes that must be suppressed<br>by the input filter                            | $t_{\mathsf{SP}}$    | N/A                  | N/A      | $\Omega$         | 50        | μs          |

1. The master mode I<sup>2</sup>C deasserts ACK of an address byte simultaneously with the falling edge of SCL. If no slaves acknowledge this address byte, a negative hold time can result, depending on the edge rates of the SDA and SCL lines.

2. The maximum  $t_{HD; DAT}$  must be met only if the device does not stretch the LOW period ( $t_{LOW}$ ) of the SCL signal.

<span id="page-29-0"></span>

#### **Mechanical and Electrical Specifications**

- 3. Set-up time in slave-transmitter mode is 1 system-clock period (16 MHz = 62.5 ns). There is no FIFO on the  ${}^{12}C$ .
- 4. A fast-mode, I<sup>2</sup>C bus device can be used in a standard mode I<sup>2</sup>C bus system, but the requirement t<sub>SU; DAT</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. According to the standard mode, I<sup>2</sup>C bus specification, if such a device stretches the LOW period of the SCL signal, it must output the next data bit to the SDA line trmax +  $t_{SU}$ ; DAT = 1000 + 250 = 1250 ns before the SCL line is released.

### **5.11.3 SPI interfaces (slave and master)**

Figure 11 and Table 14 describe the timing requirements for the SPI system.



#### **Note:**

Not defined—normally the MSB of the character just received.

### **Figure 11. Slave and master SPI timing**





Table continues on the next page...

<span id="page-30-0"></span>

| <b>Drawing</b><br><b>Number</b> | <b>Function</b>              | Symbol          | Min | Max | Unit |
|---------------------------------|------------------------------|-----------------|-----|-----|------|
| 5                               | Data set-up time (inputs)    | $t_{\text{SU}}$ | 15  |     | ns   |
| 6                               | Data hold time (inputs)      | $t_{\rm HI}$    | 25  |     | ns   |
| 7                               | Access time                  | $t_{a}$         |     | 25  | ns   |
| 8                               | <b>MISO Disable Time</b>     | $t_{dis}$       |     | 25  | ns   |
| 9                               | Data valid (after SCLK edge) | $t_v$           |     | 25  | ns   |
| 10                              | Data hold time (outputs)     | $t_{HO}$        | 0   |     | ns   |
| 11                              | Rise time                    |                 |     |     |      |
|                                 | Input                        | t <sub>RI</sub> |     | 25  | ns   |
|                                 | Output                       | t <sub>RO</sub> |     | 25  | ns   |
| 12                              | Fall time                    |                 |     |     |      |
|                                 | Input                        | $t_{FI}$        |     | 25  | ns   |
|                                 | Output                       | $t_{FO}$        |     | 25  | ns   |

**Table 14. Slave and master SPI timing (continued)**

# **5.12 Flash parameters**

The FXLC95000CL platform has 128 KB of internal flash memory. There are ROM functions that allow the erasing and programming of the flash memory. A chip supply voltage of 1.8 V is sufficient for the flash programming voltage.

The smallest block of memory that can be written is four bytes and those four bytes must be aligned on a four byte boundary. The largest block of memory that can be programmed is 256 bytes and the block must start at a 256-byte boundary.

Flash programming blocks must start on a 4-byte boundary and cannot cross a 256 byte page boundary.





<span id="page-31-0"></span>

# **6 Package Information**

The FXLC95000CL is contained in a 24 pin, 3 mm by 5 mm by 1 mm LGA package.

# **6.1 Product Identification Markings**





# **6.2 Footprint and pattern information**



1. All measurements are in millimeters<br>2. There is a 0.015 mm shrink on each direction from Copper footprint





All measurements are in millimeters.

<span id="page-34-0"></span>

### **6.3 Tape and reel information**

### **6.3.1 Tape dimensions**



### **6.3.2 Device orientation**





# **6.4 Package dimensions**



ALL DIMENSIONS IN MILLIMETERS.  $1.$ 

DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.  $2.$ 

 $\sqrt{3}$ DIMENSION APPLIES TO ALL LEADS.

PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

**Case 2208-01, Issue O, 24-lead LGA**

/4.

<span id="page-36-0"></span>

# **7 Revision History**







#### **How to Reach Us:**

**Home Page:** [freescale.com](http://www.freescale.com)

**Web Support:** [freescale.com/support](http://www.freescale.com/support) Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. Freescale reserves the right to make changes without further notice to any products herein.

Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: [freescale.com/SalesTermsandConditions.](http://freescale.com/SalesTermsandConditions)

Freescale, the Freescale logo, CodeWarrior, ColdFire, and Energy Efficient Solutions logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Xtrinsic is a trademark of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2012–2013 Freescale Semiconductor, Inc.

Document Number FXLC95000CL Revision 1.2, 8/2013

