

# 16Mb (2048K x 8 Bits) LOW POWER CMOS SRAM

## **REVISION HISTORY**

Revision<br/>Rev. 1.0Description<br/>Initial releaseIssue Date<br/>Feb.25.2022

## 16Mb (2048K x 8 Bits) LOW POWER CMOS SRAM

### **FEATURES**

Fast access time : 45ns
 Low power consumption:
 Operating current : 12mA (TYP.)
 Standby current : 5µA (TYP.)

■ Single 2.7V ~ 3.6V power supply

■ All inputs and outputs TTL compatible

Fully static operationTri-state output

■ Data retention voltage : 1.5V (MIN.)

■ Package: 44-pin 400 mil TSOP-II

48-ball 6mm x 8mm TFBGA

## **GENERAL DESCRIPTION**

The AS6C1608B is a 16,777,216-bit low power CMOS static random access memory organized as 2,097,152 words by 8 bits. It is fabricated using very high performance, high reliability CMOS technology. Its standby current is stable within the range of operating temperature.

The AS6C1608B is well designed for very low power system applications, and particularly well suited for battery back-up nonvolatile memory application.

The AS6C1608B operates from a single power supply of  $2.7V \sim 3.6V$  and all inputs and outputs are fully TTL compatible

### **PRODUCT FAMILY**

| Product      | Operating   | Voc Pango  | Speed | Power D            | issipation          |
|--------------|-------------|------------|-------|--------------------|---------------------|
| Family       | Temperature | Vcc Range  | Speed | Standby(IsB1,TYP.) | Operating(Icc,TYP.) |
| AS6C1608B(I) | -40 ~ 85°C  | 2.7 ~ 3.6V | 45ns  | 5μΑ                | 12mA                |

## **FUNCTIONAL BLOCK DIAGRAM**



## **PIN DESCRIPTION**

| SYMBOL    | DESCRIPTION         |
|-----------|---------------------|
| A0 – A20  | Address Inputs      |
| DQ0 – DQ7 | Data Inputs/Outputs |
| CE#, CE2  | Chip Enable Inputs  |
| WE#       | Write Enable Input  |
| OE#       | Output Enable Input |
| Vcc       | Power Supply        |
| Vss       | Ground              |
| NC        | No Connection       |



## **PIN CONFIGURATION**

# 44-pin TSOP(Type II)



## 48-ball 6mm x 8mm TFBGA



# 16Mb (2048K x 8 Bits) LOW POWER CMOS SRAM

# **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                                | SYMBOL          | RATING             | UNIT                    |
|------------------------------------------|-----------------|--------------------|-------------------------|
| Voltage on Vcc relative to Vss           | V <sub>T1</sub> | -0.5 to 4.6        | V                       |
| Voltage on any other pin relative to Vss | V <sub>T2</sub> | -0.5 to Vcc+0.5    | V                       |
| Operating Temperature                    | Та              | -40 to 85(I grade) | $^{\circ}\! \mathbb{C}$ |
| Storage Temperature                      | Тѕтс            | -65 to 150         | $^{\circ}\!\mathbb{C}$  |
| Power Dissipation                        | PD              | 1                  | W                       |
| DC Output Current                        | Іоит            | 50                 | mA                      |

<sup>\*</sup>Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect device reliability.

## **TRUTH TABLE**

| MODE           | CE# | CE2 | OE# | WE# | I/O OPERATION    | SUPPLY CURRENT       |
|----------------|-----|-----|-----|-----|------------------|----------------------|
| Standby        | Н   | Χ   | Х   | Х   | High-Z           | IsB,IsB1             |
| Starioby       | Х   | L   | Х   | Х   | High-Z           | ISB,ISB1             |
| Output Disable | L   | Н   | Н   | Н   | High-Z           | lcc,lcc1             |
| Read           | L   | Н   | L   | Н   | D <sub>оит</sub> | Icc,Icc <sub>1</sub> |
| Write          | L   | Н   | Х   | L   | Din              | Icc,Icc <sub>1</sub> |

Note: H = V<sub>IH</sub>, L = V<sub>IL</sub>, X = Don't care.



# **DC ELECTRICAL CHARACTERISTICS**

| PARAMETER                       | SYMBOL                       | TEST CONDITION                                                                                                        | 1 |      | MIN.  | TYP. <sup>~4</sup> | MAX.    | UNIT |
|---------------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------|---|------|-------|--------------------|---------|------|
| Supply Voltage                  | Vcc                          |                                                                                                                       |   |      | 2.7   | 3.0                | 3.6     | V    |
| Input High Voltage              | VIH                          |                                                                                                                       |   |      | 2.2   | -                  | Vcc+0.3 | V    |
| Input Low Voltage               | V <sub>IL</sub> <sup>2</sup> |                                                                                                                       |   |      | - 0.2 | -                  | 0.6     | V    |
| Input Leakage Current           | ILI                          | $V_{CC} \ge V_{IN} \ge V_{SS}$                                                                                        |   |      | - 1   | -                  | 1       | μΑ   |
| Output Leakage<br>Current       | ILO                          | Vcc ≧ Vouт ≧ Vss<br>Output Disabled                                                                                   |   |      | - 1   | -                  | 1       | μA   |
| Output High Voltage             | Voh                          | I <sub>OH</sub> = -1mA                                                                                                |   |      | 2.2   | 2.7                | -       | V    |
| Output Low Voltage              | Vol                          | I <sub>OL</sub> = 2mA                                                                                                 |   |      | -     | -                  | 0.4     | V    |
|                                 | Icc                          | Cycle time = Min.<br>CE# = V <sub>IL</sub> and CE2 = V <sub>II</sub>                                                  | 4 | - 45 | -     | 12                 | 20      | mA   |
| Average Operating               | 100                          | I <sub>I/O</sub> = 0mA<br>Other pins at V <sub>IL</sub> or V <sub>IH</sub> - 55                                       |   | - 55 | -     | 10                 | 18      | mA   |
| Power supply Current            | Icc <sub>1</sub>             | Cycle time = $1\mu$ s<br>CE# $\leq$ 0.2V and CE2 $\geq$ Vcc-0.2V<br>$I_{I/O}$ = 0mA<br>Other pins at 0.2V or Vcc-0.2V |   | -    | 3     | 5                  | mA      |      |
|                                 | I <sub>SB</sub>              | CE# = V <sub>IH</sub> or CE2 = V <sub>IL</sub><br>Other pins at V <sub>IL</sub> or V <sub>IH</sub>                    |   |      | -     | 0.3                | 2       | mA   |
| Standby Power<br>Supply Current | I <sub>SB1</sub>             | CE# ≧Vcc-0.2V<br>or CE2≦0.2V                                                                                          |   | *5   | -     | 5                  | 10      | μΑ   |
| Notoc                           | ISBI                         | Other pins at 0.2V or Vcc-0.2V                                                                                        |   |      | -     | 5                  | 20      | μΑ   |

#### Notes:

- 1.  $V_{IH}(max) = V_{CC} + 2.0V$  for pulse width less than 6ns.
- 2. V<sub>IL</sub>(min) = V<sub>SS</sub> 2.0V for pulse width less than 6ns.
- 3. Over/Undershoot specifications are characterized on engineering evaluation stage, not for mass production test.
- 4. Typical values are included for reference only and are not guaranteed or tested. Typical valued are measured at Vcc = Vcc(TYP.) and Ta = 25°C
- 5. This parameter is measured at VCC = 3.0V

## **CAPACITANCE** (TA = 25°C pF = 1.0MHz)

| PARAMETER                | SYMBOL           | MIN. | MAX | UNIT |
|--------------------------|------------------|------|-----|------|
| Input Capacitance        | Cin              | -    | 6   | pF   |
| Input/Output Capacitance | C <sub>I/O</sub> | -    | 8   | pF   |

Note: These parameters are guaranteed by device characterization, but not production tested.

#### **AC TEST CONDITIONS**

| Input Pulse Levels                       | 0.2V to Vcc - 0.2V                               |
|------------------------------------------|--------------------------------------------------|
| Input Rise and Fall Times                | 3ns                                              |
| Input and Output Timing Reference Levels | 1.5V                                             |
| Output Load                              | $C_L = 30pF + 1TTL$ , $I_{OH}/I_{OL} = -1mA/2mA$ |



# **AC ELECTRICAL CHARACTERISTICS**

## (1) READ CYCLE

| PARAMETER                          | SYM.  | AS6C16 | 608 <b>B-4</b> 5 | 55ns Specification |      | UNIT                                    |
|------------------------------------|-------|--------|------------------|--------------------|------|-----------------------------------------|
|                                    |       | MIN.   | MAX.             | MIN.               | MAX. | • • • • • • • • • • • • • • • • • • • • |
| Read Cycle Time                    | trc   | 45     | -                | 55                 | -    | ns                                      |
| Address Access Time                | taa   | -      | 45               | -                  | 55   | ns                                      |
| Chip Enable Access Time            | tace  | -      | 45               | -                  | 55   | ns                                      |
| Output Enable Access Time          | toe   | -      | 25               | -                  | 30   | ns                                      |
| Chip Enable to Output in Low-Z     | tcLz* | 10     | -                | 10                 | -    | ns                                      |
| Output Enable to Output in Low-Z   | tolz* | 5      | -                | 5                  | -    | ns                                      |
| Chip Disable to Output in High-Z   | tcHz* | -      | 15               | -                  | 20   | ns                                      |
| Output Disable to Output in High-Z | tonz* | -      | 15               | -                  | 20   | ns                                      |
| Output Hold from Address Change    | tон   | 10     | -                | 10                 | -    | ns                                      |

#### (2) WRITE CYCLE

| PARAMETER                        | SYM.  | AS6C1 | 608B-45 | 55ns Specification |      | UNIT |
|----------------------------------|-------|-------|---------|--------------------|------|------|
|                                  |       | MIN.  | MAX.    | MIN.               | MAX. | ONT  |
| Write Cycle Time                 | twc   | 45    | -       | 55                 | -    | ns   |
| Address Valid to End of Write    | taw   | 40    | -       | 50                 | -    | ns   |
| Chip Enable to End of Write      | tcw   | 40    | -       | 50                 | -    | ns   |
| Address Set-up Time              | tas   | 0     | -       | 0                  | -    | ns   |
| Write Pulse Width                | twp   | 35    | -       | 45                 | -    | ns   |
| Write Recovery Time              | twr   | 0     | -       | 0                  | -    | ns   |
| Data to Write Time Overlap       | tow   | 20    | -       | 25                 | -    | ns   |
| Data Hold from End of Write Time | tон   | 0     | -       | 0                  | -    | ns   |
| Output Active from End of Write  | tow*  | 5     | -       | 5                  | -    | ns   |
| Write to Output in High-Z        | twnz* | -     | 15      | -                  | 20   | ns   |

<sup>\*</sup>These parameters are guaranteed by device characterization, but not production tested.



## **TIMING WAVEFORMS**

#### READ CYCLE 1 (Address Controlled) (1,2)



#### READ CYCLE 2 (CE# and CE2 and OE# Controlled) (1,3,4,5)



#### Notes:

- 1.WE# is high for read cycle.
- 2.Device is continuously selected OE# = low, CE# = low, CE2 = high.
  3.Address must be valid prior to or coincident with CE# = low, CE2 = high; otherwise taa is the limiting parameter.
- 4.tclz, tolz, tolz and tolz are specified with CL = 5pF. Transition is measured ±500mV from steady state.
- 5.At any given temperature and voltage condition, tcHz is less than tcLz ,  $t_{\text{OHZ}}$  is less than toLz.



#### WRITE CYCLE 1 (WE# Controlled) (1,2,4,5)



#### WRITE CYCLE 2 (CE# and CE2 Controlled) (1,4,5)



#### Notes:

- 1.A write occurs during the overlap of a low CE#, high CE2, low WE#.
- 2.During a WE# controlled write cycle with OE# low, tWP must be greater than tWHZ + tDW to allow the drivers to turn off and data to be placed on the bus.
- 3. During this period, I/O pins are in the output state, and input signals must not be applied.
- 4.If the CE# low transition and CE2 high transition occurs simultaneously with or after WE# low transition, the outputs remain in a high impedance state.
- 5.tOW and tWHZ are specified with CL = 5pF. Transition is measured ±500mV from steady state.

# 16Mb (2048K x 8 Bits) LOW POWER CMOS SRAM

# **DATA RETENTION CHARACTERISTICS**

| PARAMETER                                                                                | SYMBOL          | TEST CONDITION                            | MIN.              | TYP. | MAX. | UNIT |    |
|------------------------------------------------------------------------------------------|-----------------|-------------------------------------------|-------------------|------|------|------|----|
| Vcc for Data Retention                                                                   | V <sub>DR</sub> | $CE# \ge V_{CC} - 0.2V$ or $CE2 \le 0.2V$ | 1.5               | -    | 3.6  | V    |    |
| $V_{CC} = 1.2V$ Data Retention Current $I_{DR}$ $CE\# \ge V_{CC}-0.2V$ or $CE2 \le 0.2V$ |                 | <b>40</b> ℃                               | ı                 | 4    | 10   | μΑ   |    |
| Data Retention Current                                                                   |                 | Other pins at 0.2V or Vcc-0.2V            | -40 <b>C~</b> 85℃ | -    | 4    | 40   | μΑ |
| Chip Disable to Data<br>Retention Time                                                   | tcdr            | See Data Retention<br>Waveforms (below)   |                   | 0    | -    | -    | ns |
| Recovery Time                                                                            | tr              |                                           |                   | tnc∗ | -    | -    | ns |

tRC\* = Read Cycle Time

## **DATA RETENTION WAVEFORM**

Low Vcc Data Retention Waveform (1) (CE# controlled)



#### Low Vcc Data Retention Waveform (2) (CE2 controlled)





## PACKAGE OUTLINE DIMENSION

44-pin 400mil TSOP-II Package Outline Dimension



| SYMBOLS  | DIMENSI | ONS IN MILL | METERS | DIME | ENSIONS IN I | MILS |
|----------|---------|-------------|--------|------|--------------|------|
| STWIBULS | MIN.    | NOM.        | MAX.   | MIN. | NOM.         | MAX. |
| Α        | -       | -           | 1.20   | -    | -            | 47.2 |
| A1       | 0.05    | 0.10        | 0.15   | 2.0  | 3.9          | 5.9  |
| A2       | 0.95    | 1.00        | 1.05   | 37.4 | 39.4         | 41.3 |
| b        | 0.30    | -           | 0.45   | 11.8 | -            | 17.7 |
| С        | 0.12    | -           | 0.21   | 4.7  | -            | 8.3  |
| D        | 18.212  | 18.415      | 18.618 | 717  | 725          | 733  |
| E        | 11.506  | 11.760      | 12.014 | 453  | 463          | 473  |
| E1       | 9.957   | 10.160      | 10.363 | 392  | 400          | 408  |
| е        | -       | 0.800       | -      | -    | 31.5         | -    |
| L        | 0.40    | 0.50        | 0.60   | 15.7 | 19.7         | 23.6 |
| ZD       | -       | 0.805       | -      | -    | 31.7         | -    |
| У        | -       | -           | 0.076  | -    | -            | 3    |
| θ        | 0°      | 3°          | 6°     | 0°   | 3°           | 6°   |



## 16Mb (2048K x 8 Bits) LOW POWER CMOS SRAM

#### 48-ball 6mm × 8mm TFBGA Package Outline Dimension











DETAIL B

| CVI  | D         | IMENSIO<br>(mm) | N    | DIMENSION<br>(inch) |         |       |  |
|------|-----------|-----------------|------|---------------------|---------|-------|--|
| SYM. | MIN.      | MIN. NOM. N     |      | MIN.                | NOM.    | MAX.  |  |
| Α    | _         | _               | 1.40 | _                   | _       | 0.055 |  |
| A1   | 0.20      | 0.25            | 0.30 | 0.008               | 0.010   | 0.012 |  |
| A2   | _         | _               | 1.05 | _                   | _       | 0.041 |  |
| b    | 0.30      | 0.35            | 0.40 | 0.012               | 0.014   | 0.016 |  |
| D    | 7.95      | 8.00            | 8.05 | 0.313               | 0.315   | 0.317 |  |
| D1   | 5.25 BSC  |                 |      | 0                   | .207 BS | SC    |  |
| Ε    | 5.95      | 6.00            | 6.05 | 0.234               | 0.236   | 0.238 |  |
| E1   | 3         | .75 BS0         | )    | 0                   | .148 BS | SC    |  |
| SE   | 0.375 TYP |                 |      | 0                   | .015 TY | P     |  |
| SD   | 0.375 TYP |                 |      | 0                   | .015 TY | P     |  |
| e    | 0         | .75 BS0         |      | 0                   | .030 BS | SC    |  |

#### NOTE:

- 1. CONTROLLING DIMENSION : MILLIMETER.
- 2. REFERENCE DOCUMENT : JEDEC MO-207.



# 16Mb (2048K x 8 Bits) LOW POWER CMOS SRAM

# **ORDERING INFORMATION**

| Alliance Part no                | Organisation | Vcc<br>Range   | Package                    | Operating<br>Temp | Speed ns |
|---------------------------------|--------------|----------------|----------------------------|-------------------|----------|
| AS6C1608B-45BIN - Tray          | 2048K x 8    | 2.7V –<br>3.6V | 48-ball 6mm x 8mm<br>TFBGA | -40°C~85°C        | 45       |
| AS6C1608B-45BINTR – Tape & Reel | 2048K x 8    | 2.7V –<br>3.6V | 48-ball 6mm x 8mm<br>TFBGA | -40°C~85°C        | 45       |
| AS6C1608B-45TIN – Tray          | 2048K x 8    | 2.7V –<br>3.6V | 44-pin 400mil<br>TSOP-II   | -40°C~85°C        | 45       |
| AS6C1608B-45TINTR – Tape & Reel | 2048K x 8    | 2.7V –<br>3.6V | 44-pin 400mil<br>TSOP-II   | -40°C~85°C        | 45       |

## **PART NUMBERING SYSTEM**

| AS6C                        | 1608B                                                   | - 45                        | B or T                                                 | T                                                 | N                                       |
|-----------------------------|---------------------------------------------------------|-----------------------------|--------------------------------------------------------|---------------------------------------------------|-----------------------------------------|
| LOW POWER<br>SRAM<br>PREFIX | DEVICE NUMBER<br>16 = 16M<br>08 = by 8<br>B = Die rev.B | Access<br>Time<br>45 = 45ns | B = 48ball<br>TFBGA<br>(6mm x 8mm)<br>Or<br>T = 44-pin | Temperature range: I = Industrial (-40°C to 85°C) | N = Lead Free<br>ROHS<br>Compliant Part |
|                             |                                                         |                             | 400mil TSOP-II                                         |                                                   |                                         |



## 16Mb (2048K x 8 Bits) LOW POWER CMOS SRAM



Alliance Memory, Inc. 12815 NE 124th St STE#D Kirkland, WA 98034, USA Tel: +1(425)898-4456

Fax +1(425)896-8628

www.alliancememory.com

Copyright © Alliance Memory All Rights Reserved

© Copyright 2007 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that the manufacturer assumes all risk of such use and agrees to indemnify Alliance against all claims arising from such use.