

Is Now Part of



## **ON Semiconductor**®

# To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="https://www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="https://www.onsemi.com">Fairchild\_questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized applications, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an ad experson

## 74VHCT573A Octal D-Type Latch with 3-STATE Outputs

#### Features

- High speed: t<sub>PD</sub> = 7.7ns (Typ.) at T<sub>A</sub> = 25°C
- High Noise Immunity: V<sub>IH</sub> = 2.0V, V<sub>IL</sub> = 0.8V
- Power Down Protection is provided on all inputs and outputs
- Low Noise: V<sub>OLP</sub> = 1.6V (Max.)
- Low Power Dissipation: I<sub>CC</sub> = 4µA (Max.) @ T<sub>A</sub> = 25°C
- Pin and function compatible with 74HCT573



The VHCT573A is an advanced high speed CMOS octal latch with 3-STATE output fabricated with silicon gate CMOS technology. It achieves the high speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. This 8-bit D-type latch is controlled by a Latch Enable input (LE) and an Output Enable input (OE). When the OE input is HIGH, the eight outputs are in a high impedance state.

Protection circuits ensure that 0V to 7V can be applied to the input and output<sup>(1)</sup> pins without regard to the supply voltage. This device can be used to interface 3V to 5V systems and two supply systems such as battery back up. This circuit prevents device destruction due to mismatched supply and input voltages.

#### Note:

1. Outputs in OFF-State

#### **Ordering Information**

| Order Number  | Package<br>Number | Package Description                                                         |
|---------------|-------------------|-----------------------------------------------------------------------------|
| 74VHCT573AM   | M20B              | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |
| 74VHCT573ASJ  | M20D              | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide               |
| 74VHCT573AMTC | MTC20             | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |

Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering number. Pb-Free package per JEDEC J-STD-020B.

#### **Connection Diagram**



#### **Pin Description**

| Pin Names Description          |                             |  |  |  |
|--------------------------------|-----------------------------|--|--|--|
| D <sub>0</sub> -D <sub>7</sub> | Data Inputs                 |  |  |  |
| LE                             | Latch Enable Input          |  |  |  |
| ŌĒ                             | 3-STATE Output Enable Input |  |  |  |
| O <sub>0</sub> -O <sub>7</sub> | 3-STATE Outputs             |  |  |  |

## Logic Symbol



#### **Functional Description**

The VHCT573A contains eight D-type latches with 3-STATE output buffers. When the Latch Enable (LE) input is HIGH, data on the D<sub>n</sub> inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW the latches store the information that was present on the D inputs, a setup time preceding the HIGH-to-LOW transition of LE. The 3-STATE buffers are controlled by the Output Enable ( $\overline{OE}$ ) input. When  $\overline{OE}$  is LOW, the buffers are enabled. When  $\overline{OE}$  is HIGH the buffers are in the high impedance mode, but, this does not interfere with entering new data into the latches.

## **Truth Table**

|    | Inputs |   |                |  |  |  |
|----|--------|---|----------------|--|--|--|
| ŌE | LE     | D | O <sub>n</sub> |  |  |  |
| L  | Н      | Н | Н              |  |  |  |
| L  | Н      | L | L              |  |  |  |
| L  | L      | Х | O <sub>0</sub> |  |  |  |
| Н  | Х      | Х | Z              |  |  |  |

H = HIGH Voltage Level

L = LOW Voltage Level

X = Immaterial

Z = High Impedance

## Logic Diagram



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.

#### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                                | Rating                          |
|------------------|------------------------------------------|---------------------------------|
| V <sub>CC</sub>  | Supply Voltage                           | –0.5V to +7.0V                  |
| V <sub>IN</sub>  | DC Input Voltage                         | –0.5V to +7.0V                  |
| V <sub>OUT</sub> | DC Output Voltage                        |                                 |
|                  | Note 2                                   | –0.5V to V <sub>CC</sub> + 0.5V |
|                  | Note 3                                   | –0.5V to +7.0V                  |
| I <sub>IK</sub>  | Input Diode Current                      | –20mA                           |
| I <sub>OK</sub>  | Output Diode Current <sup>(4)</sup>      | ±20mA                           |
| I <sub>OUT</sub> | DC Output Current                        | ±25mA                           |
| I <sub>CC</sub>  | DC V <sub>CC</sub> /GND Current          | ±75mA                           |
| T <sub>STG</sub> | Storage Temperature                      | –65°C to +150°C                 |
| TL               | Lead Temperature (Soldering, 10 seconds) | 260°C                           |

#### Recommended Operating Conditions<sup>(5)</sup>

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings.

| Symbol                          | Parameter                                          | Rating                |
|---------------------------------|----------------------------------------------------|-----------------------|
| V <sub>CC</sub>                 | Supply Voltage                                     | 4.5V to +5.5V         |
| V <sub>IN</sub>                 | Input Voltage                                      | 0V to +5.5V           |
| V <sub>OUT</sub>                | Output Voltage                                     |                       |
|                                 | Note 2                                             | 0V to V <sub>CC</sub> |
|                                 | Note 3                                             | 0V to 5.5V            |
| T <sub>OPR</sub>                | Operating Temperature                              | –40°C to +85°C        |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time, $V_{CC} = 5.0V \pm 0.5V$ | 0ns/V ~ 20ns/V        |

Notes:

2. HIGH or LOW state. I<sub>OUT</sub> absolute maximum rating must be observed.

3. When outputs are in OFF-State or when  $V_{CC} = 0V$ .

4.  $V_{OUT} < GND$ ,  $V_{OUT} > V_{CC}$  (Outputs Active).

5. Unused inputs must be held HIGH or LOW. They may not float.

| 74VHCT573A          |
|---------------------|
| <b>Octal D-Type</b> |
| Latch w             |
| with 3-STATE (      |
| -STATE Outputs      |

|                  |                                                 |                     | T <sub>A</sub> = 25°C                               |                         |      | С    | T <sub>A</sub> = -<br>to + |      |      |      |
|------------------|-------------------------------------------------|---------------------|-----------------------------------------------------|-------------------------|------|------|----------------------------|------|------|------|
| Symbol           | Parameter                                       | V <sub>CC</sub> (V) | Conditions                                          |                         | Min. | Тур. | Max.                       | Min. | Max. | Unit |
| V <sub>IH</sub>  | HIGH Level Input                                | 4.5                 |                                                     |                         | 2.0  |      |                            | 2.0  |      | V    |
|                  | Voltage                                         | 5.5                 |                                                     |                         | 2.0  |      |                            | 2.0  |      |      |
| V <sub>IL</sub>  | LOW Level Input                                 | 4.5                 |                                                     |                         |      |      | 0.8                        |      | 0.8  | V    |
|                  | Voltage                                         | 5.5                 |                                                     |                         |      |      | 0.8                        |      | 0.8  |      |
| V <sub>OH</sub>  | HIGH Level Output                               | 4.5                 | $V_{IN} = V_{IH}$                                   | I <sub>OH</sub> = -50μA | 4.40 | 4.50 |                            | 4.40 |      | V    |
|                  | Voltage                                         |                     | or V <sub>IL</sub>                                  | $I_{OH} = -8mA$         | 3.94 |      |                            | 3.80 |      |      |
| V <sub>OL</sub>  | LOW Level Output                                | 4.5                 |                                                     | I <sub>OL</sub> = 50μA  |      | 0.0  | 0.1                        |      | 0.1  | V    |
|                  | Voltage                                         |                     |                                                     | I <sub>OL</sub> = 8mA   |      |      | 0.36                       |      | 0.44 |      |
| I <sub>OZ</sub>  | 3-STATE Output<br>Off-State Current             | 5.5                 | $V_{IN} = V_{IH} q$ $V_{OUT} = V_{C}$               |                         |      |      | ±0.25                      |      | ±2.5 | μA   |
| I <sub>IN</sub>  | Input Leakage<br>Current                        | 0–5.5               | $V_{IN} = 5.5V \text{ or GND}$                      |                         |      |      | ±0.1                       |      | ±1.0 | μA   |
| I <sub>CC</sub>  | Quiescent Supply<br>Current                     | 5.5                 | $V_{IN} = V_{CC}$                                   | or GND                  |      |      | 4.0                        |      | 40.0 | μA   |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input                  | 5.5                 | $V_{IN} = 3.4V$ , Other<br>Inputs = $V_{CC}$ or GND |                         |      |      | 1.35                       |      | 1.50 | mA   |
| I <sub>OFF</sub> | Output Leakage<br>Current (Power<br>Down State) | 0.0                 | V <sub>OUT</sub> = 5.5V                             |                         |      |      | 0.5                        |      | 5.0  | μA   |

## **Noise Characteristics**

|                                 |                                                 |                     |               | $T_A = 25^{\circ}C$ |        |       |
|---------------------------------|-------------------------------------------------|---------------------|---------------|---------------------|--------|-------|
| Symbol                          | Parameter                                       | V <sub>CC</sub> (V) | Conditions    | Тур.                | Limits | Units |
| V <sub>OLP</sub> <sup>(6)</sup> | Quiet Output Maximum<br>Dynamic V <sub>OL</sub> | 5.0                 | $C_L = 50 pF$ | 1.2                 | 1.6    | V     |
| V <sub>OLV</sub> <sup>(6)</sup> | Quiet Output Minimum<br>Dynamic V <sub>OL</sub> | 5.0                 | $C_L = 50 pF$ | -1.2                | -1.6   | V     |
| V <sub>IHD</sub> <sup>(6)</sup> | Minimum HIGH Level<br>Dynamic Input Voltage     | 5.0                 | $C_L = 50 pF$ |                     | 2.0    | V     |
| V <sub>ILD</sub> <sup>(6)</sup> | Maximum LOW Level<br>Dynamic Input Voltage      | 5.0                 | $C_L = 50 pF$ |                     | 0.8    | V     |

#### Note:

6. Parameter guaranteed by design.

#### AC Electrical Characteristics

|                                       |                                  |                     |                       |               | Тд   | _ = <b>+2</b> 5 | °C   | T <sub>A</sub> = -<br>to +8 | -40°C<br>85°C |       |
|---------------------------------------|----------------------------------|---------------------|-----------------------|---------------|------|-----------------|------|-----------------------------|---------------|-------|
| Symbol                                | Parameter                        | V <sub>CC</sub> (V) | Cond                  | litions       | Min. | Тур.            | Max. | Min.                        | Max.          | Units |
| t <sub>PLH</sub> , t <sub>PHL</sub>   | Propagation Delay                | 5.0 ± 0.5           |                       | $C_L = 15 pF$ |      | 7.7             | 12.3 | 1.0                         | 13.5          | ns    |
|                                       | Time (LE to O <sub>n</sub> )     |                     | $C_L = 50 pF$         |               | 8.5  | 13.3            | 1.0  | 14.5                        |               |       |
| t <sub>PLH</sub> , t <sub>PHL</sub>   | Propagation Delay                | 5.0 ± 0.5           |                       | $C_L = 15 pF$ |      | 5.1             | 8.5  | 1.0                         | 9.5           | ns    |
|                                       | Time (D to O <sub>n</sub> )      |                     | $C_L = 50 pF$         |               | 5.9  | 9.5             | 1.0  | 10.5                        |               |       |
| t <sub>PZL</sub> , t <sub>PZH</sub>   | 3-STATE Output                   | 5.0 ± 0.5           | $R_L = 1k\Omega$      | $C_L = 15 pF$ |      | 6.3             | 10.9 | 1.0                         | 12.5          | ns    |
|                                       | Enable Time                      |                     |                       | $C_L = 50 pF$ |      | 7.1             | 11.9 | 1.0                         | 13.5          |       |
| t <sub>PLZ</sub> , t <sub>PHZ</sub>   | 3-STATE Output<br>Disable Time   | 5.0 ± 0.5           | $R_L = 1k\Omega$      | $C_L = 50 pF$ |      | 8.8             | 11.2 | 1.0                         | 12.0          | ns    |
| t <sub>OSLH</sub> , t <sub>OSHL</sub> | Output to Output<br>Skew         | 5.0 ± 0.5           | (7)                   |               |      |                 | 1.0  |                             | 1.0           | ns    |
| C <sub>IN</sub>                       | Input Capacitance                |                     | V <sub>CC</sub> = Ope | en            |      | 4               | 10   |                             | 10            | pF    |
| C <sub>OUT</sub>                      | Output Capacitance               |                     | $V_{CC} = 5.0V$       |               |      | 6               |      |                             |               | pF    |
| C <sub>PD</sub>                       | Power Dissipation<br>Capacitance |                     | (8)                   |               |      | 25              |      |                             |               | pF    |

#### Notes:

7. Parameter guaranteed by design.  $t_{OSLH} = |t_{PLH max} - t_{PLH min}|$ ;  $t_{OSHL} = |t_{PHL max} - t_{PHL min}|$ 

8.  $C_{PD}$  is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation:  $I_{CC}$  (Opr.) =  $C_{PD} \cdot V_{CC} \cdot f_{IN} + I_{CC} / 8$  (per F/F). The total  $C_{PD}$  when n pcs. of the Latch operates can be calculated by the equation:  $C_{PD}$ (total) = 14 + 13n.

#### **AC Operating Requirements**

|                    |                          |                     | T <sub>A</sub> = +25°C |      | $T_A = -40^{\circ}C$ |      |      |       |
|--------------------|--------------------------|---------------------|------------------------|------|----------------------|------|------|-------|
| Symbol             | Parameter                | V <sub>CC</sub> (V) | Min.                   | Тур. | Max.                 | Min. | Max. | Units |
| t <sub>W</sub> (H) | Minimum Pulse Width (LE) | 5.0 ± 0.5           | 6.5                    |      |                      | 8.5  |      | ns    |
| t <sub>S</sub>     | Minimum Set-Up Time      | 5.0 ± 0.5           | 1.5                    |      |                      | 1.5  |      | ns    |
| t <sub>H</sub>     | Minimum Hold Time        | 5.0 ± 0.5           | 3.5                    |      |                      | 3.5  |      | ns    |





Figure 2. 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M20D

**Physical Dimensions** (Continued) Dimensions are in millimeters unless otherwise noted.



74VHCT573A Octal D-Type Latch with 3-STATE Outputs

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC