

3.3V, 1.5GHz ÷1/÷2 DIFFERENTIAL LVECL/LVPECL PROGRAMMABLE CLOCK GENERATOR AND 1:15 FANOUT BUFFER

Precision Edge<sup>®</sup> SY100E222L

#### **FEATURES**

- Four programmable output banks and 15 total LVPECL-compatible differential outputs
- Pin-compatible, plug-in replacement to MC100LVE222FA
- f<sub>MAX</sub> clock = 1.5GHz
- 50ps output-to-output skew
- Four output banks with independent ÷1, ÷2 frequency control
- 100k compatible I/O
- Power supply 3.3V ±10%
- -40°C to +85°C temperature range
- Available in 52-pin LQFP package

### APPLICATIONS

- SONET/SDH channel applications
- Fibre Channel multi-channel applications
- Gigabit Ethernet multi-channel applications



Precision Edge is a registered trademark of Micrel, Inc.



## Precision Edge®

#### DESCRIPTION

The SY100E222L is a low-skew, low-jitter device capable of receiving a high-speed LVECL/LVPECL input in either a single-ended or differential configuration. For single-ended configurations, a  $V_{BB}$  output reference is supplied by the SY100E222L. A 2:1 input multiplexer selects from two differential input pairs by means of the CLK\_SEL input select.

The internal programmable divider for each of the four banks generates a  $\div 1$  or  $\div 2$  frequency of the selected input. The  $\div 1/\div 2$  divider outputs can be asynchronously synchronized with the master reset (MR) input so that the outputs will start out in a known state.

The 15 total outputs are partitioned into four independently selected output banks in a 2/3/4/6 fanout configuration. Each of the four banks can independently select the  $\div 1$  or  $\div 2$  output frequency by means of the four separate frequency select pins (FSELA-FSELD) inputs.

The SY100E222L is pin-for-pin compatible with the MC100LVE222FA device.

The SY100E222L is part of a Micrel's Precision Edge<sup>™</sup> product family. For other integrated clock divider plus fanout buffer options, consider Micrel's SY89200 family.

All support documentation can be found on Micrel's web site at www.micrel.com.

#### CROSS REFERENCE TABLE

| Micrel Part Number | ON Semiconductor |  |
|--------------------|------------------|--|
| SY100E222LTI       | MC100LVE222FA    |  |
| SY100E222LTI TR    | MC100LVE222FAR2  |  |

# **PACKAGE/ORDERING INFORMATION**

# Ordering Information<sup>(1)</sup>

| Part Number                      | Package<br>Type | Operating<br>Range | Package<br>Marking                              | Lead<br>Finish |
|----------------------------------|-----------------|--------------------|-------------------------------------------------|----------------|
| SY100E222LTI                     | LQFP-52         | Industrial         | SY100E222LTI                                    | Sn-Pb          |
| SY100E222LTITR <sup>(2)</sup>    | LQFP-52         | Industrial         | SY100E222LTI                                    | Sn-Pb          |
| SY100E222LTY <sup>(3)</sup>      | LQFP-52         | Industrial         | SY100E222LTY with Pb-Free bar-line indicator    | Matte-Sn       |
| SY100E222LTYTR <sup>(2, 3)</sup> | LQFP-52         | Industrial         | SY100E222LTY with Pb-Free bar-line indicator    | Matte-Sn       |
| SY100E222LTYTX <sup>(2, 4)</sup> | LQFP-52         | Industrial         | SY100E222LTY with<br>Pb-Free bar-line indicator | Matte-Sn       |

#### Notes:

1. Contact factory for die availability. Dice are guaranteed at  $T_A = 25^{\circ}C$ , DC Electricals only.

2. Tape and Reel.

- 3. Pb-Free package is recommended for new designs.
- 4. EIA specification orientation.



52-Pin LQFP (LQFP-52)

# **PIN DESCRIPTION**

| Pin Number                                           | Pin Name                    | Pin Function                                                                                                                     |  |  |
|------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|
| 2                                                    | MR                          | 100k ECL compatible: Master reset function resets all outputs to a differential LOW when MR pin goes HIGH.                       |  |  |
| 5, 6,<br>8, 9                                        | CLK0, /CLK0,<br>CLK1, /CLK1 | Differential inputs: These input pairs are the differential signal inputs to the device. Inputs accept 100k LVPECL/LVECL levels. |  |  |
| 7                                                    | CLK_SEL                     | 100k ECL compatible input select. LOW = CLK0, HIGH= CLK1.                                                                        |  |  |
| 3                                                    | FSELA                       | 100k ECL compatible bank A output select. LOW: QA0-QA1 = ÷1, HIGH: QA0-QA1 = ÷2.                                                 |  |  |
| 4                                                    | FSELB                       | 100k ECL compatible bank B output select. LOW: QB0-QB2 = ÷1, HIGH: QB0-QB2 = ÷2.                                                 |  |  |
| 11                                                   | FSELC                       | 100k ECL compatible bank C output select. LOW: QC0-QC3 = ÷1, HIGH: QC0-QC3 = ÷2.                                                 |  |  |
| 12                                                   | FSELD                       | 100k ECL compatible bank D output select. LOW: QD0-QD5 = ÷1, HIGH: QD0-QD5 = ÷2.                                                 |  |  |
| 51, 49,<br>50, 48                                    | QA0 – QA1,<br>/QA0 – /QA1   | Bank A 100k differential output pairs controlled by FSELA.<br>FSELA: LOW, $QA = \pm 1$ , HIGH, $QA = \pm 2$ .                    |  |  |
| 46, 44, 42,<br>45, 43, 41                            | QB0 – QB2,<br>/QB0 – /QB2   | Bank B 100k differential output pairs controlled by FSELB.<br>FSELB: LOW, QB = $\pm$ 1, HIGH, QB = $\pm$ 2.                      |  |  |
| 38, 36, 34, 32,<br>37, 35, 33, 31                    | QC0 – QC3,<br>/QC0 – /QC3   | Bank C 100k differential output pairs controlled by FSELC.<br>FSELC: LOW, QC = $\div$ 1, HIGH, QC = $\div$ 2.                    |  |  |
| 26, 24, 22, 20,<br>18, 16, 25, 23,<br>21, 19, 17, 15 | QD0 – QD5,<br>/QD0 – /QD5   | Bank D 100k differential output pairs controlled by FSELD.<br>FSELD: LOW, $QD = \pm 1$ , HIGH, $QD = \pm 2$ .                    |  |  |
| 1                                                    | VCC                         | Positive power supply: Bypass with $0.1\mu F    0.01\mu F$ low ESR capacitors.                                                   |  |  |
| 14, 27, 30, 39,<br>40, 47, 52                        | VCCO                        | Positive power supply for output buffers. Bypass with $0.1\mu F  0.01\mu F$ low ESR capacitors.                                  |  |  |
| 13                                                   | VEE                         | Negative power supply. For LVPECL systems, VEE is GND.                                                                           |  |  |
| 10                                                   | VBB                         | Reference voltage.                                                                                                               |  |  |
| 28, 29                                               | NC                          | No connect: Not internally connected (unused pins).                                                                              |  |  |

# Absolute Maximum Ratings<sup>(1)</sup>

| Supply Voltage (V <sub>CC</sub> )                            | –0.5V to + 4.0V          |
|--------------------------------------------------------------|--------------------------|
| Input Voltage (V <sub>IN</sub> )                             | –0.5V to V <sub>CC</sub> |
| Termination Current <sup>(3)</sup>                           |                          |
| Source or sink current on V <sub>BB</sub> (I <sub>BB</sub> ) | ±0.5mA                   |
| DC Output Current                                            |                          |
| LVPECL Outputs                                               | –50mA                    |
| Lead Temperature (soldering, 10 sec.)                        | +265°C                   |
| Storage Temperature (T <sub>S</sub> )                        | . −65°C to +150°C        |

# DC ELECTRICAL CHARACTERISTICS<sup>(4</sup>

| Symbol          | Parameter            | Condition                                 | Min | Тур | Мах | Units |
|-----------------|----------------------|-------------------------------------------|-----|-----|-----|-------|
| I <sub>CC</sub> | Power Supply Current | Max. $V_{CC}$ all inputs and outputs OPEN |     | 122 | 139 | mA    |

# LVPECL DC ELECTRICAL CHARACTERISTICS<sup>(4, 5)</sup>

| Symbol          | Parameter                                                                                                                | Condition                        | Min        | Тур  | Max        | Units    |
|-----------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------|------|------------|----------|
| V <sub>OH</sub> | Output High Voltage                                                                                                      | $R_L = 50\Omega$ to $V_{CC}$ -2V | 2215       | 2345 | 2420       | mV       |
| V <sub>OL</sub> | Output Low Voltage                                                                                                       | $R_L = 50\Omega$ to $V_{CC}$ -2V | 1470       | 1595 | 1680       | mV       |
| V <sub>IH</sub> | Input High Voltage                                                                                                       |                                  | 2135       |      | 2420       | mV       |
| V <sub>IL</sub> | Input Low Voltage                                                                                                        |                                  | 1490       |      | 1825       | mV       |
| VIHCMR          | Input High Voltage Common<br>Mode Range (Differential)<br>(CLK, /CLK) V <sub>PP</sub> < 500mV<br>V <sub>PP</sub> ≥ 500mV | Note 6                           | 1.3<br>1.6 |      | 2.9<br>2.9 | V<br>V   |
| V <sub>BB</sub> | Output Reference Voltage                                                                                                 |                                  | 1.92       |      | 2.04       | V        |
| I <sub>IH</sub> | Input HIGH Current                                                                                                       |                                  |            |      | 150        | μΑ       |
| I <sub>IL</sub> | Input LOW Current<br>(CLK, CLK_SEL, FSEL, MR)<br>(/CLK)                                                                  |                                  | 0.5<br>300 |      |            | μΑ<br>μΑ |

# $V_{CC}$ = +3.3V ±0.3V; $V_{EE}$ = 0V; $T_A$ = -40°C to +85°C, typicals are $T_A$ = 25°C.

#### Notes:

- 1. Permanent device damage may occur if the ratings in "Absolute Maximum Ratings" section are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.
- 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.
- 3. Due to the limited drive capability use for input of the same package only.
- 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.
- 5. Input and output parameters are for V<sub>CC</sub> = 3.3V. They vary 1:1 with V<sub>CC</sub>.
- V<sub>IHCMR</sub> is defined as the range within which the V<sub>IH</sub> level may vary with the device still meeting the propagation delay specification. The V<sub>IL</sub> level must be such that the peak-to-peak voltage is less than 1.0V and then greater than or equal to V<sub>PP</sub>(min).

## LVECL DC ELECTRICAL CHARACTERISTICS<sup>(5)</sup>

| Symbol              | Parameter                                                                                                                | Condition                        | Min          | Тур   | Max          | Units    |
|---------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------|-------|--------------|----------|
| V <sub>OH</sub>     | Output High Voltage                                                                                                      | $R_L = 50\Omega$ to $V_{CC}$ -2V | -1085        | -955  | -880         | mV       |
| V <sub>OL</sub>     | Output Low Voltage                                                                                                       | $R_L = 50\Omega$ to $V_{CC}$ -2V | -1830        | -1705 | -1620        | mV       |
| V <sub>IH</sub>     | Input High Voltage                                                                                                       |                                  | -1165        |       | -880         | mV       |
| V <sub>IL</sub>     | Input Low Voltage                                                                                                        |                                  | -1810        |       | -1475        | mV       |
| V <sub>IIHCMR</sub> | Input High Voltage Common<br>Mode Range (Differential)<br>(CLK, /CLK) V <sub>PP</sub> < 500mV<br>V <sub>PP</sub> ≥ 500mV | Note 6                           | -2.0<br>-1.7 |       | -0.4<br>-0.4 | V<br>V   |
| V <sub>BB</sub>     | Output Reference Voltage                                                                                                 |                                  | -1.38        |       | -1.26        | V        |
| I <sub>IH</sub>     | Input HIGH Current                                                                                                       |                                  |              |       | 150          | μΑ       |
| I <sub>IL</sub>     | Input LOW Current<br>(CLK, CLK_SEL, FSEL, MR)<br>(/CLK)                                                                  |                                  | 0.5<br>-300  |       |              | μΑ<br>μΑ |

## $V_{CC} = 0V$ ; $V_{FF} = -3.3V \pm 0.3V$ ; $T_A = -40^{\circ}C$ to +85°C, typicals are $T_A = 25^{\circ}C$ .

## AC ELECTRICAL CHARACTERISTICS<sup>(7</sup>

# $V_{CC}$ = +3.0 to +3.6V and $V_{EE}$ = 0V or $V_{CC}$ = 0V and $V_{EE}$ = -3.0 to -3.6V; $T_A$ = -40°C to +85°C, typicals are $T_A$ = 25°C.

| Symbol                          | Parameter                        | Condition                                                                  | Min                  | Тур                  | Max                  | Units             |
|---------------------------------|----------------------------------|----------------------------------------------------------------------------|----------------------|----------------------|----------------------|-------------------|
| f <sub>MAX</sub>                | Maximum Operating Frequency      |                                                                            | 1.2                  | >1.5                 |                      | GHz               |
| t <sub>PD</sub>                 | Propagation Delay                | IN (Differential), <b>Note 8</b><br>IN (Single-ended), <b>Note 9</b><br>MR | 1040<br>1090<br>1000 | 1210<br>1335<br>1200 | 1420<br>1570<br>1520 | ps<br>ps<br>ps    |
| t <sub>SKEW</sub>               | Within-Device Skew               | Note 10                                                                    |                      |                      | 50                   | ps                |
|                                 | Part-to-Part Skew (Differential) |                                                                            |                      |                      | 300                  | ps                |
| t <sub>JITTER</sub>             | Random Clock Jitter              |                                                                            |                      | < 1                  |                      | ps <sub>RMS</sub> |
| V <sub>PP</sub>                 | Differential Input Swing         | Note 11                                                                    | 400                  |                      | 1000                 | mV                |
| t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time (Q, /Q)    | (20% to 80%)                                                               | 200                  |                      | 600                  | ps                |

#### Notes:

5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established.

- V<sub>IHCMR</sub> is defined as the range within which the V<sub>IH</sub> level may vary with the device still meeting the propagation delay specification. The V<sub>IL</sub> level must be such that the peak-to-peak voltage is less than 1.0V and then greater than or equal to V<sub>PP</sub>(min).
- 7. High-frequency AC parameters are guaranteed by design and characterization.
- 8. The differential propagation delay is defined as the delay from the crossing points of the differential input signals to the crossing point of the differential output signals.
- 9. The single-ended propagation delay is defined as the delay from the 50% point of the input signal to the 50% point of the output signal.
- 10. The within-device skew is defined as the worst-case difference between any two similar delay paths within a single device.
- 11. V<sub>PP</sub>(min) is defined as the minimum input differential voltage, which will cause no increase in the propagation delay. The V<sub>PP</sub>(min) is AC limited for the SY100E222L as a differential input as low as 50 mV will still produce full ECL levels at the output.

### SINGLE-ENDED AND DIFFERENTIAL SWINGS



# Figure 1a. Single-Ended Voltage Swing





#### **TIMING DIAGRAM**



#### TRUTH TABLE

| MR | CLK_SEL | FSEL | Q        |
|----|---------|------|----------|
| 0  | 0       | 0    | CLK0 ÷ 1 |
| 0  | 0       | 1    | CLK0 ÷ 2 |
| 0  | 1       | 0    | CLK1 ÷ 1 |
| 0  | 1       | 1    | CLK1 ÷ 2 |
| 1  | Х       | Х    | 0        |

### 52-PIN LQFP (LQFP-52)



### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com

[0.013 ±0.002]

The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2006 Micrel, Incorporated.