#### **FEATURES** - 8192 x 8 bit static CMOS RAM - 70 ns Access Times - Common data inputs and outputs - Three-state outputs - Typ. operating supply current 70 ns: 10 mA - Standby current: - $\circ$ < 2 $\mu$ A at Ta $\leq$ 70 °C - Data retention current at 2 V: - $\circ$ < 1 $\mu$ A at Ta $\leq$ 70 °C - TTL/CMOS-compatible - Automatic reduction of power dissipation in long Read or Write cycles - Power supply voltage 5 V - Operating temperature ranges: - $\circ$ 0 to 70 $^{\circ}$ C - $\circ$ -40 to 85 $^{\circ}$ C - ESD protection > 2000 V (MIL STD 883C M3015.7) - Latch-up immunity > 100 mA - Packages: PDIP28 (600 mil) SOP28 (330 mil) #### DESCRIPTION The AS6C6264A is a static RAM manufactured using a CMOS process technology with the following operating modes: - Read Standby - Write Data Retention The memory array is based on a 6-transistor cell. The circuit is activated by the rising edge of E2 (at E1 = L), or the falling edge of E1 (at E2 = H). The address and control inputs open simultaneously. According to the information of W and G, the data inputs, or outputs, are active. In a Read cycle, the data outputs are activated by the falling edge of G, afterwards the data word read will be available at the outputs DQ0 -DQ7. After the address change, the data outputs go High-Z until the new read information is available. The data outputs have no preferred state. If the memory is driven by CMOS levels in the active state, and if there is no change of the address, data input and control signals W or G, the operating current (at IO = 0 mA) drops to the value of the operating current in the Standby mode. The Read cycle is finished by the falling edge of E2 or W, or by the rising edge of E1, respectively. Data retention is guaranteed down to 2 V. With the exception of E2, all inputs consist of NOR gates, so that no pull-up/pull-down resistors are required. This gate circuit allows to achieve low power standby requirements by activation with TTL-levels too. If the circuit is inactivated by E2 = L, the standby current #### **PIN CONFIGURATION** #### n.c. | 1 28 VCC A12 🖂 2 27 W (WE) A7 🖂 3 26 E2 (CE2) A6 🖂 4 25 A8 A5 | 5 24 A9 A4 ☐ 6 23 A11 PDIP 22 G (OE) A3 7 SOP 21 ☐ A10 A1 🗆 9 20 <u>E1</u> (CE1) 19 DQ7 A0 🖂 10 DQ0 | 11 18 | DQ6 DQ1 | 12 17 DQ5 DQ2 | 13 16 DQ4 15 | DQ3 VSS 14 Top View #### **PIN DESCRIPTION** | Signal Name | Signal Description | |-------------|----------------------| | A0 - A12 | Address Inputs | | DQ0 - DQ7 | Data In/Out | | E1 | Chip Enable 1 | | E2 | Chip Enable 2 | | G | Output Enable | | W | Write Enable | | VCC | Power Supply Voltage | | VSS | Ground | | n.c. | not connected | #### **BLOCK DIAGRAM** #### **TRUTH TABLE** | Operating Mode | E1 | E2 | $\overline{w}$ | G | DQ0 - DQ7 | | |----------------------|----|----|----------------|----|--------------------|--| | Standby/not selected | | L | - 25 | -6 | High-Z | | | | н | | | | High-Z | | | Internal Read | L | н | н | н | High-Z | | | Read | L | н | н | L | Data Outputs Low-Z | | | Write | L | н | L | | Data Inputs High-Z | | + H or L #### **CHARACTERISTICS** All voltages are referenced to VSS = 0 V (ground). All characteristics are valid in the power supply voltage range and in the operating temperature range specified. Dynamic measurements are based on a rise and fall time of $\leq 5$ ns, measured between 10 % and 90 % of VI, as well as input levels of VIL = 0 V and VIH = 3 V. The timing reference level of all input and output signals is 1.5 V, with the exception of the tdis-times, in which cases transition is measured $\}$ 200 mV from steady-state voltage. | Absolute Maximum Ratings <sup>a</sup> | Symbol | Min. | Max. | Unit | |-------------------------------------------------------------------------------------|--------------------|----------|------------------------------------|------| | Power Supply Voltage | Vcc | -0.3 | 7 | ٧ | | Input Voltage | V <sub>I</sub> | -0.3 | V <sub>CC</sub> + 0.5 <sup>b</sup> | ٧ | | Output Voltage | Vo | -0.3 | V <sub>CC</sub> + 0.5 <sup>b</sup> | ٧ | | Power Dissipation | PD | * | 1 | W | | Operating Temperature C-Type<br>I-Type | Ta | 0<br>-40 | 70<br>85 | ိုင္ | | Storage Temperature C/I-Typ | e T <sub>stg</sub> | -55 | 125 | °C | | Output Short-Circuit Current<br>at V <sub>CC</sub> = 5 V and V <sub>O</sub> = 0 V c | I los I | | 100 | mA | - a. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at condition above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability - b. Maximum voltage is 7 V - c. Not more than 1 output should be shorted at the same time. Duration of the short circuit should not exceed 30 s. | Recommended<br>Operating Conditions | Symbol | Conditions | Min. | Max. | Unit | |-------------------------------------|---------------------|------------|------|-----------------------|------| | Power Supply Voltage | Voc | | 4.5 | 5.5 | V | | Data Retention Voltage | V <sub>CC(DR)</sub> | | 2.0 | | V | | Input Low Voltage <sup>d</sup> | V <sub>IL</sub> | | -0.3 | 0.8 | V | | Input High ∀oltage | ViH | | 2.2 | V <sub>CC</sub> + 0.3 | V | d -2 V at Pulse Width 10 ns ## 8K X 8 BIT LOW POWER CMOS SRAM | Electrical Characteristics | Symbol | C | onditions | Min. | Max. | Unit | |-------------------------------------------------------|----------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------|------|------|----------| | Supply Current - Operating Mode | Toc(OP) | V <sub>CC</sub><br>V <sub>IL</sub><br>V <sub>IH</sub><br>t <sub>eW</sub> | = 5.5 V<br>= 0.8 V<br>= 2.2 V<br>= 70 ns | | 55 | mA | | Supply Current - Standby Mode<br>(CMOS level) | loc(sa) | V <sub>CC</sub><br>V <sub>ET</sub> = V <sub>E2</sub><br>or V <sub>E2</sub><br>C-Type<br>I-Type | = 5.5 V<br>= V <sub>CC</sub> - 0.2 V<br>= 0.2 V | | 2 5 | μΑ<br>μΑ | | Supply Current - Standby Mode (TTL level) | I <sub>CC(SB)1</sub> | V <sub>CC</sub><br>V <sub>E1</sub> = V <sub>E2</sub><br>or V <sub>E2</sub> | = 5.5 V<br>= 2.2 V<br>= 0.8 V | | 3 | mA | | Supply Current - Data Retention<br>Mode | Icc(DR) | V <sub>CC(DR)</sub><br>V <sub>E1</sub> = V <sub>E2</sub><br>or V <sub>E2</sub><br>C-Type<br>I-Type | = 2 V<br>= V <sub>CC(DR)</sub> - 0.2 V<br>= 0.2 V | | 1 3 | μA<br>Aμ | | Output High Voltage Output Low Voltage | V <sub>OL</sub> | Voc<br>for<br>Voc<br>for | = 4.5 V<br>= -1.0 mA<br>= 4.5 V<br>= 3.2 mA | 2.4 | 0.4 | v | | Output High Current Output Low Current | I <sub>OL</sub> | V <sub>CC</sub><br>V <sub>OH</sub><br>V <sub>CC</sub><br>V <sub>OL</sub> | = 4.5 V<br>= 2.4 V<br>= 4.5 V<br>= 0.4 V | 3.2 | -1 | mA<br>mA | | Input Leakage Current<br>High | l <sub>M</sub> | V <sub>CC</sub><br>V <sub>IH</sub><br>C/I-Type | = 5.5 V<br>= 5.5 V | 2.5 | , | μА | | Low | I <sub>IL</sub> | V <sub>CC</sub><br>V <sub>IL</sub><br>C/I-Type | = 5.5 V<br>= 0 V | -1 | s. | μА | | Output Leakage Current<br>High at Three-State Outputs | l <sub>OHZ</sub> | V <sub>CC</sub><br>V <sub>OH</sub><br>C/I-Type | = 5.5 V<br>= 5.5 V | • | 1 | μА | | Low at Three-State Outputs | louz | V <sub>CC</sub><br>V <sub>OL</sub><br>C/I-Type | = 5.5 V<br>= 0 V | -1 | 8 | μА | #### **8K X 8 BIT LOW POWER CMOS SRAM** | | Syn | nbol | | | | | |----------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------|---------------------|----------------|----------------|--| | Switching Characteristics | Alt | IEC | Min. | Max. | Unit | | | Time to Output in Low-Z | t <sub>LZ</sub> | t <sub>t(QX)</sub> | 5 | 10 | ns | | | Cycle Time<br>Write Cycle Time<br>Read Cycle Time | t <sub>wc</sub> | t <sub>cW</sub><br>t <sub>cR</sub> | 70<br>70 | | ns<br>ns | | | Access Time E1 LOW or E2 HIGH to Data Valid G LOW to Data Valid Address to Data Valid | lace<br>loe<br>laa | t <sub>a(E)</sub><br>t <sub>a(G)</sub><br>t <sub>a(A)</sub> | | 70<br>40<br>70 | ns<br>ns | | | Pulse Widths<br>Write Pulse Width<br>Chip Enable to End of Write | t <sub>WP</sub> | t <sub>w(W)</sub><br>t <sub>w(E)</sub> | 50<br>65 | | ns<br>ns | | | Setup Times Address Setup Time Chip Enable to End of Write Write Pulse Width Data Setup Time | tus<br>tow<br>t <sub>WP</sub> | t <sub>eu(A)</sub> t <sub>eu(B)</sub> t <sub>eu(W)</sub> t <sub>eu(D)</sub> | 0<br>65<br>50<br>35 | | ns<br>ns<br>ns | | | Data Hold Time<br>Address Hold from End of Write | t <sub>oh</sub><br>tah | t <sub>h(D)</sub> | 0 | | ns<br>ns | | | Output Hold Time from Address Change | t <sub>OH</sub> | t <sub>v(A)</sub> | 5 | | ns | | | E1 HIGH or E2 LOW to Output in High-Z W LOW to Output in High-Z G HIGH to Output in High-Z | tuzce<br>tuzwe<br>tuzoe | t <sub>dis(E)</sub><br>t <sub>dis(W)</sub><br>t <sub>dis(G)</sub> | 0 | 25<br>30<br>25 | ns<br>ns | | #### Data Retention Mode E1-Controlled #### Data Retention Mode E2-Controlled $V_{E2(DR)} \ge V_{CC(DR)} - 0.2 \text{ V or } V_{E2(DR)} \le 0.2 \text{ V}$ $V_{CC(DR)} - 0.2 \text{ V} \le V_{E1(DR)} \le V_{CC(DR)} + 0.3 \text{ V}$ Chip Deselect to Data Retention Time $t_{DR}$ : min 0 ns Operating Recovery Time $t_{rec}$ : min $t_{cR}$ #### **TEST CONFIGURATION FOR FUNCTIONAL CHECK** <sup>\*</sup> In measurement of $t_{dis(E)}, t_{dis(W)}, t_{dis(G)}$ the capacitance is 5 pF. | Capacitance | Conditions | Symbol | Min. | Max. | Unit | |--------------------|-------------------------------------------------------------|----------------|------|------|------| | Input Capacitance | V <sub>CC</sub> = 5.0 V<br>V <sub>1</sub> = V <sub>SS</sub> | C <sub>i</sub> | | 8 | pF | | Output Capacitance | f = 1 MHz<br>T <sub>a</sub> = 25°C | co | | 10 | pF | All pins not under test must be connected with ground by capacitors. #### 8K X 8 BIT LOW POWER CMOS SRAM # Read Cycle 1 (during Read cycle: $\overline{E1} = \overline{G} = V_{IL}$ , $E2 = \overline{W} = V_{IH}$ ) ## Read Cycle 2 (during Read cycle: W = VIH) ## Write Cycle 1 (W-controlled) ## Write Cycle 2 (E1-controlled) ### Write Cycle 3 (E2-controlled) The information describes the type of component and shall not be considered as assured characteristic. Terms of delivery and rights to change design reserved. ### **ORDERING INFORMATION** | Alliance | Organization | VCC<br>Range | Package | Operating Temp | Speed<br>ns | |-----------------|--------------|--------------|---------------------|---------------------------|-------------| | AS6C6264A-70SCN | 8K x 8 | 4.5 - 5.5V | 28pin 330 mil SOP | Commercial~ 0 C - 70 C | 70 | | AS6C6264A-70SIN | 8K x 8 | 4.5 - 5.5V | 28pin 330 mil SOP | Industrial ~ -40 C - 85 C | 70 | | AS6C6264A-70PCN | 8K x 8 | 4.5 - 5.5V | 28pin 600 mil P-DIP | Commercial~ 0 C - 70 C | 70 | | AS6C6264A-70PIN | 8K x 8 | 4.5 - 5.5V | 28pin 600 mil P-DIP | Industrial ~ -40 C - 85 C | 70 | ### **PART NUMBERING SYSTEM** | AS6C | 6264 | Α | -70 | X | X | N | |-------------|-----------------------------------------|------------|----------------|--------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------| | SRAM prefix | Device<br>Number:<br>Low Power<br>(64K) | Die<br>Rev | Access<br>Time | Package Option:<br>P=28pin 600mil PDIP<br>S=28pin 330mil SOP | Temperature Range: C = Commercial (0 to 70 C) I = Industrial (-40 to + 85 C) | N = Lead Free<br>RoHS<br>compliant part | MARCH 2009 AS6C6264A Alliance Memory, Inc 511 Taylor Way, San Carlos, CA 94070, USA Phone: 650-610-6800 Fax: 650-620-9211 www.alliancememory.com Copyright © Alliance Memory All Rights Reserved © Copyright 2009 Alliance Memory, Inc. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at anytime, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems implies that th