

# **SN250**

## Single-chip ZigBee® 802.15.4 solution

## **Features**

- Integrated 2.4GHz, IEEE 802.15.4-compliant transceiver:
	- Robust RX filtering allows co-existence with IEEE 802.11g and Bluetooth devices
	- 97 dBm RX sensitivity (1% PER, 20 byte packet)
	- + 3dBm nominal output power
	- Increased radio performance mode (boost mode) gives −98 dBm sensitivity and +5dBm transmit power
	- Integrated VCO and loop filter
- Integrated IEEE 802.15.4 PHY and lower MAC with DMA
- Integrated hardware support for Packet Trace Interface for InSight Development Environment
- Provides integrated RC oscillator for low power operation
- Supports optional 32.768-kHz crystal oscillator for higher accuracy needs
- 16-bit XAP2b microprocessor
- Integrated memory:
	- 128 Kbytes of Flash
	- 5 Kbytes of SRAM
- Configurable memory protection scheme
- Two sleep modes:
	- Processor idle
	- Deep sleep -1.0 µA (1.5 µA with optional 32.768-kHz oscillator enabled)
- Seventeen GPIO pins with alternate functions
- Two Serial Controllers with DMA
	- SC1: I<sup>2</sup>C master, SPI master, UART
	- SC2: I<sup>2</sup>C master, SPI master/slave
- Two 16-bit general-purpose timers; one 16-bit sleep timer
- Watchdog timer and power-on-reset circuitry
- Non-intrusive debug interface (SIF)
- Integrated AES encryption accelerator
- Integrated ADC module first-order, sigma-delta converter with 12-bit resolution
- Integrated 1.8V voltage regulator



 $\sqrt{2}$ 

# **Contents**











## <span id="page-4-0"></span>**1 General description**

The SN250 is a single-chip solution that integrates a 2.4GHz, IEEE 802.15.4-compliant transceiver with a 16-bit XAP2b microprocessor. It contains integrated Flash and RAM memory and peripherals of use to designers of ZigBee®-based applications.

The transceiver utilizes an efficient architecture that exceeds the dynamic range requirements imposed by the IEEE 802.15.4-2003 standard by over 15dB. The integrated receive channel filtering allows for co-existence with other communication standards in the 2.4GHz spectrum such as IEEE 802.11g and Bluetooth. The integrated regulator, VCO, loop filter, and power amplifier keep the external component count low. An optional high performance radio mode (boost mode) is software selectable to boost dynamic range by a further 3dB.

The XAP2b microprocessor is a power-optimized core integrated in the SN250. It supports two different modes of operation—System Mode and Application Mode. The ZNet stack runs in System Mode with full access to all areas of the chip. Application code runs in Application Mode with limited access to the SN250 resources; this allows for the scheduling of events by the application developer while preventing modification of restricted areas of memory and registers. This architecture results in increased stability and reliability of deployed solutions.

The SN250 has 128KB of embedded Flash memory and 5KB of integrated RAM for data and program storage. The SN250 software stack employs an effective wear-leveling algorithm in order to optimize the lifetime of the embedded Flash.

To maintain the strict timing requirements imposed by ZigBee and the IEEE 802.15.4-2003 standard, the SN250 integrates a number of MAC functions into the hardware. The MAC hardware handles automatic ACK transmission and reception, automatic backoff delay, and clear channel assessment for transmission, as well as automatic filtering of received packets. In addition, the SN250 allows for true MAC level debugging by integrating the Packet Trace Interface.

To support user-defined applications, a number of peripherals such as GPIO, UART, SPI, <sup>2</sup>C, ADC, and general-purpose timers are integrated. Also, an integrated voltage regulator, power-on-reset circuitry, sleep timer, and low-power sleep modes are available. The deep sleep mode draws less than 1µA, allowing products to achieve long battery life.

Finally, the SN250 utilizes the non-intrusive SIF module for powerful software debugging and programming of the XAP2b microcontroller.

Target applications for the SN250 include:

- **Building automation and control**
- Home automation and control
- Home entertainment control
- Asset tracking

The SN250 is purchased with ZNet, a ZigBee-compliant software stack developed by Ember Corporation, providing a ZigBee profile-ready, platform-compliant solution.This technical datasheet details the SN250 features available to customers using it with the ZNet stack.



## <span id="page-5-0"></span>**2 Order codes**



## <span id="page-5-1"></span>**3 Pin assignment**





Refer to [Table](#page-33-0) 17 and Table 18 for selecting alternate pin functions.



#### <span id="page-6-0"></span>**Table 1. Pin descriptions**



| Pin# | <b>Signal</b>     | <b>Direction</b> | <b>Description</b>                                                                                                                                 |  |  |
|------|-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|      | GPIO0             | 1/O              | Digital I/O<br>(enable GPIO0 with GPIO_CFG[7:4])                                                                                                   |  |  |
| MOSI |                   | O                | SPI master data out of Serial Controller SC2<br>(enable SC2-3M with GPIO_CFG [7:4], select SPI with SC2_MODE, enable<br>master with SC2 SPICFG[4]) |  |  |
| 21   | MOSI              |                  | SPI slave data in of Serial Controller SC2<br>(enable SC2-4S with GPIO CFG [7:4], select SPI with SC2 MODE, enable<br>slave with SC2 SPICFG[4])    |  |  |
|      | <b>TMR1IA.1</b>   |                  | Capture Input A of Timer 1<br>(enable CAP1-0 with $GPIO_CFG[7:4]$ )                                                                                |  |  |
|      | GPIO1             | 1/O              | Digital I/O<br>(enable GPIO1 with GPIO_CFG[7:4])                                                                                                   |  |  |
|      | <b>MISO</b>       | I                | SPI master data in of Serial Controller SC2<br>(enable SC2-3M with GPIO CFG [7:4], select SPI with SC2 MODE, enable<br>master with SC2_SPICFG[4])  |  |  |
| 22   | <b>MISO</b>       | O                | SPI slave data out of Serial Controller SC2<br>(enable SC2-4S with GPIO CFG [7:4], select SPI with SC2_MODE, enable<br>slave with SC2 SPICFG[4])   |  |  |
|      | <b>SDA</b>        | 1/O              | <sup>2</sup> C data of Serial Controller SC2<br>(enable SC2-2 with GPIO CFG[7:4], select ${}^2C$ with sc2 MODE)                                    |  |  |
|      | <b>TMR2IA.2</b>   | $\mathsf{l}$     | Capture Input A of Timer 2<br>(enable CAP2-1 with GPIO_CFG[7:4])                                                                                   |  |  |
| 23   | VDD_PADS          | Power            | Pads supply (2.1-3.6V)                                                                                                                             |  |  |
|      | GPIO <sub>2</sub> | 1/O              | Digital I/O<br>(enable GPIO2 with GPIO CFG[7:4])                                                                                                   |  |  |
|      | <b>MSCLK</b>      | O                | SPI master clock of Serial Controller SC2<br>(enable SC2-3M with GPIO_CFG[7:4], select SPI with SC2_MODE, enable<br>master with SC2_SPICFG[4])     |  |  |
| 24   | <b>MSCLK</b>      |                  | SPI slave clock of Serial Controller SC2<br>(enable SC2-4S with GPIO_CFG [7:4], select SPI with SC2_MODE, enable<br>slave with SC2_SPICFG[4])      |  |  |
|      | nSSEL             | I/O              | <sup>2</sup> C clock of Serial Controller SC2<br>(enable SC2-2 with GPIO_CFG[7:4], select ${}^{\beta}$ C with SC2 MODE)                            |  |  |
|      | <b>TMR2IB.2</b>   |                  | Capture Input B of Timer 2<br>(enable CAP2-1 with GPIO CFG[7:4])                                                                                   |  |  |

**Table 1. Pin descriptions (continued)**



| Pin # | <b>Signal</b>     | <b>Direction</b> | <b>Description</b>                                                                                                                             |  |  |
|-------|-------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|       | GPIO <sub>3</sub> | 1/O              | Digital I/O<br>(enable GPIO3 with GPIO CFG[7:4])                                                                                               |  |  |
| 25    | nSSEL             |                  | SPI slave select of Serial Controller SC2<br>(enable SC2-4S with GPIO CFG [7:4], select SPI with SC2 MODE, enable<br>slave with SC2 SPICFG[4]) |  |  |
|       | <b>TMR1IB.1</b>   |                  | Capture Input B of Timer 1<br>(enable CAP1-0 with GPIO CFG[7:4])                                                                               |  |  |
|       | GPIO4             | I/O              | Digital I/O<br>(enable GPIO4 with GPIO CFG[12] and GPIO CFG[8])                                                                                |  |  |
| 26    | ADC <sub>0</sub>  | Analog           | ADC Input 0<br>(enable ADCO with GPIO CFG[12] and GPIO CFG[8])                                                                                 |  |  |
|       | PTI_EN            | O                | Frame signal of Packet Trace Interface (PTI)<br>(enable PTI with GPIO CFG[12])                                                                 |  |  |
|       | GPIO <sub>5</sub> | I/O              | Digital I/O<br>(enable GPIO5 with GPIO_CFG[12] and GPIO_CFG[9])                                                                                |  |  |
| 27    | ADC1              | Analog           | ADC Input 1<br>(enable ADC1 with GPIO CFG[12] and GPIO CFG[9])                                                                                 |  |  |
|       | PTI_DATA          | O                | Data signal of Packet Trace Interface (PTI)<br>(enable PTI with GPIO_CFG[12])                                                                  |  |  |
| 28    | VDD_PADS          | Power            | Pads supply (2.1-3.6V)                                                                                                                         |  |  |
|       | GPIO <sub>6</sub> | 1/O              | Digital I/O<br>(enable GPIO6 with GPIO CFG[10])                                                                                                |  |  |
| 29    | ADC2              | Analog           | ADC Input 2<br>(enable ADC2 with GPIO CFG[10])                                                                                                 |  |  |
|       | TMR2CLK           | $\mathbf{I}$     | External clock input of Timer 2                                                                                                                |  |  |
|       | TMR1ENMSK         | $\mathsf{I}$     | External enable mask of Timer 1                                                                                                                |  |  |
|       | GPIO7             | I/O              | Digital I/O<br>(enable GPIO7 with GPIO_CFG[13] and GPIO_CFG[11])                                                                               |  |  |
| 30    | ADC3              | Analog           | ADC Input 3<br>(enable ADC3 with GPIO_CFG[13] and GPIO_CFG[11])                                                                                |  |  |
|       | REG_EN            | O                | External regulator open collector output<br>(enable REG_EN with GPIO CFG[13])                                                                  |  |  |
|       | GPIO8             | I/O              | Digital I/O<br>(enable GPIO8 with GPIO_CFG[14])                                                                                                |  |  |
| 31    | VREF_OUT          | Analog           | ADC reference output<br>(enable VREF_OUT with GPIO CFG[14])                                                                                    |  |  |
|       | <b>TMR1CLK</b>    | $\mathsf{I}$     | External clock input of Timer 1                                                                                                                |  |  |
|       | TMR2ENMSK         | $\mathsf{I}$     | External enable mask of Timer 2                                                                                                                |  |  |
|       | <b>IRQA</b>       | $\mathsf I$      | External interrupt source A                                                                                                                    |  |  |

**Table 1. Pin descriptions (continued)**



| Pin#                                                             | <b>Signal</b>     | <b>Direction</b> | <b>Description</b>                                                                                                                                 |  |  |
|------------------------------------------------------------------|-------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                  | GPIO <sub>9</sub> | 1/O              | Digital I/O<br>(enable GPIO9 with GPIO_CFG[7:4])                                                                                                   |  |  |
| TXD<br>O                                                         |                   |                  | UART transmit data of Serial Controller SC1<br>(enable SC1-4A or SC1-2 with GPIO CFG[7:4], select UART with<br>SC1 MODE)                           |  |  |
| 32                                                               | МO                | O                | SPI master data out of Serial Controller SC1<br>(enable SC1-3M with GPIO CFG [7:4], select SPI with SC1 MODE, enable<br>master with SC1 SPICFG[4]) |  |  |
|                                                                  | <b>MSDA</b>       | 1/O              | I <sup>2</sup> C data of Serial Controller SC1<br>(enable SC1-2 with GPIO CFG[7:4], select ${}^2C$ with sc1 MODE)                                  |  |  |
|                                                                  | TMR1IA.2          |                  | Capture Input A of Timer 1<br>(enable CAP1-1 or CAP1-1h with GPIO_CFG[7:4])                                                                        |  |  |
|                                                                  | GPIO10            | I/O              | Digital I/O<br>(enable GPIO10 with GPIO CFG[7:4])                                                                                                  |  |  |
|                                                                  | RXD               |                  | UART receive data of Serial Controller SC1<br>(enable SC1-4A or SC1-2 with GPIO_CFG[7:4], select UART with<br>SC1 MODE)                            |  |  |
| 33                                                               | МΙ                |                  | SPI master data in of Serial Controller SC1<br>(enable SC1-3M with GPIO CFG [7:4], select SPI with SC1 MODE, enable<br>master with SC1 SPICFG[4])  |  |  |
|                                                                  | <b>MSCL</b>       | I/O              | <sup>2</sup> C clock of Serial Controller SC1<br>(enable SC1-2 with GPIO CFG[7:4], select ${}^2C$ with sc1 MODE)                                   |  |  |
|                                                                  | <b>TMR1IB.2</b>   |                  | Capture Input B of Timer 2<br>(enable CAP1-1 with GPIO CFG[7:4])                                                                                   |  |  |
| 34                                                               | SIF_CLK           |                  | Serial interface, clock (internal pull-down)                                                                                                       |  |  |
| 35                                                               | SIF_MISO          | O                | Serial interface, master in/slave out                                                                                                              |  |  |
| 36                                                               | SIF_MOSI          | I                | Serial interface, master out/slave in                                                                                                              |  |  |
| 37                                                               | nSIF_LOADB        | 1/O              | Serial interface, load strobe (open-collector with internal pull-up)                                                                               |  |  |
| 38                                                               | <b>GND</b>        | Power            | Ground supply                                                                                                                                      |  |  |
| 39                                                               | VDD_FLASH         | Power            | 1.8V Flash memory supply                                                                                                                           |  |  |
| Digital I/O<br>GPIO16<br>I/O<br>(enable GPIO16 with GPIO_CFG[3]) |                   |                  |                                                                                                                                                    |  |  |
| 40                                                               | TMR1OB            | $\circ$          | Waveform Output B of Timer 1<br>(enable TMR1OB with GPIO_CFG[3])                                                                                   |  |  |
|                                                                  | TMR2IB.3          | I                | Capture Input B of Timer 2<br>(enable CAP2-2 with GPIO CFG[7:4])                                                                                   |  |  |
|                                                                  | <b>IRQD</b>       |                  | External interrupt source D                                                                                                                        |  |  |

**Table 1. Pin descriptions (continued)**



| Pin# | <b>Signal</b>       | <b>Direction</b> | <b>Description</b>                                                                                                            |  |  |
|------|---------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
|      | GPIO15              | 1/O              | Digital I/O<br>(enable GPIO15 with GPIO_CFG[2])                                                                               |  |  |
| 41   | TMR1OA              | O                | Waveform Output A of Timer 1<br>(enable TMR1OA with GPIO CFG[2])                                                              |  |  |
|      | TMR2IA.3            | I                | Capture Input A of Timer 2<br>(enable CAP2-2 with GPIO CFG[7:4])                                                              |  |  |
|      | <b>IRQC</b>         |                  | External interrupt source C                                                                                                   |  |  |
|      | GPIO14              | I/O              | Digital I/O<br>(enable GPIO14 with GPIO CFG[1])                                                                               |  |  |
| 42   | TMR <sub>2</sub> OB | O                | Waveform Output B of Timer 2<br>(enable TMR2OB with GPIO CFG[1])                                                              |  |  |
|      | <b>TMR1IB.3</b>     |                  | Capture Input B of Timer 1<br>(enable CAP1-2 with GPIO CFG[7:4])                                                              |  |  |
|      | <b>IRQB</b>         |                  | External interrupt source B                                                                                                   |  |  |
|      | GPIO <sub>13</sub>  | I/O              | Digital I/O<br>(enable GPIO13 with GPIO CFG[0])                                                                               |  |  |
| 43   | TMR <sub>2</sub> OA | O                | Waveform Output A of Timer 2<br>(enable TMR2OA with GPIO CFG[0])                                                              |  |  |
|      | <b>TMR1IA.3</b>     |                  | Capture Input A of Timer 1<br>(enable CAP1-2 or CAP1-2h with GPIO CFG[7:4])                                                   |  |  |
| 44   | VDD_CORE            | Power            | 1.8V digital core supply                                                                                                      |  |  |
| 45   | VDD_PRE             | Power            | 1.8V prescaler supply                                                                                                         |  |  |
| 46   | VDD_SYNTH           | Power            | 1.8V synthesizer supply                                                                                                       |  |  |
| 47   | <b>OSCB</b>         | I/O              | 24MHz crystal oscillator or left open when using external clock input on<br><b>OSCA</b>                                       |  |  |
| 48   | <b>OSCA</b>         | I/O              | 24MHz crystal oscillator or external clock input                                                                              |  |  |
| 49   | <b>GND</b>          | Ground           | Ground supply pad in the bottom center of the package forms Pin 49 (see<br>the SN250 Reference Design for PCB considerations) |  |  |

**Table 1. Pin descriptions (continued)**



## <span id="page-11-0"></span>**4 Top-level functional description**

[Figure](#page-11-1) 2 shows a detailed block diagram of the SN250.



<span id="page-11-1"></span>**Figure 2. SN250 block diagram**

The radio receiver is a low-IF, super-heterodyne receiver. It utilizes differential signal paths to minimize noise interference, and its architecture has been chosen to optimize coexistence with other devices within the 2.4GHz band (namely, IEEE 802.11g and Bluetooth). After amplification and mixing, the signal is filtered and combined prior to being sampled by an ADC.

The digital receiver implements a coherent demodulator to generate a chip stream for the hardware-based MAC. In addition, the digital receiver contains the analog radio calibration routines and control of the gain within the receiver path.

The radio transmitter utilizes an efficient architecture in which the data stream directly modulates the VCO. An integrated PA boosts the output power. The calibration of the TX path as well as the output power is controlled by digital logic. If the SN250 is to be used with an external PA, the TX\_ACTIVE signal should be used to control the timing of the external switching logic.

The integrated 4.8 GHz VCO and loop filter minimize off-chip circuitry. Only a 24MHz crystal with its loading capacitors is required to properly establish the PLL reference signal.

The MAC interfaces the data memory to the RX and TX baseband modules. The MAC provides hardware-based IEEE 802.15.4 packet-level filtering. It supplies an accurate symbol time base that minimizes the synchronization effort of the software stack and meets



 $\sqrt{2}$ 

the protocol timing requirements. In addition, it provides timer and synchronization assistance for the IEEE 802.15.4 CSMA-CA algorithm.

The SN250 integrates hardware support for a Packet Trace module, which allows robust packet-based debug. This element is a critical component of InSight Desktop, the software IDE developed by Ember Corporation, providing advanced network debug capability when coupled with the InSight Adapter.

The SN250 integrates a 16-bit XAP2b microprocessor developed by Cambridge Consultants Ltd. This power-efficient, industry-proven core provides the appropriate level of processing power to meet the needs of ZigBee applications. In addition, 128KB of Flash and 5KB of SRAM comprise the program and data memory elements, respectively. The SN250 employs a configurable memory protection scheme usually found on larger microcontrollers. In addition, the SIF module provides a non-intrusive programming and debug interface allowing for real-time application debugging.

The SN250 contains 17 GPIO pins shared with other peripheral (or alternate) functions. Flexible routing within the SN250 lets external devices utilize the alternate functions on a variety of different GPIOs. The integrated Serial Controller SC1 can be configured for SPI (master-only),  $I^2C$  (master-only), or UART functionality, and the Serial Controller SC2 can be configured for SPI (master or slave) or I<sup>2</sup>C (master-only) operation.

The SN250 has an ADC integrated which can sample analog signals from four GPIO pins single-ended or differentially. In addition, the unregulated voltage supply VDD\_PADS, regulated supply VDD\_PADSA, voltage reference VREF, and GND can be sampled. The integrated voltage reference VREF for the ADC can be made available to external circuitry.

The integrated voltage regulator generates a regulated 1.8V reference voltage from an unregulated supply voltage. This voltage is decoupled and routed externally to supply the 1.8V to the core logic. In addition, an integrated POR module allows for the proper cold start of the SN250.

The SN250 contains one high-frequency (24MHz) crystal oscillator and, for low-power operation, a second low-frequency oscillator (either an internal 10kHz RC oscillator or an external 32.768kHz crystal oscillator).

The SN250 contains two power domains. The always-powered High Voltage Supply is used for powering the GPIO pads and critical chip functions. The rest of the chip is powered by a regulated Low Voltage Supply which can be disabled during deep sleep to reduce the power consumption.

13/130

# <span id="page-13-0"></span>**5 Electrical characteristics**

## <span id="page-13-1"></span>**5.1 Absolute maximum ratings**

[Table](#page-13-3) 2 lists the absolute maximum ratings for the SN250.

<span id="page-13-3"></span>



## <span id="page-13-2"></span>**5.2 Recommended operating conditions**

[Table](#page-13-4) 3 lists the rated operating conditions of the SN250.

<span id="page-13-4"></span>





## <span id="page-14-0"></span>**5.3 Environmental characteristics**

[Table](#page-14-2) <sup>4</sup> lists the environmental characteristics of the SN250.

<span id="page-14-2"></span>



## <span id="page-14-1"></span>**5.4 DC electrical characteristics**

[Table](#page-14-3) 5 lists the DC electrical characteristics of the SN250.

<span id="page-14-3"></span>

| <b>Parameter</b>                                                                                                | <b>Test Conditions</b>                           | Min. | Typ. | Max. | Unit |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|------|------|------|
|                                                                                                                 | At max. TX power<br>(+ 3dBm typical)             |      | 27.0 |      | mA   |
| Radio transmitter, MAC, and<br>baseband                                                                         | At 0 dBm typical                                 |      | 24.3 |      | mA   |
|                                                                                                                 | At min. TX power<br>(- 32dBm typical)            |      | 19.5 |      | mA   |
| CPU, RAM, and Flash memory                                                                                      | At 25° C,<br>$VDD$ PADS = 3.0V                   |      | 8.5  |      | mA   |
| Total TX current<br>$($ = $I_{\text{Radio transmitter, MAC and baseband,}}$<br>CPU<br>+ IRAM, and Flash memory) | At $25^\circ$ C and 1.8V<br>core; max. power out |      | 35.5 |      | mA   |

**Table 5. DC characteristics (continued)**

[Table](#page-15-0) 6 contains the digital I/O specifications for the SN250. The digital I/O power (named VDD\_PADS) comes from three dedicated pins (Pins 17, 23, and 28). The voltage applied to these pins sets the I/O voltage.

| <b>Parameter</b>                                         | <b>Name</b>             | Min.            | Typ. | Max.            | <b>Unit</b> |
|----------------------------------------------------------|-------------------------|-----------------|------|-----------------|-------------|
| Voltage supply                                           | <b>VDD_PADS</b>         | 2.1             |      | 3.6             | v           |
| Input voltage for logic 0                                | $V_{IL}$                | $\Omega$        |      | 0.2 x VDD_PADS  | v           |
| Input voltage for logic 1                                | V <sub>IH</sub>         | 0.8 x VDD_PADS  |      | <b>VDD_PADS</b> | v           |
| Input current for logic 0                                | I <sub>IL</sub>         |                 |      | $-0.5$          | μA          |
| Input current for logic 1                                | ŀщ                      |                 |      | 0.5             | μA          |
| Input pull-up resistor value                             | $R_{IPU}$               |                 | 30   |                 | $k\Omega$   |
| Input pull-down resistor<br>value                        | $R_{\text{IPD}}$        |                 | 30   |                 | $k\Omega$   |
| Output voltage for logic 0                               | $V_{OL}$                | $\Omega$        |      | 0.18 x VDD_PADS | v           |
| Output voltage for logic 1                               | $V_{OH}$                | 0.82 x VDD_PADS |      | <b>VDD_PADS</b> | V           |
| Output source current<br>(standard current pad)          | <b>l</b> ohs            |                 |      | 4               | mA          |
| Output sink current<br>(standard current pad)            | l <sub>OLS</sub>        |                 |      | 4               | mA          |
| Output source current (high<br>current pad: GPIO[16:13]) | <b>I</b> <sub>OHH</sub> |                 |      | 8               | mA          |
| Output sink current (high<br>current pad: GPIO[16:13])   | $I_{OLH}$               |                 |      | 8               | mA          |
| Total output current (for I/O<br>Pads)                   | $I_{OH} + I_{OL}$       |                 |      | 40              | mA          |
| Input voltage threshold for<br>OSC32A                    |                         | 0.2             |      | 0.8 * VDD_PADS  | v           |

<span id="page-15-0"></span>Table 6. **Digital I/O specifications** 







## <span id="page-17-0"></span>**5.5 RF electrical characteristics**

#### <span id="page-17-1"></span>**5.5.1 Receive**

[Table](#page-17-2) 7 lists the key parameters of the integrated IEEE 802.15.4 receiver on the SN250.

<span id="page-17-2"></span>





#### <span id="page-18-0"></span>**5.5.2 Transmit**

[Table](#page-18-2) 8 lists the key parameters of the integrated IEEE 802.15.4 transmitter on the SN250.

<span id="page-18-2"></span>Table 8. **Transmit characteristics** 

| <b>Parameter</b>                     | <b>Test Conditions</b>                                      | Min.     | Typ.  | Max.  | <b>Unit</b> |
|--------------------------------------|-------------------------------------------------------------|----------|-------|-------|-------------|
| Maximum output power (boost<br>mode) | At highest power setting                                    |          | 5     |       | dBm         |
| Maximum output power                 | At highest power setting                                    | $\Omega$ | 3     |       | dBm         |
| Minimum output power                 | At lowest power setting                                     |          | $-32$ |       | dBm         |
| Error vector magnitude               | As defined by IEEE<br>802.15.4, which sets a<br>35% maximum |          | 15    | 25    | $\%$        |
| Carrier frequency error              |                                                             | $-40$    |       | $+40$ | ppm         |
| Load impedance                       |                                                             |          | 200   |       | Ω           |
| PSD mask relative                    | 3.5MHz away                                                 | $-20$    |       |       | dB          |
| PSD mask absolute                    | 3.5MHz away                                                 | $-30$    |       |       | dBm         |

#### <span id="page-18-1"></span>**5.5.3 Synthesizer**

[Table](#page-18-3) 9 lists the key parameters of the integrated synthesizer on the SN250.

<span id="page-18-3"></span>



## <span id="page-19-0"></span>**6 Functional description—system modules**

The SN250 contains a dual-thread mode of operation—System Mode and Application Mode—to guarantee microcontroller bandwidth to the application developer and protect the developer from errant software access.

During System Mode, all areas including the RF Transceiver, MAC, Packet Trace Interface, Sleep Timer, Power Management Module, Watchdog Timer, and Power on Reset Module are accessible.

Since the SN250 comes with a license to ZNet, a ZigBee-compliant software stack developed by Ember Corporation, these areas are not available to the application developer in Application Mode. The following brief description of these modules provides the necessary background on the operation of the SN250. For more information, please contact your nearest STMicroelectronics sales office.

## <span id="page-19-1"></span>**6.1 Receive (RX) path**

The SN250 RX path spans the analog and digital domains. The RX architecture is based on a low-IF, super-heterodyne receiver. It utilizes differential signal paths to minimize noise interference. The input RF signal is mixed down to the IF frequency of 4MHz by I and Q mixers. The output of the mixers is filtered and combined prior to being sampled by a 12Msps ADC. The RX filtering within the RX path has been designed to optimize the coexistence of the SN250 with other 2.4GHz transceivers, such as the IEEE 802.11g and Bluetooth.

#### <span id="page-19-2"></span>**6.1.1 RX baseband**

The SN250 RX baseband (within the digital domain) implements a coherent demodulator for optimal performance. The baseband demodulates the O-QPSK signal at the chip level and synchronizes with the IEEE 802.15.4-2003 preamble. Once a packet preamble is detected, it de-spreads the demodulated data into 4-bit symbols. These symbols are buffered and passed to the hardware-based MAC module for filtering.

In addition, the RX baseband provides the calibration and control interface to the analog RX modules, including the LNA, RX Baseband Filter, and modulation modules. The ZNet software includes calibration algorithms which use this interface to reduce the effects of process and temperature variation.

#### <span id="page-19-3"></span>**6.1.2 RSSI and CCA**

The SN250 calculates the RSSI over an 8-symbol period as well as at the end of a received packet. It utilizes the RX gain settings and the output level of the ADC within its algorithm.

The SN250 RX baseband provides support for the IEEE 802.15.4-2003 required CCA methods summarized in [Table](#page-20-4) 10. Modes 1, 2, and 3 are defined by the 802.15.4-2003 standard; Mode 0 is a proprietary mode.





| <b>CCA Mode</b> | <b>Mode Behavior</b>                                                                           |
|-----------------|------------------------------------------------------------------------------------------------|
| 0               | Clear channel reports busy medium if either carrier sense OR RSSI exceeds their<br>thresholds. |
|                 | Clear channel reports busy medium if RSSI exceeds its threshold.                               |
| $\overline{c}$  | Clear channel reports busy medium if carrier sense exceeds its threshold.                      |
| 3               | Clear channel reports busy medium if both RSSI AND carrier sense exceed their<br>thresholds.   |

<span id="page-20-4"></span>Table 10. **CCA Mode Behavior** 

## <span id="page-20-0"></span>**6.2 Transmit (TX) path**

The SN250 transmitter utilizes both analog circuitry and digital logic to produce the O-QPSK modulated signal. The area-efficient TX architecture directly modulates the spread symbols prior to transmission. The differential signal paths increase noise immunity and provide a common interface for the external balun.

#### <span id="page-20-1"></span>**6.2.1 TX baseband**

The SN250 TX baseband (within the digital domain) performs the spreading of the 4-bit symbol into its IEEE 802.15.4-2003-defined 32-chip I and Q sequence. In addition, it provides the interface for software to perform the calibration of the TX module in order to reduce process, temperature, and voltage variations.

#### <span id="page-20-2"></span>**6.2.2 TX\_ACTIVE signal**

Even though the SN250 provides an output power suitable for most ZigBee applications, some applications will require an external power amplifier (PA). Due to the timing requirements of IEEE 802.15.4-2003, the SN250 provides a signal, TX\_ACTIVE, to be used for external PA power management and RF Switching logic. When in TX, the TX Baseband drives TX ACTIVE high (as described in Table 6). When in RX, the TX ACTIVE signal is low. If an external PA is not required, then the TX\_ACTIVE signal should be connected to GND through a 100 kΩ resistor, as shown in the application circuit in [Figure](#page-117-1) 16.

## <span id="page-20-3"></span>**6.3 Integrated MAC module**

The SN250 integrates critical portions of the IEEE 802.15.4-2003 MAC requirements in hardware. This allows the microcontroller to provide greater bandwidth to application and network operations. In addition, the hardware acts as a first-line filter for non-intended packets. The SN250 MAC utilizes a DMA interface to RAM memory to further reduce the overall microcontroller interaction when transmitting or receiving packets.

When a packet is ready for transmission, the software configures the TX MAC DMA by indicating the packet buffer RAM location. The MAC waits for the backoff period, then transitions the baseband to TX mode and performs channel assessment. When the channel is clear, the MAC reads data from the RAM buffer, calculates the CRC, and provides 4-bit symbols to the baseband. When the final byte has been read and sent to the baseband, the CRC remainder is read and transmitted.



The MAC resides in RX mode most of the time, and different format and address filters keep non-intended

packets from using excessive RAM buffers, as well as preventing the CPU from being interrupted. When the reception of a packet begins, the MAC reads 4-bit symbols from the baseband and calculates the CRC. It assembles the received data for storage in a RAM buffer. A RX MAC DMA provides direct access to the RAM memory. Once the packet has been received, additional data is appended to the end of the packet in the RAM buffer space. The appended data provides statistical information on the packet for the software stack.

The primary features of the MAC are:

- CRC generation, appending, and checking
- Hardware timers and interrupts to achieve the MAC symbol timing
- Automatic preamble, and SFD pre-pended to a TX packet
- Address recognition and packet filtering on received packets
- Automatic acknowledgement transmission
- Automatic transmission of packets from memory
- Automatic transmission after backoff time if channel is clear (CCA)
- Automatic acknowledgement checking
- Time stamping of received and transmitted messages
- Attaching packet information to received packets (LQI, RSSI, gain, time stamp, and packet status)
- IEEE 802.15.4 timing and slotted/unslotted timing

## <span id="page-21-0"></span>**6.4 Packet Trace Interface (PTI)**

The SN250 integrates a true PHY-level PTI for effective network-level debugging. This twosignal interface monitors all the PHY TX and RX packets (in a non-intrusive manner) between the MAC and baseband modules. It is an asynchronous 500 Kbps interface and cannot be used to inject packets into the PHY/MAC interface. The two signals from the SN250 are the frame signal (PTI\_EN) and the data signal (PTI\_DATA). The PTI is supported by InSight Desktop.

### <span id="page-21-1"></span>**6.5 XAP2b microprocessor**

The SN250 integrates the XAP2b microprocessor developed by Cambridge Consultants Ltd., making it a true system-on-a-chip solution. The XAP2b is a 16-bit Harvard architecture processor with separate program and data address spaces. The word width is 16 bits for both the program and data sides. Data-side addresses are always specified in bytes, though they can be accessed as either bytes or words, while program-side addresses are always specified and accessed as words. The data-side address bus is effectively 15 bits wide, allowing for an address space of 32KB; the program-side address bus is 16 bits wide, addressing 64k words.

The standard XAP2 microprocessor and accompanying software tools have been enhanced to create the XAP2b microprocessor used in the SN250. The XAP2b adds data-side byte addressing support to the XAP2 by utilizing the 15th bit of the data-side address bus to indicate byte or word accesses. This allows for more productive usage of RAM, optimized code, and a more familiar architecture for customers when compared to the standard XAP2.



The XAP2b clock speed is 12MHz. When used with the ZNet stack, code is loaded into Flash memory over the air or by a serial link using a built-in bootloader in a reserved area of the Flash. Alternatively, code may be loaded via the SIF interface with the assistance of RAM-based utility routines also loaded via SIF.

The XAP2b in the SN250 has also been enhanced to support two separate protection levels. The ZNet stack runs in System Mode, which allows full, unrestricted access to all areas of the chip, while application code runs in Application Mode. When running in Application Mode, writing to certain areas of memory and registers is restricted to prevent common software bugs from interfering with the operation of the ZNet stack. These errant writes are captured and details are reported to the developer to assist in tracking down and fixing these issues.

## <span id="page-22-0"></span>**6.6 Embedded memory**

As shown in *[Figure](#page-22-1) 3*, the program side of the address space contains mappings to both integrated Flash and RAM blocks.



<span id="page-22-1"></span>

The data side of the address space contains mappings to the same Flash and RAM blocks, as well as registers and a separate Flash information area, as shown in *[Figure](#page-23-2) 4*.





<span id="page-23-2"></span>**Figure 4. Data address space**

#### <span id="page-23-0"></span>**6.6.1 Flash memory**

The SN250 integrates 128KB of Flash memory. The Flash cell has been qualified for a data retention time of >100 years at room temperature. Each Flash page size is 1024 bytes and is rated to have a guaranteed 1,000 write/erase cycles.

The Flash memory has mappings to both the program and data side address spaces. On the program side, the first 112KB of the Flash memory are mapped to the corresponding first 56k word addresses to allow for code storage, as shown in [Figure](#page-22-1) 3.

On the program side, the Flash is always read as whole words. On the data side, the Flash memory is divided into eight 16KB sections, which can be separately mapped into a Flash window for the storage of constant data and the Simulated EEPROM. As shown in *[Figure](#page-23-2) 4*, the Flash window corresponds to the first 16KB of the data-side address space. On the data side, the Flash may be read as bytes, but can only be written to one word at a time using utility routines in the ZNet stack and HAL.

#### <span id="page-23-1"></span>**6.6.2 Simulated EEPROM**

The ZNet stack reserves a section of Flash memory to provide Simulated EEPROM storage area for stack and customer tokens. Therefore, the SN250 utilizes 8KB of upper Flash storage. This section of Flash is only accessible when mapped to the Flash window in the data-side address space. Because the Flash cells are qualified for up to 1,000 write cycles,



the Simulated EEPROM implements an effective wear-leveling algorithm which effectively extends the number of write cycles for individual tokens.

#### <span id="page-24-0"></span>**6.6.3 Flash Information Area (FIA)**

The SN250 also includes a separate 1024-byte FIA that can be used for storage of data during manufacturing, including serial numbers and calibration values. This area is mapped to the data side of the address space, starting at address 0x5000. While this area can be read as individual bytes, it can only be written to one word at a time, and may only be erased as a whole. Programming of this special Flash page can only be enabled using the SIF interface to prevent accidental corruption or erasure. The ZNet stack reserves a small portion of this space for its own use, but the rest is available to the application.

#### <span id="page-24-1"></span>**6.6.4 RAM**

The SN250 integrates 5KB of SRAM. Like the Flash memory, this RAM is also mapped to both the program and data-side address spaces. On the program side, the RAM is mapped to the top 2.5k words of the program address space. The program-side mapping of the RAM is used for code when writing to or erasing the Flash memory. On the data side, the RAM is also mapped to the top of the address space, occupying the last 5KB, as shown in [Figure](#page-22-1) 3 and [Figure](#page-23-2) <sup>4</sup>.

Additionally, the SN250 supports a protection mechanism to prevent application code from overwriting system data stored in the RAM. To enable this, the RAM is segmented into 32 byte sections, each with a configurable bit that allows or denies write access when the SN250 is running in Application Mode. Read access is always allowed to the entire RAM, and full access is always allowed when the SN250 is running in System Mode. The ZNet stack intelligently manages this protection mechanism to assist in tracking down many common application errors.

#### <span id="page-24-2"></span>**6.6.5 Registers**

[Table](#page-120-1) 40 provides a short description of all application-accessible registers within the SN250. Complete descriptions are provided at the end of each applicable Functional Description section. The registers are mapped to the data-side address space starting at address 0x4000. These registers allow for the control and configuration of the various peripherals and modules. The registers may only be accessed as whole word quantities; attempts to access them as bytes may result in undefined behavior. There are additional registers used by the ZNet stack when the SN250 is running in System Mode, allowing for control of the MAC, baseband, and other internal modules. These system registers are protected from being modified when the SN250 is running in Application Mode.

## <span id="page-24-3"></span>**6.7 Encryption accelerator**

The SN250 contains a hardware AES encryption engine that is attached to the CPU using a memory-mapped interface. NIST-based CCM, CCM\*, CBC-MAC, and CTR modes are implemented in hardware. These modes are described in the IEEE 802.15.4-2003 specification, with the exception of CCM<sup>\*</sup>, which is described in the ZigBee Security Services Specification 1.0. The ZNet stack implements a security API for applications that require security at the application level.



#### <span id="page-25-0"></span>**6.8 Reset detection**

The SN250 contains multiple reset sources. The reset event is logged into the reset source register, which lets the CPU determine the cause of the last reset. The following reset causes are detected:

- Power-on-Reset
- Watchdog
- PC rollover
- Software reset
- **Core Power Dip**

## <span id="page-25-1"></span>**6.9 Power-on-Reset (POR)**

Each voltage domain (1.8V Digital Core Supply VDD\_CORE and Pads Supply VDD\_PADS) has a power-on-reset (POR) cell.

The VDD\_PADS POR cell holds the always-powered high-voltage domain in reset until the following conditions have been met:

- The high-voltage Pads Supply VDD\_PADS voltage rises above a threshold.
- The internal RC clock starts and generates three clock pulses.
- The 1.8V POR cell holds the main digital core in reset until the regulator output voltage rises above a threshold.

Additionally, the digital domain counts 1,024 clock edges on the 24MHz crystal before releasing the reset to the main digital core.

[Table](#page-25-4) 11 lists the features of the SN250 POR circuitry.



#### <span id="page-25-4"></span>Table 11. **POR specifications**

### <span id="page-25-2"></span>**6.10 Clock sources**

The SN250 integrates three oscillators: a high-frequency 24MHz crystal oscillator, an optional low-frequency 32.768kHz crystal oscillator, and a low-frequency internal 10kHz RC oscillator.

#### <span id="page-25-3"></span>**6.10.1 High-frequency crystal oscillator**

The integrated high-frequency crystal oscillator requires an external 24MHz crystal with an accuracy of  $\pm$  40ppm. Based upon the application Bill of Materials and current consumption requirements, the external crystal can cover a range of ESR requirements. For a lower ESR, the cost of the crystal increases but the overall current consumption decreases. Likewise, for



higher ESR, the cost decreases but the current consumption increases. Therefore, the designer can choose a crystal to fit the needs of the application.

[Table](#page-26-1) 12 lists the specifications for the high-frequency crystal.

<span id="page-26-1"></span>Table 12. **High-frequency crystal specifications** 

| <b>Parameter</b>                                | <b>Test Conditions</b>                                             | Min.  | Typ. | Max.   | Unit       |
|-------------------------------------------------|--------------------------------------------------------------------|-------|------|--------|------------|
| Frequency                                       |                                                                    |       | 24   |        | <b>MHz</b> |
| Duty cycle                                      |                                                                    | 40    |      | 60     | $\%$       |
| Phase noise from 1kHz to<br>100kHz              |                                                                    |       |      | $-120$ | dBc/Hz     |
| Accuracy                                        | Initial, temperature, and aging                                    | $-40$ |      | $+40$  | ppm        |
| Crystal ESR                                     | Load capacitance of 10pF                                           |       |      | 100    | Ω          |
| Crystal ESR                                     | Load capacitance of 18pF                                           |       |      | 60     | Ω          |
| Start-up time to stable clock<br>(max. bias)    |                                                                    |       |      | 1      | ms         |
| Start-up time to stable clock<br>(optimum bias) |                                                                    |       |      | 2      | ms         |
| Current consumption                             | Good crystal: $20\Omega$ ESR, 10pF<br>load                         |       | 0.2  | 0.3    | mA         |
| Current consumption                             | Worst-case crystals (60 $\Omega$ , 18pF<br>or 100 $\Omega$ , 10pF) |       |      | 0.5    | mA         |
| Current consumption                             | At maximum bias                                                    |       |      | 1      | mА         |

#### <span id="page-26-0"></span>**6.10.2 Low-frequency oscillator**

The optional low-frequency crystal source for the SN250 is a 32.768kHz crystal. [Table](#page-26-2) 13 lists the requirements for the low-frequency crystal. The low-frequency crystal may be used for applications that require greater accuracy than can be provided by the internal RC oscillator. The crystal oscillator has been designed to accept any standard watch crystal with an ESR of 100 kΩ.

<span id="page-26-2"></span>Table 13. **Low-Frequency Crystal Specifications** 

| <b>Parameter</b>                                      | <b>Test Conditions</b>          | Min.   | Typ.   | Max.   | Unit      |
|-------------------------------------------------------|---------------------------------|--------|--------|--------|-----------|
| Frequency                                             |                                 |        | 32.768 |        | kHz       |
| Accuracy                                              | Initial, temperature, and aging | $-100$ |        | $+100$ | ppm       |
| Load capacitance (double<br>this each side to ground) |                                 |        | 12.5   |        | pF        |
| <b>Crystal ESR</b>                                    |                                 |        |        | 100    | $k\Omega$ |
| Start-up time                                         |                                 |        |        |        | S         |
| Current consumption                                   |                                 |        |        | 0.5    | μA        |

#### <span id="page-27-0"></span>**6.10.3 Internal RC oscillator**

The SN250 has a low-power, low-frequency RC oscillator that runs all the time. Its nominal frequency is 10kHz.

The RC oscillator has a coarse analog trim control, which is first adjusted to get the frequency as close to 10kHz as possible. This raw clock is used by the chip management block. It is also divided down to 1kHz using a variable divider to allow software to accurately calibrate it. This calibrated clock is available to the sleep timer.

Timekeeping accuracy depends on temperature fluctuations the chip is exposed to, power supply impedance, and the calibration interval, but in general it will be better than 150ppm (including crystal error of 40ppm).

[Table](#page-27-3) 14 lists the specifications of the RC oscillator.

| <b>Parameter</b>                                        | <b>Test Conditions</b>       | Min. | Typ. | Max. | Unit |
|---------------------------------------------------------|------------------------------|------|------|------|------|
| Frequency                                               |                              |      | 10   |      | kHz  |
| Analog trim steps                                       |                              |      |      |      | kHz  |
| Frequency variation with supply to 3.1V or 2.6V to 2.1V | For a voltage drop from 3.6V |      |      | 0.5  | $\%$ |

<span id="page-27-3"></span>Table 14. **RC Oscillator Specifications** 

### <span id="page-27-1"></span>**6.11 Random number generator**

The SN250 allows for the generation of random numbers by exposing a randomly generated bit from the RX ADC. Analog noise current is passed through the RX path, sampled by the receive ADC, and stored in a register. The value contained in this register could be used to seed a software-generated random number. The ZNet stack utilizes these random numbers to seed the Random MAC Backoff and Encryption Key Generators.

### <span id="page-27-2"></span>**6.12 Watchdog timer**

The SN250 contains a watchdog timer clocked from the internal oscillator. The watchdog is disabled by default, but can be enabled or disabled by software.

If the timer reaches its time-out value of approximately 2 seconds, it will generate a reset signal to the chip.

When software is running properly, the application can periodically restart this timer to prevent the reset signal from being generated.

The watchdog will generate a low watermark interrupt in advance of actually resetting the chip. This low watermark interrupt occurs approximately 1.75 seconds after the timer has been restarted. This interrupt can be used to assist during application debug.



#### <span id="page-28-0"></span>**6.13 Sleep timer**

The 16-bit sleep timer is contained in the always-powered digital block. It has the following features:

- Two output compare registers, with interrupts
- Only Compare A Interrupt generates Wake signal
- Further clock divider of  $2^N$ , for  $N = 0$  to 10

The clock source for the sleep timer can be either the 32.768 kHz clock or the calibrated 1kHz clock (see [Table](#page-28-2) 15). After choosing the clock source, the frequency is slowed down with a  $2^N$  prescaler to generate the final timer clock (see [Table](#page-28-3) 16). Legal values for N are 0 to 10. The slowest rate the sleep timer counter wraps is  $2^{16} * 2^{10'}$  / 1kHz  $\approx 67109$  sec.  $\approx$ about 1118.48 min. ≈ 18.6 hrs.

<span id="page-28-2"></span>Table 15. **Sleep timer clock source selection** 

| <b>CLK SEL</b> | <b>Clock Source</b>   |
|----------------|-----------------------|
|                | Calibrated 1kHz clock |
|                | 32.768kHz clock       |

<span id="page-28-3"></span>



The ZNet software allows the application to define the clock source and prescaler value. Therefore, a programmable sleep/wake duty cycle can be configured according to the application requirements.

### <span id="page-28-1"></span>**6.14 Power management**

The SN250 supports three different power modes: processor ACTIVE, processor IDLE, and DEEP SLEEP.

The IDLE power mode stops code execution of the XAP2b until any interrupt occurs or an external SIF wakeup command is seen. All peripherals of the SN250 including the radio continue to operate normally.

The DEEP SLEEP power mode powers off most of the SN250 but leaves the critical chip functions, such as the GPIO pads and RAM powered by the High Voltage Supply (VDD\_PADS). The SN250 can be woken by configuring the sleep timer to generate an interrupt after a period of time, using an external interrupt, or with the SIF interface. Activity on a serial interface may also be configured to wake the SN250, though actual reception of data is not re-enabled until the SN250 has finished waking up. Depending on the speed of the serial data, it is possible to finish waking up in the middle of a byte. Care must be taken to reset the serial interface between bytes and discard any garbage data before the rest. Another condition for wakeup is general activity on GPIO pins. The GPIO activity monitoring is described in [Section 7.1.](#page-30-1)

When in DEEP SLEEP, the internal regulator is disabled and VREG OUT is turned off. All GPIO output signals are maintained in a frozen state. Additionally, the state of all registers in



the powered-down low-voltage domain of the SN250 is lost. Register settings for application peripherals should be preserved by the application as desired. The operation of DEEP SLEEP is controlled by ZNet APIs which automatically preserve the state of necessary system peripherals. The internal XAP2b CPU registers are automatically saved and restored to RAM by hardware when entering and leaving the DEEP SLEEP mode, allowing code execution to continue from where it left off. The event that caused the wakeup and any additional events that occurred while waking up are reported to the application via the ZNet APIs. Upon waking from DEEP SLEEP, the internal regulator is re-enabled.



## <span id="page-30-0"></span>**7 Functional description—application modules**

In Application Mode, access to privileged areas are blocked while access to applicationspecific modules such as GPIO, Serial Controllers (SC1 and SC2), General Purpose Timers, ADC, and Event Manager are enabled.

## <span id="page-30-1"></span>**7.1 GPIO**

The SN250 has 17 multi-purpose GPIO pins that can be configured in a variety of ways. All pins have the following programmable features:

- Selectable as input, output, or bi-directional.
- Output can be totem pole, used as open drain or open source output for wired-OR applications.
- Can have internal pull-up or pull-down.

The information flow between the GPIO pin and its source are controlled by separate GPIO Data registers. The GPIO INH and GPIO INL registers report the input level of the GPIO pins. The GPIO DIRH and GPIO DIRL registers enable the output signals for the GPIO Pins. The GPIO PUH and GPIO PUL registers enable pull-up resistors while GPIO PDH and GPIO PDL registers enable pull-down resistors on the GPIO Pins. The GPIO OUTH and GPIO\_OUTL control the output level.

Instead of changing the entire contents to the OUT/DIR registers with one write access, a limited change can be applied. Writing to the GPIO  $SETH/L$  or GPIO DIRSETH/L register changes individual register bits from 0 to 1, while data bits that are already 1 are maintained. Writing to the GPIO\_CLRH/L or GPIO\_DIRCLRH/L register changes individual register bits from 1 to 0, while data bits that are already 0 are maintained.

Note that the value read from GPIO\_OUTH/L, GPIO\_SETH/L, and GPIO\_CLRH/L registers may not reflect the current pin state. To observe the pin state, the GPIO  $IMH/L$  registers should be read.

All registers controlling the GPIO pin definitions are unaffected by power cycling the main core voltage (VDD\_CORE).







The GPIO DBG register must always remain set to zero. The GPIO CFG register controls the GPIO signal routing for alternate GPIO functions as listed in [Table](#page-6-0) 17. Refer to Table 1 for individual pin alternate functions.

[Table](#page-33-0) 18 defines the alternate functions routed to the GPIO. To allow more flexibility, the timer signals can come from alternative sources (e.g., TIM1IA.1, TIM1IA.2, TIM1IA.3), depending on what serial controller functions are used.

The Always Connected input functions labelled IRQA, IRQB, IRQC and IRQD refer to the external interrupts. GPIO8, GPIO14, GPIO15, and GPIO16 are the only pins designed to operate as external interrupts (IRQs). These pins offer individual filtering options, triggering options, and interrupt configurations. The minimum width needed to latch an unfiltered external interrupt in both level and edge triggered mode is 80ns. With the filter engaged via the GPIO\_INTFIlT bit, the minimum width needed in 450ns. Other alternate functions such as timer input captures are capable of generating an interrupt based on external signals, but these other alternate functions do not contain the flexibility offered on the four external interrupts (IRQs).

When the core is powered down, peripherals stop driving correct output signals. To maintain correct output signals, the system software will ensure that the GPIO output signals are frozen before going into deep sleep.

Monitoring circuitry is in place to detect when the logic state of GPIO input pins change. The lower 16 GPIO pins that should be monitored can be chosen by software with the GPIO WAKEL register. The resulting event can be used for waking up from deep sleep as described in [Section](#page-28-1) 6.14.





#### <span id="page-32-0"></span>**Table 17. GPIO pin configurations**



 $\sqrt{2}$ 

| <b>GPIO</b><br>Pin | <b>Always</b><br><b>Connected</b><br>Input<br><b>Functions</b> | <b>Timer Functions</b>                                     | <b>Serial Digital Functions</b>                             | Analog<br><b>Function</b> | Output<br><b>Current</b><br><b>Drive</b> |
|--------------------|----------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------|---------------------------|------------------------------------------|
| $\mathbf 0$        | IO                                                             | TMR1IA.1 (when CAP1-0 mode)                                | <b>MOSI</b>                                                 |                           | Standard                                 |
| 1                  | IO                                                             | TMR2IA.2 (when CAP2-1 mode)                                | MISO / SDA                                                  |                           | Standard                                 |
| $\overline{c}$     | IO                                                             | TMR2IB.2 (when CAP2-1 mode)                                | MSCLK / SCL                                                 |                           | Standard                                 |
| 3                  | IO                                                             | TMR1IB.1 (when CAP1-0 mode)                                | nSSEL (input)                                               |                           | Standard                                 |
| 4                  | IO                                                             |                                                            | PTI_EN                                                      | ADC0 input                | Standard                                 |
| 5                  | IO                                                             |                                                            | PTI_DATA                                                    | ADC1 input                | Standard                                 |
| 6                  | IO                                                             | TMR2CLK, TMR1ENMSK                                         |                                                             | ADC2 input                | Standard                                 |
| 7                  | IO                                                             |                                                            | REG_EN (open collector<br>enable for external<br>regulator) | ADC3 input                | Standard                                 |
| 8                  | IO / IROA                                                      | TMR1CLK, TMR2ENMSK                                         |                                                             | VREF_OUT                  | Standard                                 |
| 9                  | IO                                                             | <b>TMR1IA.2</b><br>(when CAP1-1 or CAP1-1h mode)           | TXD / MO / MSDA                                             |                           | Standard                                 |
| 10                 | IO                                                             | TMR1IB.2 (when CAP1-1 mode)                                | RXD / MI / MSCL                                             |                           | Standard                                 |
| 11                 | IO                                                             | <b>TMR2IA.1</b><br>(when CAP2-0 mode)                      | nCTS / MCLK                                                 |                           | Standard                                 |
| 12                 | IO                                                             | <b>TMR2IB.1</b><br>(when CAP2-0 mode)                      | nRTS                                                        |                           | Standard                                 |
| 13                 | IO                                                             | TMR2OA<br><b>TMR1IA.3</b><br>(when CAP1-2h or CAP1-2 mode) |                                                             |                           | High                                     |
| 14                 | IO / IRQB                                                      | TMR <sub>2</sub> OB<br>TMR1IB.3 (when CAP1-2 mode)         |                                                             |                           | High                                     |
| 15                 | IO / IRQC                                                      | TMR1OA<br>TMR2IA.3 (when CAP2-2 mode)                      |                                                             |                           | High                                     |
| 16                 | IO / IRQD                                                      | TMR1OB<br>TMR2IB.3 (when CAP2-2 mode)                      |                                                             |                           | High                                     |

<span id="page-33-0"></span>**Table 18. GPIO pin functions**



#### <span id="page-34-0"></span>**7.1.1 Registers**

#### **GPIO\_CFG [0x4712]**



**GPIO\_CFG** [14:0] GPIO configuration modes. Refer to [Table](#page-32-0) 1 and Table 17 for the mode settings.

#### **GPIO\_INH [0x4700]**



**GPIO\_INH** [0] Read the input level of GPIO[16] pin.

#### **GPIO\_INL [0x4702]**



**GPIO\_INL** [15:0] Read the input level of GPIO[15:0] pins.





#### **GPIO\_OUTH [0x4704]**

**GPIO\_OUTH** [0] Write the output level of GPIO[16] pin. The value read may not match the actual value on the pin.

#### **GPIO\_OUTL [0x4706]**



**GPIO\_OUTL** [15:0] Write the output level of GPIO[15:0] pins. The value read may not match the actual value on the pin.



#### **GPIO\_SETH [0x4708]**

**GPIO\_SETH** [0] Set the output level of GPIO[16] pin. Only writing ones into this register will have an effect. Any bit that has one written to it will cause the corresponding bit in GPIO\_OUTH to become 1.




#### **GPIO\_SETL [0x470A]**

**GPIO\_SETL** [15:0] Set the output level of GPIO[15:0] pins. Only writing ones into this register will have an effect. Any bit that has one written to it will cause the corresponding bit in GPIO OUTL to become 1.

#### **GPIO\_CLRH [0x470C]**



**GPIO\_CLRH** [0] Clear the output level of GPIO[16] pin. Only writing ones into this register will have an effect. Any bit that has one written to it will cause the corresponding bit in GPIO OUTH to become 0.

## **GPIO\_CLRL [0x470E]**



GPIO\_CLRL [15:0] Clear the output level of GPIO[15:0] pins. Only writing ones into this register will have an effect. Any bit that has one written to it will cause the corresponding bit in GPIO OUTL to become 0.





#### **GPIO\_DIRH [0x4714]**

**GPIO\_DIRH** [0] Enable the output of GPIO[16] pin.

#### **GPIO\_DIRL [0x4716]**



**GPIO\_DIRL** [15:0] Enable the output of GPIO[15:0] pins.

#### **GPIO\_DIRSETH [0x4718]**



**GPIO\_DIRSETH** [0] Set the output enable of GPIO[16] pin. Only writing ones into this register will have an effect. Any bit that has one written to it will cause the corresponding bit in GPIO\_DIRH to become 1.



#### **GPIO\_DIRSETL [0x471A]**



**GPIO\_DIRSETL** [15:0] Set the output enable of GPIO[15:0] pins. Only writing ones into this register will have an effect. Any bit that has one written to it will cause the corresponding bit in GPIO\_DIRL to become 1.

#### **GPIO\_DIRCLRH [0x471C]**



**GPIO\_DIRCLRH** [0] Clear the output enable of GPIO[16] pin. Only writing ones into this register will have an effect. Any bit that has one written to it will cause the corresponding bit in GPIO\_DIRH to become 0.

#### **GPIO\_DIRCLRL [0x471E]**



**GPIO\_DIRCLRL** [15:0] Clear the output enable of GPIO[15:0] pins. Only writing ones into this register will have an effect. Any bit that has one written to it will cause the corresponding bit in GPIO\_DIRL to become 0.





#### **GPIO\_PDH [0x4720]**

**GPIO\_PDH** [0] Set this bit to enable pull-down resistors on GPIO[16] pin.

## **GPIO\_PDL [0x4722]**



**GPIO\_PDL** [15:0] Set this bit to enable pull-down resistors on GPIO[15:0] pins.

## **GPIO\_PUH [0x4724]**



**GPIO\_PUH** [0] Set this bit to enable pull-up resistors on GPIO[16] pin.





#### **GPIO\_PUL [0x4726]**

**GPIO\_PUL** [15:0] Set this bit to enable pull-up resistors on GPIO[15:0] pins.

#### **GPIO\_WAKEL [0x4728]**



**GPIO\_WAKEL** [15:0] Setting bits will enable GPIO wakeup monitoring for changing states on GPIO[15:0] pins.

#### **GPIO\_INTCFGA [0x4630]**



**GPIO\_INTFILT** [8] Set this bit to enable GPIO IRQA filter.

GPIO\_INTMOD [7:5] GPIO IRQA input edge triggering selection: 0 = disabled; 1 = rising; 2 = falling; 3 = both edges;  $4 =$  active high triggered;  $5 =$  active low trigger;  $6.7 =$  reserved.



#### **GPIO\_INTCFGB [0x4632]**



**GPIO\_INTFILT** [8] Set this bit to enable GPIO IRQB filter

**GPIO\_INTMOD** [7:5] GPIO IRQB input edge triggering selection: 0 = disabled; 1 = rising; 2 = falling;  $3 =$  both edges;  $4 =$  active high triggered;  $5 =$  active low trigger;  $6,7 =$  reserved.

#### **GPIO\_INTCFGC [0x4634]**



**GPIO\_INTFILT** [8] Set this bit to enable GPIO IRQC filter.

**GPIO\_INTMOD** [7:5] GPIO IRQC input edge triggering selection: 0 = disabled; 1 = rising; 2 = falling;  $3 =$  both edges;  $4 =$  active high triggered;  $5 =$  active low trigger;  $6,7 =$  reserved.

 $=$  both edges;  $4 =$  active high triggered;  $5 =$  active low trigger;  $6,7 =$  reserved.



#### **GPIO\_INTCFGD [0x4636]**

42/130

 $\sqrt{7}$ 

## **INT\_GPIOCFG [0x4628]**





## **INT\_GPIOFLAG [0x4610]**





## **GPIO\_DBG [0x4710]**



**GPIO\_DBG** [1:0] This register must remain zero.



## **7.2 Serial controller SC1**

The SN250 SC1 module provides asynchronous (UART) or synchronous (SPI or  $I<sup>2</sup>C$ ) serial communications.

[Figure](#page-43-0)  $6$  is a block diagram of the SC1 module.

<span id="page-43-0"></span>



The full-duplex interface of the SC1 module can be configured into one of these three communication modes, but it cannot run them simultaneously. To reduce the interrupt service requirements of the CPU, the SC1 module contains buffered data management schemes for the three modes. A dedicated, buffered DMA controller is available to the SPI and UART controllers while a FIFO is available to all three modes. In addition, a SC1 data register allows the software application direct access to the SC1 data within all three modes. Finally, the SC1 routes the interface signals to GPIO pins. These are shared with other functions and are controlled by the GPIO CFG register. For selecting alternate pin functions, please refer to [Table](#page-33-0) 17 and Table 18.



## **7.2.1 UART mode**

The SC1 UART controller is enabled with SC1\_MODE set to 1.

The UART mode contains the following features:

- Baud rate (300 bps up to 921 Kbps)
- Data bits (7 or 8)
- Parity bits (none, odd, or even)
- Stop bits (1 or 2)

The following signals can be made available on GPIO pins:

- TXD
- **RXD**
- nRTS (optional)
- nCTS (optional)

The SC1 UART module obtains its reference baud-rate clock from a programmable baud generator. Baud rates are set by a clock division ratio from the 24MHz clock:

rate =  $24MHz / (2 * (N + (0.5 * F)))$ 

The integer portion, N, is written to the SC1\_UARTPER register and the fractional remainder, F, to the SC1\_UARTFRAC register. [Table](#page-44-0) 19 lists the supported baud rates with associated baud rate error. The minimum allowable setting for SC1\_UARTPER is 8.

| <b>Baud Rate (bps)</b> | <b>SC1_UARTPER</b> | <b>SC1_UARTFRAC</b> | <b>Baud Rate Error (%)</b> |
|------------------------|--------------------|---------------------|----------------------------|
| 300                    | 40000              | 0                   | 0                          |
| 4800                   | 2500               | $\Omega$            | 0                          |
| 9600                   | 1250               | 0                   | 0                          |
| 19200                  | 625                | 0                   | 0                          |
| 38400                  | 312                |                     | 0                          |
| 57600                  | 208                |                     | $-0.08$                    |
| 115200                 | 104                | $\Omega$            | 0.16                       |
| 460800                 | 26                 | 0                   | 0.16                       |
| 921600                 | 13                 | 0                   | 0.16                       |

<span id="page-44-0"></span>Table 19. **UART baud rates** 

The UART module supports various frame formats depending upon the number of data bits (SC1\_UART8BIT), the number of stop bits (SC1\_UART2STP), and the parity (SC1\_UARTPAR plus SC1\_UARTODD). The register bits SC1\_UART8BIT, SC1\_UART2STP, SC1\_UARTPAR, and SC1\_UARTODD are defined within the SC1\_UARTCFG register. In addition, the UART module supports flow control by setting SC1\_UARTFLOW, SC1\_UARTAUTO, and SC1 UARTRTS in the SC1 UARTCFG register (see [Table](#page-45-0) 20).



|          | <b>SC1_UARTCFG</b>  |                     |                    |               |                                                                                                            |
|----------|---------------------|---------------------|--------------------|---------------|------------------------------------------------------------------------------------------------------------|
| SC1_MODE | <b>SC1_UARTFLOW</b> | <b>SC1_UARTAUTO</b> | <b>SC1_UARTRTS</b> | GPIO_CFG[7:4] | <b>GPIO-Pin Function</b>                                                                                   |
|          | 0                   |                     |                    | SC1-2 mode    | TXD/RXD<br>output/input                                                                                    |
|          |                     |                     |                    | SC1-2 mode    | Illegal                                                                                                    |
|          |                     | $\mathbf 0$         | 0/1                | SC1-4A mode   | TXD/RXD/CTS<br>output/input/input<br>$RTS$ output =<br>ON/OFF                                              |
|          |                     |                     |                    | SC1-4A mode   | TXD/RXD/CTS<br>output/input/input<br>RTS output $=$ ON if 2<br>or more bytes will fit<br>in receive buffer |
|          | $\Omega$            |                     |                    | SC1-4A mode   | Reserved                                                                                                   |
|          | 0                   | 0                   |                    | SC1-4A mode   | Illegal                                                                                                    |
|          |                     |                     |                    | SC1-3M mode   | Illegal                                                                                                    |

<span id="page-45-0"></span>**Table 20. Configuration table for the UART module**

Characters transmitted and received are passed through transmit and receive FIFOs. The transmit and receive FIFOs are 4 bytes deep. The FIFOs are accessed under software control by accessing the SC1\_DATA data register or under hardware control by the SC1 DMA.

When a transmit character is written to the (empty) transmit FIFO, the register bit SC1\_UARTTXIDLE in the SC1\_UARTSTAT register clears to indicate that not all characters are transmitted yet. Further transmit characters can be written to the transmit FIFO until it is full, which causes the register bit SC1\_UARTTXFREE in the SC1\_UARTSTAT register to clear. After shifting one transmit character to the TXD pin, space for one transmit character becomes available in the transmit FIFO. This causes the register bit SC1\_UARTTXFREE in the SC1\_UARTSTAT register to get set. After all characters are shifted out, the transmit FIFO empties, which causes the register bit SC1\_UARTTXIDLE in the SC1\_UARTSTAT register to get set.

A received character is stored with its parity and frame error status in the receive FIFO. The register bit SC1\_UARTRXVAL in the SC1\_UARTSTAT register is set to indicate that not all received characters are read out from the receive FIFO. The error status of a received byte is available with the register bits SC1\_UARTPARERR and SC1\_UARTFRMERR in the SC1\_UARTSTAT register. When the DMA controller is transferring the data from the receive FIFO to a memory buffer, it checks the stored parity and frame error status flags. When an error is flagged, the SC1\_RXERRA/B register is updated, marking the offset to the first received character with parity or frame error.

When the 4-character receive FIFO contains 3 characters, flow control needs to be used to avoid an overflow event. One method is to use software handshaking by transmitting reserved XON/XOFF characters which are interpreted by the transmitting terminal to pause further transmissions (to the receive FIFO). Another method is to use hardware handshaking using XOFF assertion through the RTS signal.



There are two schemes available to assert the RTS signal. The first scheme is to initiate RTS assertion with software by setting the register bit SC1\_UARTRTS in the SC1\_UARTCFG register. The second scheme is to assert RTS automatically depending on the fill state of the receive FIFO. This is enabled with the register bit SC1\_UARTAUTO in the SC1\_UARTCFG register.

The UART also contains overrun protection for both the FIFO and DMA options. If the transmitting terminal continues to transmit characters to the receive FIFO, only 4 characters are stored in the FIFO. Additional characters are dropped, and the register bit SC1\_UARTRXOVF in the SC1\_UARTSTAT register is set. Should this receive overrun occur during DMA operation, the SC1\_RXERRA/B registers mark the error-offset. The RX FIFO hardware generates the INT SCRXOVF interrupt, but the DMA register will not indicate the error condition until the RX FIFO is drained. Once the DMA marks a RX error, there are two conditions that will clear the error indication: setting the appropriate SC\_TX/RXDMARST bit in the SC1\_DMACTRL register, or loading the appropriate DMA buffer after it has unloaded.

Interrupts are generated on the following events:

- Transmit FIFO empty and last character shifted out (0 to 1 transition of SC1\_UARTTXIDLE)
- Transmit FIFO changed from full to not full (0 to 1 transition of SC1\_UARTTXFREE)
- Receive FIFO changed from empty to not empty (0 to 1 transition of SC1\_UARTRXVAL)
- Transmit DMA buffer A/B complete (1 to 0 transition of  $SC_TXACTA/B$ )
- Receive DMA buffer A/B complete (1 to 0 transition of  $SC$   $RXACTA/B$ )
- Character received with Parity error
- Character received with Frame error
- Received and lost character while receive FIFO was full (Receive overrun error)

To generate interrupts to the CPU, the interrupt masks in the INT\_SC1CFG and INT\_CFG registers must be enabled.

#### **7.2.2 SPI master mode**

The SPI mode of the SC1 is master mode only. It has a fixed word length of 8 bits. The SC1 SPI controller is enabled with SC1\_MODE set to 2 and register bit SC\_SPIMST set in the SC1\_SPICFG register.

The SPI mode has the following features:

- Full duplex operation
- Programmable clock frequency (12MHz max.)
- Programmable clock polarity and clock phase
- Selectable data shift direction (either LSB or MSB first)

The following signals can be made available on the GPIO pins:

- MO (master out)
- MI (master in)
- MCLK (serial clock)

The SC1 SPI module obtains its reference clock from a programmable clock generator. Clock rates are set by a clock division ratio from the 24MHz clock:

rate = 24MHz / (  $2 * (LIN + 1) * 2^{EXP}$  )



EXP is written to the SC1\_RATEEXP register and LIN to the SC1\_RATELIN register. Since the range for both values is 0 to 15, the fastest data rate is 12Mbps and the slowest rate is 22.9bps.

The SC1 SPI master supports various frame formats depending upon the clock polarity (SC\_SPIPOL), clock phase (SC\_SPIPHA), and direction of data (SC\_SPIORD) (see [Table](#page-47-0) 21). The register bits SC\_SPIPOL, SC\_SPIPHA, and SC\_SPIORD are defined within the SC1 SPICFG register.

Note: Switching the SPI configuration from  $SC$  SPIPOL=1 to SC\_SPIPOL=0 without subsequently setting  $SC1$  MODE=0 and reinitializing the SPI will cause an extra byte (0xFE) to be transmitted immediately before the first intended byte.

|                | SC1_SPICFG    |               |                      |                      |                             |                                                                                                                                                                                                                                                               |
|----------------|---------------|---------------|----------------------|----------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC1_MODE       | SPINST<br>ပ္တ | SPIORD<br>ပ္တ | <b>SPIPHA</b><br>ပ္တ | <b>SPIPOL</b><br>ပ္တ | GPIO_CFG[7:4]               | <b>Frame Format</b>                                                                                                                                                                                                                                           |
| $\overline{2}$ | 1             | $\Omega$      | $\Omega$             | $\Omega$             | SC1-3M<br>mode              | <b>MCLK</b> <sub>out</sub><br>$MO_{out}$<br><b>TX[7]</b><br>TX[6]<br>TX[5]<br>TX[4]<br>TX[0]<br>TX[3]<br>TX[2]<br>TX[1]<br>Ml <sub>in</sub><br><b>RX[7]</b><br>RX[6]<br><b>RX[5]</b><br>RX[4]<br>RX[3]<br><b>RX[2]</b><br><b>RX[1]</b><br><b>RX[0]</b>        |
| $\overline{c}$ | 1             | $\Omega$      | 0                    | $\mathbf{1}$         | SC1-3M<br>mode              | <b>MCLK</b> <sub>out</sub><br>$MO_{out}$<br>TX[7]<br>TX[5]<br>TX[6]<br>TX[4]<br>TX[3]<br>TX[2]<br>TX[1]<br><b>TX[0]</b><br>$Ml_{in}$<br>RX[6]<br><b>RX[5]</b><br>RX[2]<br>RX[1]<br><b>RX[0]</b><br><b>RX[7]</b><br>RX[4]<br>RX[3]                             |
| $\overline{c}$ | 1             | 0             | 1                    | $\mathbf 0$          | SC <sub>1</sub> -3M<br>mode | <b>MCLK</b> <sub>out</sub><br>$MO_{out}$<br><b>TX[7]</b><br>TX[6]<br>TX[5]<br>TX[4]<br>TX[3]<br>TX[2]<br>TX[1]<br><b>TX[0]</b><br>Ml <sub>in</sub><br>RX[6]<br><b>RX[5]</b><br><b>RX[1]</b><br><b>RX[7]</b><br>RX[4]<br>RX[3]<br><b>RX[2]</b><br><b>RX[0]</b> |
| $\overline{c}$ | 1             | 0             | 1                    | $\mathbf{1}$         | SC1-3M<br>mode              | <b>MCLK</b> <sub>out</sub><br>TX[4]<br>$MO_{out}$<br>TX[7]<br>TX[6]<br>TX[5]<br>TX[3]<br>TX[1]<br>TX[2]<br><b>TX[0]</b><br>$Ml_{in}$<br><b>RX[7]</b><br>RX[6]<br><b>RX[5]</b><br>RX[4]<br>RX[3]<br>RX[2]<br><b>RX[1]</b><br><b>RX[0]</b>                      |
| $\overline{2}$ | 1             | 1             |                      |                      | SC1-3M<br>mode              | Same as above except LSB first instead of MSB first                                                                                                                                                                                                           |
| $\overline{2}$ | 1             |               |                      |                      | SC1-2<br>mode               | Illegal                                                                                                                                                                                                                                                       |
| $\overline{c}$ | 1             |               |                      |                      | <b>SC1-4A</b><br>mode       | Illegal                                                                                                                                                                                                                                                       |

<span id="page-47-0"></span>**Table 21. SC1 SPI master frame format**

Serialized SC1 SPI transmit data is driven to the output pin MO. SC1 SPI master data is received from the input pin MI. To generate slave select signals to SPI slave devices, other GPIO pins have to be used and their assertion must be controlled by software.

Characters transmitted and received are passed through transmit and receive FIFOs. The transmit and receive FIFOs are 4 bytes deep. These FIFOs are accessed under software control by accessing the SC1\_DATA data register or under hardware control using a DMA controller.

When a transmit character is written to the (empty) transmit FIFO, the register bit SC\_SPITXIDLE in the SC1\_SPISTAT register clears and indicates that not all characters are transmitted yet. Further transmit characters can be written to the transmit FIFO until it is full, which causes the register bit SC\_SPITXFREE in the SC1\_SPISTAT register to clear. After shifting one transmit character to the MO pin, space for one transmit character becomes available in the transmit FIFO. This causes the register bit SC\_SPITXFREE in the SC1\_SPISTAT register to get set. After all characters are shifted out, the transmit FIFO empties, which causes the register bit SC\_SPITXIDLE in the SC1\_SPISTAT register to get set also.

Any character received is stored in the (empty) receive FIFO. The register bit SC SPIRXVAL in the SC1 SPISTAT register is set to indicate that not all received characters are read out from receive FIFO. If software or DMA is not reading from the receive FIFO, the receive FIFO will store up to 4 characters. Any further reception is dropped and the register bit SC\_SPIRXOVF in the SC1\_SPISTAT register is set. The RX FIFO hardware generates the INT\_SCRXOVF interrupt, but the DMA register will not indicate the error condition until the RX FIFO is drained. Once the DMA marks a RX error, there are two conditions that will clear the error indication: setting the appropriate SC\_TX/RXDMARST bit in the SC1\_DMACTRL register, or loading the appropriate DMA buffer after it has unloaded.

Receiving a character always requires transmitting a character. In a case when a long stream of receive characters is expected, a long sequence of (dummy) transmit characters must be generated. To avoid software or transmit DMA initiating these transfers (and consuming unnecessary bandwidth), the SPI serializer can be instructed to retransmit the last transmitted character, or to transmit a busy token  $(0 \times FF)$ , which is determined by the register bit SC\_SPIRPT in the SC1\_SPICFG register. This functionality can only be enabled (or disabled) when the transmit FIFO is empty and the transmit serializer is idle, as indicated by a cleared SC\_SPITXIDLE register bit in the SC1\_SPISTAT register.

Every time an automatic character transmission is started, a transmit underrun is detected (as there is no data in transmit FIFO), and the register bit INT\_SCTXUND in the INT\_SC1FLAG register is set. Note that after disabling the automatic character transmission, the reception of new characters stops and the receive FIFO holds characters just received.

#### Note: The event Receive DMA complete does not automatically mean receive FIFO empty.

Interrupts are generated on the following events:

- Transmit FIFO empty and last character shifted out (0 to 1 transition of SC\_SPITXIDLE)
- Transmit FIFO changed from full to not full (0 to 1 transition of SC\_SPITXFREE)
- Receive FIFO changed from empty to not empty (0 to 1 transition of SC\_SPIRXVAL)
- Transmit DMA buffer A/B complete (1 to 0 transition of  $SC$  TXACTA/B)
- Receive DMA buffer A/B complete (1 to 0 transition of  $SC$   $RXACTA/B$ )
- Received and lost character while receive FIFO was full (Receive overrun error)
- Transmitted character while transmit FIFO was empty (Transmit underrun error)

To generate interrupts to the CPU, the interrupt masks in the INT\_SC1CFG and INT\_CFG registers must be enabled.



## **7.2.3 I2C master mode**

The SC1  $1^2$ C controller is only available in master mode. The SC1  $1^2$ C controller is enabled with SC1\_MODE set to 3. The  $I^2C$  Master controller supports Standard (100 Kbps) and Fast  $(400$  Kbps)  $I<sup>2</sup>C$  modes. Address arbitration is not implemented, so multiple master applications are not supported. The  $I^2C$  signals are pure open-collector signals, and external pull-up resistors are required.

The SC1  $1<sup>2</sup>C$  mode has the following features:

- Programmable clock frequency (400kHz max.)
- Supports both 7-bit and 10-bit addressing

The following signals can be made available on the GPIO pins:

- MSDA (serial data)
- MSCL (serial clock)

The I<sup>2</sup>C Master controller obtains its reference clock from a programmable clock generator. Clock rates are set by a clock division ratio from the 24MHz clock:

$$
nominal Rate = \frac{24MHz}{2 \cdot (LIN + 1) \cdot 2^{EXP}}
$$

EXP is written to the SC1\_RATEEXP register and LIN to the SC1\_RATELIN register. [Table](#page-49-0) 22 shows the rate settings for Standard  $I^2C$  (100 Kbps) and Fast  $I^2C$  (400 Kbps) operation.

<span id="page-49-0"></span>Table 22. **I<sup>2</sup>C** nominal rate programming

| <b>Nominal Rate</b> | <b>SC1_RATELIN</b> | <b>SC1_RATEEXP</b> |
|---------------------|--------------------|--------------------|
| 100 Kbps            | 14                 |                    |
| 375 Kbps            | 15                 |                    |
| 400 Kbps            | 14                 |                    |

Note that at 400 Kbps, the  $I<sup>2</sup>C$  specification requires the minimum low period of SCL to be 1.3 $\mu$ s. To be strictly  $1^2C$  compliant, the rate needs to be lowered to 375 Kbps.

The I<sup>2</sup>C Master controller supports generation of various frame segments controlled with the register bits SC\_I2CSTART, SC\_I2CSTOP, SC\_I2CSEND, and SC\_I2CRECV in the SC1\_I2CCTRL1 registers. [Table](#page-50-0) 23 summarizes these frames.





# <span id="page-50-0"></span>**Table 23. SC1 I2C master frame segments**



|                                |                                      | SC1_I2CCTRL1             |                       |                       |                       |                       |
|--------------------------------|--------------------------------------|--------------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| <b>MODE</b><br>SC <sub>1</sub> | <b>ART</b><br><b>I2CST</b><br>ပ<br>Ø | <b>I2CSEND</b><br>ပ္တ    | <b>I2CRECV</b><br>ပ္တ | <b>12CSTOP</b><br>ပ္တ | CFG[7:4]<br>GPIO      | <b>Frame Segments</b> |
| 3                              | ۰                                    | $\overline{\phantom{a}}$ | -                     | -                     | <b>SC1-4M</b><br>mode | Illegal               |
| 3                              |                                      | $\overline{\phantom{a}}$ | -                     | -                     | SC1-4A<br>mode        | Illegal               |

**Table 23. SC1 I2C master frame segments (continued)**

Full  $1^2C$  frames have to be constructed under software control by generating individual  $1^2C$ segments. All necessary segment transitions are shown in [Figure](#page-51-0) 7. ACK or NACK generation of an  $1^2C$  receive frame segment is determined with the register bit SC\_I2CACK in the SC1\_I2CCTRL2 register.



<span id="page-51-0"></span>**Figure 7. I2C segment transitions**

Generation of a 7-bit address is accomplished with one transmit segment. The upper 7 bits of the transmitted character contain the 7-bit address. The remaining lower bit contains the command type ("read" or "write").

Generation of a 10-bit address is accomplished with two transmit segments. The upper 5 bits of the first transmit character must be set to  $0x1E$ . The next 2 bits are for the 2 most significant bits of the 10-bit address. The remaining lower bit contains the command type



("read" or "write"). The second transmit segment is for the remaining 8 bits of the 10-bit address.

Characters received and transmitted are passed through receive and transmit FIFOs. The SC1 <sup>12</sup>C master transmit and receive FIFOs are 1-byte deep. These FIFOs are accessed under software control.

(Re)start and stop segments are initiated by setting the register bits SC\_I2CSTART or SC\_I2CSTOP in the SC1\_I2CCTRL1 register followed by waiting until they have cleared. Alternatively, the register bit SC\_I2CCMDFIN in the SC1\_I2CSTAT can be used for waiting.

To initiate a transmit segment, the data have to be written to the SC1\_DATA data register, followed by setting the register bit SC\_I2CSEND in the SC1\_I2CCTRL1 register, and completed by waiting until it clears. Alternatively, the register bit SC\_I2CTXFIN in the SC1\_I2CSTAT can be used for waiting.

A receive segment is initiated by setting the register bit SC\_I2CRECV in the SC1\_I2CCTRL1 register, waiting until it clears, and then reading from the SC1\_DATA data register. Alternatively, the register bit SC\_I2CRXFIN in the SC1\_I2CSTAT can be used for waiting. Now the register bit SC\_I2CRXNAK in the SC1\_I2CSTAT register indicates if a NACK or ACK was received from an  $I^2C$  slave device.

Interrupts are generated on the following events:

- Bus command (SC\_I2CSTART/SC\_I2CSTOP) completed (0 to 1 transition of SC\_I2CCMDFIN)
- Character transmitted and slave device responded with NACK
- Character transmitted (0 to 1 transition of SC\_I2CTXFIN)
- Character received (0 to 1 transition of SC\_I2CRXFIN)
- Received and lost character while receive FIFO was full (Receive overrun error)
- Transmitted character while transmit FIFO was empty (Transmit underrun error)

To generate interrupts to the CPU, the interrupt masks in the INT\_SC1CFG and INT\_CFG registers must be enabled.

## **7.2.4 Registers**

#### **SC1\_MODE [0x44AA]**



**SC1** MODE  $[1:0]$  SC1 Mode: 0 = disabled: 1 = UART mode: 2 = SPI mode: 3 =  $1^2C$  mode. **Note** To change between modes, the previous mode must be disabled first.

#### **SC1\_DATA [0x449E]**



**SC1\_DATA** [7:0] Transmit and receive data register. Writing to this register pushes a byte onto the transmit FIFO. Reading from this register pulls a byte from the receive FIFO.

#### **SC1\_UARTPER [0x44B4]**



**SC1\_UARTPER** [15:0] The baud rate period (N) of the clock rate as seen in the equation:

 $\text{Rate} = \frac{24 \text{MHz}}{2 \cdot (\text{N} + (0.5 \cdot \text{F}))}$ 



## **SC1\_UARTFRAC [0x44B6]**



**SC1\_UARTFRAC** [0] The baud rate fractional remainder (F) of the clock rate as derived from the equation:

 $\text{Rate} = \frac{24 \text{MHz}}{2 \cdot (\text{N} + (0.5 \cdot \text{F}))}$ 

## **SC1\_UARTCFG [0x44AE]**











## **SC1\_RATELIN [0x44B0]**

**SC1\_RATELIN** [3:0] The linear component (LIN) of the clock rate as seen in the equation:

$$
Rate = \frac{24MHz}{2 \cdot (LIN + 1) \cdot 2^{EXP}}
$$



### **SC1\_RATEEXP [0x44B2]**



**SC1\_RATEEXP** [3:0] The exponential component (EXP) of the clock rate as seen in the equation:

 $Rate = \frac{24MHz}{1}$  $2 \cdot (LIN + 1) \cdot 2^{EXP}$  $\frac{24 \text{MHz}}{24 \text{MHz}}$ 

## **SC1\_SPICFG [0x44AC]**









#### **SC1\_SPISTAT [0x44A0]**

**SC\_SPITXIDLE** [3] This bit is set when the transmit FIFO is empty and the transmitter is idle.

**SC\_SPITXFREE** [2] This bit is set when the transmit FIFO is ready to accept at least one byte.

**SC\_SPIRXVAL** [1] This bit is set when the receive FIFO contains at least one byte.

**SC\_SPIRXOVF** [0] This bit is set when the receive FIFO has been overrun. This bit clears when the data register (SC1\_DATA) is read.

#### **SC1\_I2CCTRL1 [0x44A6]**



**SC\_I2CSEND** [1] Setting this bit transmits a byte. It autoclears when the command completes.

**SC\_I2CRECV** [0] Setting this bit receives a byte. It autoclears when the command completes.



## **SC1\_I2CCTRL2 [0x44A8]**



**SC\_I2CACK** [0] Setting this bit will signal ACK after a received byte. Clearing this bit will signal NACK after a received byte.

### **SC1\_I2CSTAT [0x44A2]**



**SC\_I2CTXFIN** [1] This bit is set when a byte is transmitted. It autoclears on next bus activity.

**SC\_I2CRXNAK** [0] This bit is set when a NACK is received from the slave. It autoclears on next bus activity.





## **SC1\_DMACTRL [0x4498]**



# **SC1\_DMASTAT [0x4496]**







## **SC1\_RXCNTA [0x4490]**

**SC1\_RXCNTA** [12:0] A byte offset (from 0) which points to the location in DMA receive buffer A where the next byte will be placed. When the buffer fills and subsequently unloads, this register wraps around and holds the value zero (pointing back to the first location in the buffer).

#### **SC1\_RXCNTB [0x4492]**



**SC1\_RXCNTB** [12:0] A byte offset (from 0) which points to the location in DMA receive buffer B where the next byte will be placed. When the buffer fills and subsequently unloads, this register wraps around and holds the value zero (pointing back to the first location in the buffer).



#### **SC1\_TXCNT [0x4494]**

**SC1\_TXCNT** [12:0] A byte offset (from 0) which points to the location in the active (loaded) DMA transmit buffer where the next byte will be placed. When the buffer fills and subsequently unloads, this register wraps around and holds the value zero (pointing back to the first location in the buffer).





#### **SC1\_RXBEGA [0x4480]**

**SC1\_RXBEGA** [12:0] DMA Start address (byte aligned) for receive buffer A.

#### **SC1\_RXENDA [0x4482]**



**SC1\_RXENDA** [12:0] DMA End address (byte aligned) for receive buffer A.

## **SC1\_RXBEGB [0x4484]**



**SC1\_RXBEGB** [12:0] DMA Start address (byte aligned) for receive buffer B.





### **SC1\_RXENDB [0x4486]**

**SC1\_RXENDB** [12:0] DMA End address (byte aligned) for receive buffer B.

#### **SC1\_TXBEGA [0x4488]**



**SC1\_TXBEGA** [12:0] DMA Start address (byte aligned) for transmit buffer A.

## **SC1\_TXENDA [0x448A]**



**SC1\_TXENDA** [12:0] DMA End address (byte aligned) for transmit buffer A.





#### **SC1\_TXBEGB [0x448C]**

**SC1\_TXBEGB** [12:0] DMA Start address (byte aligned) for transmit buffer B.

#### **SC1\_TXENDB [0x448E]**



**SC1\_TXENDB** [12:0] DMA End address (byte aligned) for transmit buffer B.

## **SC1\_RXERRA [0x449A]**



**SC1\_RXERRA** [12:0] A byte offset (from 0) which points to the location of the first error in the DMA receive buffer A. If there is no error, it will hold the value zero. This register will not be updated by subsequent errors arriving in the DMA. The next error will only be recorded if the buffer unloads and is reloaded or the receive DMA is reset.





#### **SC1\_RXERRB [0x449C]**

**SC1\_RXERRB** [12:0] A byte offset (from 0) which points to the location of the first error in the DMA receive buffer B. If there is no error, it will hold the value zero. This register will not be updated by subsequent errors arriving in the DMA. The next error will only be recorded if the buffer unloads and is reloaded or the receive DMA is reset.

### **INT\_SC1CFG [0x4624]**









# **INT\_SC1FLAG [0x460C]**



67/130



# **7.3 Serial controller SC2**

The SN250 SC2 module provides synchronous (SPI or  $I^2C$ ) serial communications. [Figure](#page-67-0) 8 is a block diagram of the SC2 module.



<span id="page-67-0"></span>**Figure 8. SC2 block diagram**

The full-duplex interface of the SC2 module can be configured into one of these two communication modes, but it cannot run them simultaneously. To reduce the interrupt service requirements of the CPU, the SC2 module contains buffered data management schemes. A dedicated, buffered DMA controller is available to the SPI while a FIFO is available to both modes. In addition, a SC2 data register allows the software application direct access to the SC2 data. Finally, the SC2 routes the interface signals to GPIO pins. These are shared with other functions and are controlled by the GPIO\_CFG register. For selecting alternate pin-functions, please refer to [Table](#page-33-0) 17 and Table 18.

#### **7.3.1 SPI modes**

The SPI mode of the SC2 supports both master and slave modes. It has a fixed word length of 8 bits. The SC2 SPI controller is enabled with SC2\_MODE set to 2.

The SC2 SPI mode has the following features:

- Master and slave modes
- **Full duplex operation**
- Programmable master mode clock frequency (12MHz max.)
- Slave mode up to 5MHz bit rate
- Programmable clock polarity and clock phase
- Selectable data shift direction (either LSB or MSB first)
- Optional slave select input

The following signals can be made available on the GPIO pins:

- MOSI (master out/slave in)
- MISO (master in/slave out)
- MSCLK (serial clock)
- nSSEL (slave select-only in slave mode)

#### **SPI master mode**

The SC2 SPI Master controller is enabled with the SC\_SPIMST set in the SC2\_SPICFG register.

The SC2 SPI module obtains its reference clock from a programmable clock generator. Clock rates are set by a clock division ratio from the 24 MHz clock:

$$
\text{Rate} = \frac{24 \text{MHz}}{2 \cdot (\text{LIN} + 1) \cdot 2^{\text{EXP}}}
$$

EXP is written to the SC2\_RATEEXP register and LIN to the SC2\_RATELIN register. Since the range for both values is 0 to 15, the fastest data rate is 12Mbps and the slowest is 22.9bps.

The SC2 SPI Master supports various frame formats depending upon the clock polarity (SC\_SPIPOL), clock phase (SC\_SPIPHA), and direction of data (SC\_SPIORD) (see [Table](#page-69-0) 24). The register bits SC\_SPIPOL, SC\_SPIPHA, and SC\_SPIORD are defined within the SC2 SPICFG register.

Note: Switching the SPI configuration from  $SC$  SPIPOL=1 to  $SC$  SPIPOL=0 without subsequently setting  $SC2$  MODE=0 and reinitializing the SPI will cause an extra byte ( $0xFE$ ) to be transmitted immediately before the first intended byte.



|                | <b>SC2_SPICFG</b>    |                      |                      |                      |                       |                                                                                                                                                                                                                                                                           |
|----------------|----------------------|----------------------|----------------------|----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC2_MODE       | <b>SPIMST</b><br>ပ္တ | <b>SPIORD</b><br>ပ္တ | <b>SPIPHA</b><br>ပ္တ | <b>SPIPOL</b><br>ပ္တ | GPIO_CFG[7:4]         | <b>Frame Format</b>                                                                                                                                                                                                                                                       |
| $\overline{c}$ | 1                    | 0                    | $\Omega$             | $\mathbf{0}$         | SC2-3M<br>mode        | <b>MSCLK</b> <sub>out</sub><br><b>MOSI</b> <sub>out</sub><br>TX[7]<br>TX[6]<br>TX[5]<br>TX[4]<br>TX[3]<br>TX[2]<br>TX[1]<br>TX[0]<br>MISO <sub>in</sub><br><b>RX[7]</b><br>RX[6]<br><b>RX[5]</b><br><b>RX[4]</b><br><b>RX[2]</b><br><b>RX[1]</b><br><b>RX[0]</b><br>RX[3] |
| $\overline{c}$ | 1                    | $\Omega$             | $\Omega$             | $\mathbf{1}$         | SC2-3M<br>mode        | <b>MSCLK</b> <sub>out</sub><br>$MOSI_{out}$<br>TX[6]<br>TX[5]<br>TX[4]<br>TX[1]<br><b>TX[0]</b><br>TX[7]<br>TX[3]<br>TX[2]<br>MISO <sub>in</sub><br>RX[6]<br><b>RX[7]</b><br><b>RX[5]</b><br><b>RX[4]</b><br>RX[3]<br><b>RX[2]</b><br><b>RX[1]</b><br><b>RX[0]</b>        |
| $\overline{c}$ | 1                    | 0                    | 1                    | $\mathbf{0}$         | SC2-3M<br>mode        | <b>MSCLK</b> <sub>out</sub><br>$MOSI_{out}$<br>TX[1]<br><b>TX[7]</b><br>TX[6]<br>TX[5]<br>TX[4]<br>TX[3]<br><b>TX[0]</b><br>TX[2]<br>MISO <sub>in</sub><br><b>RX[7]</b><br>RX[6]<br><b>RX[5]</b><br><b>RX[4]</b><br>RX[3]<br><b>RX[2]</b><br><b>RX[1]</b><br><b>RX[0]</b> |
| $\overline{c}$ | 1                    | 0                    | 1                    | 1                    | SC2-3M<br>mode        | <b>MSCLK</b> <sub>out</sub><br>$MOSI_{out}$<br><b>TX[7]</b><br>TX[6]<br>TX[5]<br>TX[4]<br>TX[3]<br>TX[2]<br>TX[1]<br><b>TX[0]</b><br>MISO <sub>in</sub><br>RX[6]<br><b>RX[1]</b><br><b>RX[7]</b><br>RX[5]<br><b>RX[4]</b><br>RX[3]<br><b>RX[2]</b><br><b>RX[0]</b>        |
| $\overline{c}$ | 1                    | 1                    |                      |                      | SC2-3M<br>mode        | Same as above except LSB first instead of MSB first                                                                                                                                                                                                                       |
| $\overline{c}$ | 1                    |                      |                      |                      | <b>SC2-4S</b><br>mode | Illegal                                                                                                                                                                                                                                                                   |
| $\overline{c}$ | 1                    |                      |                      | ÷,                   | SC2-2 mode            | Illegal                                                                                                                                                                                                                                                                   |

<span id="page-69-0"></span>**Table 24. SC2 SPI master mode formats**

Serialized SC2 SPI transmit data is driven to the output pin MOSI. SC2 SPI master data is received from the input pin MISO. To generate slave select signals to SPI slave devices, other GPIO pins have to be used and their assertion must be controlled by software.

Characters transmitted and received are passed through transmit and receive FIFOs. The transmit and receive FIFOs are 4 bytes deep. These FIFOs are accessed under software control by accessing the SC2\_DATA data register or under hardware control using a DMA controller.

When a transmit character is written to the (empty) transmit FIFO, the register bit SC\_SPITXIDLE in the SC2\_SPISTAT register clears and indicates that not all characters are transmitted yet. Further transmit characters can be written to the transmit FIFO until it is full, which causes the register bit SC\_SPITXFREE in the SC2\_SPISTAT register to clear. After shifting out one transmit character to the MOSI pin, space for one transmit character becomes available in the transmit FIFO. This causes the register bit SC\_SPITXFREE in the SC2\_SPISTAT register to get set. After all characters are shifted out, the transmit FIFO empties, which causes the register bit SC\_SPITXIDLE in the SC2\_SPISTAT register to get set also.

Any character received is stored in the (empty) receive FIFO. The register bit SC SPIRXVAL in the SC2\_SPISTAT register is set to indicate that not all received characters are read out from receive FIFO. If software or DMA is not reading from the receive FIFO, the receive FIFO will store up to 4 characters. Any further reception is dropped and the register bit



SC\_SPIRXOVF in the SC2\_SPISTAT register is set. The RX FIFO hardware generates the INT\_SCRXOVF interrupt, but the DMA register will not indicate the error condition until the RX FIFO is drained. Once the DMA marks a RX error, there are two conditions that will clear the error indication: setting the appropriate SC\_TX/RXDMARST bit in the SC2\_DMACTRL register, or loading the appropriate DMA buffer after it has unloaded.

Receiving a character always requires transmitting a character. In a case when a long stream of receive characters is expected, a long sequence of (dummy) transmit characters must be generated. To avoid software or transmit DMA initiating these transfers (and consuming unnecessary bandwidth), the SPI serializer can be instructed to retransmit the last transmitted character or to transmit a busy token  $(0xFF)$ , which is determined by the register bit SC\_SPIRPT in the SC2\_SPICFG register. This functionality can only be enabled (or disabled) when the transmit FIFO is empty and the transmit serializer is idle, as indicated by a cleared SC\_SPITXIDLE register bit in the SC2\_SPISTAT register.

Every time an automatic character transmission is started, a transmit underrun is detected (as there is no data in transmit FIFO) and the register bit INT\_SCTXUND in the INT SC2FLAG register is set. Note that after disabling the automatic character transmission, the reception of new characters stops and the receive FIFO holds characters just received.

#### Note: The event Receive DMA complete event does not automatically mean receive FIFO empty.

Interrupts are generated by one of the following events:

- Transmit FIFO empty and last character shifted out (0 to 1 transition of SC\_SPITXIDLE)
- Transmit FIFO changed from full to not full (0 to 1 transition of SC\_SPITXFREE)
- Receive FIFO changed from empty to not empty (0 to 1 transition of SC\_SPIRXVAL)
- Transmit DMA buffer A/B complete (1 to 0 transition of  $SC_TXACTA/B$ )
- Receive DMA buffer A/B complete (1 to 0 transition of  $SC$   $RXACTA/B$ )
- Received and lost character while receive FIFO was full (Receive overrun error)
- Transmitted character while transmit FIFO was empty (Transmit underrun error)

To generate interrupts to the CPU, the interrupt masks in the INT\_SC2CFG and INT\_CFG register must be enabled.

#### **SPI slave mode**

The SC2 SPI Slave controller is enabled with the SC\_SPIMST cleared in the SC2\_SPICFG register.

The SC2 SPI Slave controller receives its clock from an external SPI master device and supports rates up to 5Mbps.

The SC2 SPI Slave supports various frame formats depending upon the clock polarity (SC\_SPIPOL), clock phase (SC\_SPIPHA), and direction of data (SC\_SPIORD) (see [Table](#page-71-0) 25). The register bits SC\_SPIPOL, SC\_SPIPHA, and SC\_SPIORD are defined within the SC2 SPICFG registers.

Note: Switching the SPI configuration from  $SC$  SPIPOL=1 to  $SC$  SPIPOL=0 without subsequently setting  $SC2$  MODE=0 and reinitializing the SPI will cause an extra byte ( $0xFE$ ) to be transmitted immediately before the first intended byte.



|                | <b>SC2_SPICFG</b> |                       |                       |                  |                                 |                                                                                                                                                                                                                                                  |
|----------------|-------------------|-----------------------|-----------------------|------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC2_MODE       | SPINST<br>ပ္တ     | SPIORD<br>$S_{\rm C}$ | <b>SPIPHA</b><br>ပ္ပါ | <b>SC_SPIPOL</b> | GPIO_CFG[7:4]                   | <b>Frame Format</b>                                                                                                                                                                                                                              |
| $\overline{c}$ | 0                 | $\mathbf 0$           | $\mathbf 0$           | $\mathbf 0$      | <b>SC2-4S</b><br>mode           | SSEL<br><b>MSCLK</b> in<br>MOSI <sub>in</sub><br><b>RX[7]</b><br><b>RX[6]</b><br>RX[5]<br>RX[4]<br>RX[3]<br><b>RX[1]</b><br>RX[0]<br><b>RX[2]</b><br>MISO <sub>out</sub><br>TX[6]<br>TX[7]<br>TX[5]<br>TX[4]<br>TX[3]<br>TX[2]<br>TX[1]<br>TX[0] |
| $\overline{c}$ | 0                 | $\Omega$              | $\Omega$              | $\mathbf{1}$     | <b>SC2-4S</b><br>mode           | SSEL<br><b>MSCLK</b> in<br>MOSI <sub>in</sub><br><b>RX[7]</b><br>RX[6]<br><b>RX[5]</b><br>RX[4]<br>RX[3]<br><b>RX[2]</b><br><b>RX[1]</b><br>RX[0]<br>$MISO_{out}$<br>TX[7]<br>TX[6]<br>TX[5]<br>TX[4]<br>TX[3]<br>TX[2]<br>TX[1]<br>TX[0]        |
| $\overline{c}$ | $\mathbf 0$       | $\mathbf 0$           | 1                     | $\mathbf 0$      | <b>SC2-4S</b><br>mode           | SSEL<br><b>MSCLK</b> in<br>MOSI <sub>in</sub><br><b>RX[7]</b><br>RX[6]<br><b>RX[5]</b><br>RX[4]<br>RX[3]<br><b>RX[2]</b><br>RX[0]<br><b>RX[1]</b><br>MISO <sub>out</sub><br>TX[7]<br>TX[6]<br>TX[5]<br>TX[4]<br>TX[3]<br>TX[2]<br>TX[1]<br>TX[0] |
| $\overline{c}$ | $\mathbf 0$       | $\mathbf 0$           | 1                     | 1                | <b>SC2-4S</b><br>mode           | SSEL<br><b>MSCLK</b> in<br>MOSI <sub>in</sub><br><b>RX[7]</b><br>RX[1]<br>RX[0]<br><b>RX[6]</b><br>RX[5]<br>RX[4]<br>RX[3]<br><b>RX[2]</b><br>$MISO_{out}$<br><b>TX[7]</b><br>TX[6]<br>TX[5]<br>TX[4]<br>TX[3]<br>TX[2]<br>TX[1]<br>TX[0]        |
| $\overline{c}$ | 0                 | $\mathbf{1}$          | ÷                     | ÷,               | <b>SC2-4S</b><br>mode           | Same as above except LSB first instead of MSB first                                                                                                                                                                                              |
| $\overline{2}$ | $\mathbf 0$       |                       |                       |                  | SC <sub>2</sub> -<br>3M<br>mode | Illegal                                                                                                                                                                                                                                          |
| $\overline{c}$ | $\mathbf 0$       | L                     |                       | ÷                | SC2-2<br>mode                   | Illegal                                                                                                                                                                                                                                          |

<span id="page-71-0"></span>**Table 25. SC2 SPI slave formats**

When the slave select (nSSEL) signal is asserted (by the Master), SC2 SPI transmit data is driven to the output pin MISO and SC2 SPI data is received from the input pin MOSI. The slave select signal nSSEL is used to enable driving the serialized data output signal MISO. It is also used to reset the SC2 SPI slave shift register.

Characters received and transmitted are passed through receive and transmit FIFOs. The transmit and receive FIFOs are 4 bytes deep. These FIFOs are accessed under software control by accessing the SC2 DATA data register or under hardware control using a DMA controller.

Any character received is stored in the (empty) receive FIFO. The register bit SC SPIRXVAL in the SC2\_SPISTAT register is set to indicate that not all received characters are read out from receive FIFO. If software or DMA is not reading from the receive FIFO, the receive FIFO will store up to 4 characters. Any further reception is dropped, and the register bit SC\_SPIRXOVF in the SC2\_SPISTAT register is set. The RX FIFO hardware generates the


INT\_SCRXOVF interrupt, but the DMA register will not indicate the error condition until the RX FIFO is drained. Once the DMA marks a RX error, there are two conditions that will clear the error indication: setting the appropriate SC\_TX/RXDMARST bit in the SC2\_DMACTRL register, or loading the appropriate DMA buffer after it has unloaded.

Receiving a character always causes a serialization of a transmit character pulled from the transmit FIFO. When the transmit FIFO is empty, a transmit underrun is detected (no data in transmit FIFO) and the register bit INT\_SCTXUND in the INT\_SC2FLAG register is set. Because there is no character available for serialization, the SPI serializer retransmits the last transmitted character or a busy token  $(0xFF)$ , which is determined by the register bit SC\_SPIRPT in the SC2\_SPICFG register.

Note: Even during a transmit underrun, the register bit SC\_SPITXIDLE in the SC2\_SPISTAT register will clear when the SPI master begins to clock data out of the MISO pin, indicating the transmitter is not idle. After a complete byte has been clocked out, the bit SC\_SPITXIDLE will be set and the register bit INT\_SCTXIDLE in the INT\_SC2FLAG interrupt register will be set. The bits  $sc$   $s$ PITXIDLE and INT  $s$ CTXIDLE will toggle in this manner for every byte that is transmitted as an underrun.

> When a transmit character is written to the (empty) transmit FIFO, the SC2 SPISTAT register and the INT\_SC2FLAG register do not change. Further transmit characters can be written to the transmit FIFO until it is full, which causes the register bit SC\_SPITXFREE in the SC2\_SPISTAT register to clear. When the SPI master begins to clock data out of the MISO pin, the register bit SC\_SPITXIDLE in the SC2\_SPISTAT register clears (after the first bit is clocked out) and indicates that not all characters are transmitted yet. After shifting one transmit character to the MISO pin, space for one transmit character becomes available in the transmit FIFO. This causes the register bit SC\_SPITXFREE in the SC2\_SPISTAT register to be set. After all characters are shifted out, the transmit FIFO is empty, which causes the register bit SC\_SPITXIDLE in the SC2\_SPISTAT register to be set.

> The SPI Slave controller must guarantee that there is time to move new transmit data from the transmit FIFO into the hardware serializer. To provide sufficient time, the SPI Slave controller inserts a byte of padding onto the start of every new string of transmit data. After slave select asserts and the bit SC\_SPIRXVAL in the SC2SPISTAT register gets set at least once, the following operation will hold true until slave select deasserts. Whenever the transmit FIFO is empty and data is placed into the transmit FIFO, either manually or placed through DMA, the SPI hardware will insert an extra byte onto the front of the transmission as if this byte was placed there by software. The value of the byte that is inserted is chosen by the bit SC\_SPIRPT in the SC2\_SPICFG. Take note that when this extra byte is transmitted, the bit INT\_SCTXUND will get set in the INT\_SC2FLAG register.

Interrupts are generated by one of the following events:

- Transmit FIFO empty and last character shifted out (0 to 1 transition of SC\_SPITXIDLE)
- Transmit FIFO changed from full to not full (0 to 1 transition of SC\_SPITXFREE)
- Receive FIFO changed from empty to not empty (0 to 1 transition of SC\_SPIRXVAL)
- Transmit DMA buffer A/B complete (1 to 0 transition of  $SC_TXACTA/B$ )
- Receive DMA buffer A/B complete (1 to 0 transition of  $SC$   $RXACTA/B$ )
- Received and lost character while receive FIFO was full (Receive overrun error)
- Transmitted character while transmit FIFO was empty (Transmit underrun error)

To generate interrupts to the CPU, the interrupt masks in the INT\_SC2CFG and INT\_CFG register must be enabled.



# **7.3.2 I2C Master Mode**

The SC2  $I^2C$  controller is only available in master mode. The SC2  $I^2C$  controller is enabled with SC<sub>2</sub> MODE set to 3. The  $I^2C$  Master controller supports Standard (100 Kbps) and Fast  $(400$  Kbps)  $^{12}$ C modes. Address arbitration is not implemented, so multiple master applications are not supported. The  $I^2C$  signals are pure open-collector signals, and external pull-up resistors are required.

The SC2  $1<sup>2</sup>C$  mode has the following features:

- Programmable clock frequency (400kHz max.)
- 7- and 10-bit addressing

The following signals can be made available on the GPIO pins:

- SDA (serial data)
- SCL (serial clock)

The I<sup>2</sup>C Master controller obtains its reference clock from a programmable clock generator. Clock rates are set by a clock division ratio from the 24MHz clock:

$$
nominal Rate = \frac{24MHz}{2 \cdot (LIN + 1) \cdot 2^{EXP}}
$$

EXP is written to the SC2\_RATEEXP register and LIN to the SC2\_RATELIN register. [Table](#page-73-0) 26 shows the rate settings for Standard  $I^2C$  (100 Kbps) and Fast  $I^2C$  (400 Kbps) operation.

<span id="page-73-0"></span>Table 26. **Table 26. I2C** nominal rate programming

| <b>Nominal Rate</b> | <b>SPPR</b> | <b>SPR</b> |
|---------------------|-------------|------------|
| 100 Kbps            | 14          | ◡          |
| $375$ Kbps          | 15          |            |
| 400 Kbps            | 14          |            |

Note that, at 400 Kbps, the  $I^2C$  specification requires the minimum low period of SCL to be 1.3 $\mu$ s. To be strictly I<sup>2</sup>C compliant, the rate needs to be lowered to 375 Kbps.

The I<sup>2</sup>C Master controller supports generation of various frame segments defined by the register bits SC\_I2CSTART, SC\_I2CSTOP, SC\_I2CSEND, and SC\_I2CRECV within the SC2\_I2CCTRL1 register. [Table](#page-74-0) 27 summarizes these frames.

Full  $1^2C$  frames have to be constructed under software control by generating individual  $1^2C$ segments. All necessary segment transitions are shown in [Figure](#page-51-0) 7. ACK or NACK generation of an  ${}^{12}C$  receive frame segment is determined with the register bit SC I2CACK in the SC2\_I2CCTRL2 register.

Generation of a 7-bit address is accomplished with one transmit segment. The upper 7 bits of the transmitted character contain the 7-bit address. The remaining lower bit contains the command type ("read" or "write").

Generation of a 10-bit address is accomplished with two transmit segments. The upper 5 bits of the first transmit character must be set to  $0 \times 1E$ . The next 2 bits are for the 2 most significant bits of the 10-bit address. The remaining lower bit contains the command type ("read" or "write"). The second transmit segment is for the remaining 8 bits of the 10-bit address.





#### <span id="page-74-0"></span>**Table 27. I2C master segment formats**



Characters received and transmitted are passed through receive and transmit FIFOs. The SC2 <sup>12</sup>C master transmit and receive FIFOs are 1 byte deep. These FIFOs are accessed under software control.

(Re)start and stop segments are initiated by setting the register bits SC\_I2CSTART or SC\_I2CSTOP in the SC2\_I2CCTRL1 register, followed by waiting until they have cleared. Alternatively, the register bit SC\_I2CCMDFIN in the SC2\_I2CSTAT can be used for waiting.

For initiating a transmit segment, the data has to be written to the SC2 DATA data register, followed by setting the register bit SC\_I2CSEND in the SC2\_I2CCTRL1 register, and completed by waiting until it clears. Alternatively, the register bit SC\_I2CTXFIN in the SC2 I2CSTAT can be used for waiting.

A receive segment is initiated by setting the register bit SC\_I2CRECV in the SC2\_I2CCTRL1 register, waiting until it clears, and then reading from the SC2\_DATA data register. Alternatively, the register bit  $SC_IZCRXFIN$  in the  $SC2_IZCSTAT$  can be used for waiting. Now the register bit SC\_I2CRXNAK in the SC2\_I2CSTAT register indicates if a NACK or ACK was received from an  $I^2C$  slave device.

Interrupts are generated on the following events:

- Bus command (SC\_I2CSTART/SC\_I2CSTOP) completed (0 to 1 transition of SC\_I2CCMDFIN)
- Character transmitted and slave device responded with NACK
- Character transmitted (0 to 1 transition of SC\_I2CTXFIN)
- Character received (0 to 1 transition of SC\_I2CRXFIN)
- Received and lost character while receive FIFO was full (Receive overrun error)
- Transmitted character while transmit FIFO was empty (Transmit underrun error)

To generate interrupts to the CPU, the interrupt masks in the INT\_SC2CFG and INT\_CFG register must be enabled.



# **7.3.3 Registers**

#### **SC2\_MODE [0x442A]**



**SC2** MODE  $[1:0]$  SC2 Mode: 0 = disabled: 1 = disabled: 2 = SPI mode: 3 =  $1^2C$  mode. **Note:** To change between modes, the previous mode must be disabled first.

#### **SC2\_DATA [0x441E]**



**SC2\_DATA** [7:0] Transmit and receive data register. Writing to this register pushes a byte onto the transmit FIFO. Reading from this register pulls a byte from the receive FIFO.

#### **SC2\_RATELIN [0x4430]**



**SC2\_RATELIN** [3:0] The linear component (LIN) of the clock rate as seen in the equation:

$$
Rate = \frac{24MHz}{2 \cdot (LIN + 1) \cdot 2^{EXP}}
$$



#### **SC2\_RATEEXP [0x4432]**

15



**SC2\_RATEEXP** [3:0] The exponential component (EXP) of the clock rate as seen in the equation:

 $Rate = \frac{24MHz}{1}$  $2 \cdot (LIN + 1) \cdot 2^{EXP}$  $\frac{24 \text{MHz}}{24 \text{MHz}}$ 

#### **SC2\_SPICFG [0x442C]**





#### **SC2\_SPISTAT [0x4420]**



**SC\_SPITXIDLE** [3] This bit is set when the transmit FIFO is empty and the transmitter is idle.

**SC\_SPITXFREE** [2] This bit is set when the transmit FIFO is ready to accept at least one byte.

**SC\_SPIRXVAL** [1] This bit is set when the receive FIFO contains at least one byte.

**SC\_SPIRXOVF** [0] This bit is set when the receive FIFO has been overrun. This bit clears when the data register (SC2\_DATA) is read.



# **SC2\_I2CCTRL1 [0x4426]**





### **SC2\_I2CCTRL2 [0x4428]**

**SC\_I2CACK** [0] Setting this bit will signal ACK after a received byte. Clearing this bit will signal NACK after a received byte.

# **SC2\_I2CSTAT [0x4422]**



**SC\_I2CRXNAK** [0] This bit is set when a NACK is received from the slave. It autoclears on next bus activity.



#### 15 0-R 14 0-R 13  $0 - R$ 12 0-R 11 0-R 10 0-R 9 0-R 8 0-R 0 0 0 0 0 0 0 0 0 0 0 0 SC\_ TXDMARST SC\_ RXDMARST SC\_TXLODB SC\_TXLODA SC\_RXLODB SC\_RXLODA 0-R 7 0-R 6 0-W 5 0-W 4 0-RW 3 0-RW 2 0-RW 1 0-RW 0 **SC\_TXDMARST** [5] Setting this bit will reset the transmit DMA. The bit is autocleared. **SC\_RXDMARST** [4] Setting this bit will reset the receive DMA. This bit is autocleared. **SC\_TXLODB** [3] Setting this bit loads DMA transmit buffer B addresses and starts the DMA controller processing transmit buffer B. This bit is autocleared when DMA completes. Writing a zero to this bit will not have any effect. Reading this bit as one indicates DMA processing for buffer B is active or pending. Reading this bit as zero indicates DMA processing for buffer B is complete or idle. **SC\_TXLODA** [2] Setting this bit loads DMA transmit buffer A addresses and starts the DMA controller processing transmit buffer A. This bit is autocleared when DMA completes. Writing a zero to this bit will not have any effect. Reading this bit as one indicates DMA processing for buffer A is active or pending. Reading this bit as zero indicates DMA processing for buffer A is complete or idle. **SC\_RXLODB** [1] Setting this bit loads DMA receive buffer B addresses and starts the DMA controller processing receive buffer B. This bit is autocleared when DMA completes. Writing a zero to this bit will not have any effect. Reading this bit as one indicates DMA processing for buffer B is active or pending. Reading this bit as zero indicates DMA processing for buffer B is complete or idle. **SC\_RXLODA** [0] Setting this bit loads DMA receive buffer A addresses and starts the DMA controller processing receive buffer A. This bit is autocleared when DMA completes. Writing a zero to this bit will not have any effect. Reading this bit as one indicates DMA processing for buffer A is active or pending. Reading this bit as zero indicates DMA

processing for buffer A is complete or idle.

#### **SC2\_DMACTRL [0x4418]**



 $\sqrt{}$ 



# **SC2\_DMASTAT [0x4416]**

#### **SC2\_RXCNTA [0x4410]**



**SC2\_RXCNTA** [12:0] A byte offset (from 0) which points to the location in DMA receive buffer A where the next byte will be placed. When the buffer fills and subsequently unloads, this register wraps around and holds the value zero (pointing back to the first location in the buffer).





#### **SC2\_RXCNTB [0x4412]**

**SC2\_RXCNTB** [12:0] A byte offset (from 0) which points to the location in DMA receive buffer B where the next byte will be placed. When the buffer fills and subsequently unloads, this register wraps around and holds the value zero (pointing back to the first location in the buffer).

### **SC2\_TXCNT [0x4414]**



**SC2\_TXCNT** [12:0] A byte offset (from 0) which points to the location in the active (loaded) DMA transmit buffer where the next byte will be placed. When the buffer fills and subsequently unloads, this register wraps around and holds the value zero (pointing back to the first location in the buffer).



# **SC2\_RXBEGA [0x4400]**

**SC2\_RXBEGA** [12:0] DMA Start address (byte aligned) for receive buffer A.



#### 14 1-R 13 1-R 12 0-RW 11 0-RW 10 0-RW 9 0-RW 8 0-RW 0 | 1 | 1 | SC2\_RXENDA



**SC2\_RXENDA** [12:0] DMA End address (byte aligned) for receive buffer A.

# **SC2\_RXBEGB [0x4404]**

**SC2\_RXENDA [0x4402]**

15 0-R



**SC2\_RXBEGB** [12:0] DMA Start address (byte aligned) for receive buffer B.

# **SC2\_RXENDB [0x4406]**



**SC2\_RXENDB** [12:0] DMA End address (byte aligned) for receive buffer B.



9 0-RW

8 0-RW

10 0-RW

#### 15 0-R 14 1-R 13 1-R 12 0-RW 11 0-RW



**SC2\_TXBEGA** [12:0] DMA Start address (byte aligned) for transmit buffer A.

### **SC2\_TXENDA [0x440A]**

**SC2\_TXBEGA [0x4408]**



**SC2\_TXENDA** [12:0] DMA End address (byte aligned) for transmit buffer A.

# **SC2\_TXBEGB [0x440C]**



**SC2\_TXBEGB** [12:0] DMA Start address (byte aligned) for transmit buffer B.





#### **SC2\_TXENDB [0x440E]**

**SC2\_TXENDB** [12:0] DMA End address (byte aligned) for transmit buffer B.

#### **SC2\_RXERRA [0x441A]**



**SC2\_RXERRA** [12:0] A byte offset (from 0) which points to the location of the first error in the DMA receive buffer A. If there is no error, it will hold the value zero. This register will not be updated by subsequent errors arriving in the DMA. The next error will only be recorded if the buffer unloads and is reloaded or the receive DMA is reset.

#### **SC2\_RXERRB [0x441C]**



**SC2\_RXERRB** [12:0] A byte offset (from 0) which points to the location of the first error in the DMA receive buffer B. If there is no error, it will hold the value zero. This register will not be updated by subsequent errors arriving in the DMA. The next error will only be recorded if the buffer unloads and is reloaded or the receive DMA is reset.





# **INT\_SC2CFG [0x4626]**



87/130

 $\sqrt{2}$ 



# **INT\_SC2FLAG [0x460E]**





# **7.4 General purpose timers**

The SN250 integrates two general-purpose, 16-bit timers—TMR1 and TMR2. Each of the two timers contains the following features:

- Configurable clock source
- Counter load
- Two output compare registers
- Two input capture registers
- Can be configured to do PWM
- Up/down counting (for PWM motor drive phase correction)
- Single shot operation mode (timer stops at zero or threshold)

[Figure](#page-88-0) 9 is a block diagram of the Timer TMR1 module. Timer TMR2 is identical.

#### <span id="page-88-0"></span>**Figure 9. Timer TMR1 block diagram**



#### **7.4.1 Clock sources**

The clock source for each timer can be chosen from the main 12MHz clock, 32.768kHz clock, 1kHz RC-Clock, or from an external source (up to 100kHz) through TMR1CLK or TMR2CLK. After choosing the clock source (see [Table](#page-89-0) 28), the frequency can be further divided to generate the final timer cycle provided to the timer controller (see [Table](#page-89-1) 29). In addition, the clock edge (either rising or falling) for this timer clock can be selected (see [Table](#page-89-2) 30).

 $\sqrt{2}$ 



<span id="page-89-0"></span>

<span id="page-89-1"></span>

#### <span id="page-89-2"></span>**Table 30. Clock edge setting**



Note: All configuration changes do not take effect until the next edge of the timer's clock source.

These functions are separately controlled for TMR1 and TMR2 by setting the bits TMR CLK, TMR\_FILT, TMR\_EDGE, and TMR\_PSCL in the timer registers TMR1\_CFG and TMR2\_CFG. respectively.

# **7.4.2 Timer functionality (counting)**

Each timer supports three counting modes: increasing, decreasing, or alternating (where the counting will increase, then decrease, then increase). These modes are controlled by setting the TMR\_DOWN and TMR\_BIDIR bits within the TMR1\_CFG or TMR2\_CFG registers.

Upward counting continues until the counter value reaches the threshold value stored in the TMR1\_TOP or TMR2\_TOP register. Downward counting continues until the counter value reaches the value zero. When the alternating counting mode is enabled, a triangular-shaped waveform of the count-value can be created. [Figure](#page-93-0) 10 through Figure 13 illustrate the different counting modes available from the timers.

Counting can be enabled and disabled with the register bit TMR\_EN in the TMR1\_CFG or TMR2\_CFG registers. When the timer is disabled, the counter stops counting and maintains its count value. Enabling can be masked with the pin TMR1ENMSK or TMR2ENMSK, depending on register bit TMR\_EXTEN in the TMR1\_CFG or TMR2\_CFG registers.

By default, the counting operation is repetitive. It can be restricted to single counting enabled with the register bit TMR\_1SHOT located in the TMR1\_CFG or TMR2\_CFG registers.



<span id="page-90-0"></span>



 $\sqrt{}$ 





**Figure 12. Timer counting mode—alternating, initially up**





<span id="page-93-0"></span>**Figure 13. Timer counting mode—alternating, initially down**



# **7.4.3 Timer functionality (output compare)**

There are two output signals from each timer to generate application-specific waveforms. These waveforms are generated or altered by comparison results with the timer count value.

There are four comparison results:

- Counter value reaches zero.
- Counter value reaches threshold value of TMR1\_TOP or TMR2\_TOP register.
- Counter value reaches comparison value of TMR1\_CMPA or TMR2\_CMPA register.
- Counter value reaches comparison value of TMR1\_CMPB or TMR2\_CMPB register.

The output waveform generation from each timer is controlled with the register bits (TMR\_CMPMOD or inverted with TMR\_CMPINV) in the TMR1\_CMPCFGA, TMR1\_CMPCFGB, TMR2\_CMPCFGA, and TMR2\_CMPCFGB registers. [Table](#page-94-0) 31 summarizes the output waveform generation modes.

| TMR_CMPMOD[3:0]   | Output waveform generation mode                 |  |
|-------------------|-------------------------------------------------|--|
| $\mathbf 0$       | Disable alteration                              |  |
| $\mathbf{1}$      | Toggle on count = TOP                           |  |
| $\overline{c}$    | Set on count = $TOP$ , clear on count = $CMPA$  |  |
| 3                 | Set on count = $TOP$ , clear on count = $CMPB$  |  |
| $\overline{4}$    | Set to 1                                        |  |
| $\overline{5}$    | Set on count $=$ CMPA, clear on count $=$ TOP   |  |
| 6                 | Toggle on count $=$ CMPA                        |  |
| 7                 | Set on count = $CMPA$ , clear on count = $CMPB$ |  |
| 8                 | Clear to 0                                      |  |
| 9                 | Set on count = $CMPB$ , clear on count = $TOP$  |  |
| 10                | Set on count = $CMPB$ , clear on count = $CMPA$ |  |
| 11                | Toggle on count = CMPB                          |  |
| $12 \overline{ }$ | Toggle on count = ZERO                          |  |
| 13                | Set on count = $ZERO$ , clear on count = $TOP$  |  |
| 14                | Set on count = $ZERO$ , clear on count = $CMPA$ |  |
| 15                | Set on count = $ZERO$ , clear on count = $CMPB$ |  |

<span id="page-94-0"></span>Table 31. **Output waveform settings** 

The output signals TMR1OA and TMR1OB from Timer 1, and TMR2OA and TMR2OB from Timer 2, are available on GPIO. For selecting alternate pin functions, refer to [Table](#page-32-0) 17 and [Table](#page-33-0) 18.

[Figure](#page-95-1) 14 and Figure 15 show examples of all timer output generation modes.





<span id="page-95-0"></span>**Figure 14. Timer output generation mode example—saw tooth, non-inverting**

<span id="page-95-1"></span>**Figure 15. Timer output generation mode example—alternating, non-inverting**





# **7.4.4 Timer functionality (input capture)**

There are two capture registers that store the timer count value on a trigger condition from GPIO signals. The timer trigger signals TMR1IA and TMR1IB for Timer 1, and TMR2IA and TMR2IB for Timer 2 are provided by external signals routed to the GPIO pins.

These timer trigger signals are synchronized to the main 12MHz clock, passed to an optional glitch filter, and followed by an edge detection circuitry.

These functions are controlled by software with the register bits  $TMR$  CAPMOD [1:0], and TMR\_CAPFILT in the TMR1\_CAPCFGA, TMR1\_CAPCFGB, TMR2\_CAPCFGA, and TMR2 CAPCFGB registers.

| TMR CAPMOD[1:0] | <b>Detection Mode</b> |
|-----------------|-----------------------|
| l 0             | <b>Disabled</b>       |
|                 | <b>Rising Edge</b>    |
| 2               | <b>Falling Edge</b>   |
| Iз              | <b>Either Edge</b>    |

Table 32. **Table 32. GPIO/Timer trigger conditioning**

All glitch filters consist of a flip-flop-driven, 4-bit shift register clocked with the main 12MHz clock.

#### **7.4.5 Timer interrupt sources**

Each timer supports a number of interrupts sources:

- On overflow during up-count from all 1s to zero.
- On counter reaching output compare values stored in the TMR1\_CMPA, TMR1\_CMPB or TMR2 CMPA, and TMR2 CMPB registers.
- On counter reaching zero, TMR1\_TOP, or TMR2\_TOP.
- On capturing events from GPIO.

To generate interrupts to the CPU, the interrupt masks in the INT\_TMRCFG and INT\_CFG registers must be enabled.



# **7.4.6 Registers**

### **TMR1\_CFG [0x450C]**



# **TMR1\_CNT [0x4500]**



**TMR1\_CNT** [15:0] Current Timer 1 counter value. When read, returns the current timer counter. When written, overwrites the timer counter and restarts wrap detection.





#### **TMR1\_TOP [0x4506]**

**TMR1\_TOP** [15:0] Timer 1 threshold value.

# **TMR1\_CMPCFGA [0x450E]**







# **TMR1\_CMPCFGB [0x4510]**



#### **TMR1\_CMPA [0x4508]**



**TMR1\_CMPA** [15:0] Timer 1 compare A value.

# **TMR1\_CMPB [0x450A]**



**TMR1\_CMPB** [15:0] Timer 1 compare B value.

# **TMR1\_CAPCFGA [0x4512]**



**TMR\_CAPFILT** [8] Set this bit to enable the input A filter.

**TMR\_CAPMOD**  $[6:5]$  Input edge triggering selection:  $0 =$  disabled;  $1 =$  rising;  $2 =$  falling;  $3 =$  both edges.



# **TMR1\_CAPCFGB [0x4514]**





# **TMR1\_CAPA [0x4502]**



**TMR1\_CAPA** [15:0] Timer 1 capture A value.

# **TMR1\_CAPB [0x4504]**



**TMR1\_CAPB** [15:0] Timer 1 capture B value.





# **TMR2\_CFG [0x458C]**

# **TMR2\_CNT [0x4580]**



**TMR2\_CNT** [15:0] Current Timer 2 counter value. When read, returns the current timer counter. When written, overwrites the timer counter and restarts wrap detection.





#### **TMR2\_TOP [0x4586]**

**TMR2\_TOP** [15:0] Timer 2 threshold value.

# **TMR2\_CMPCFGA [0x458E]**







# **TMR2\_CMPCFGB [0x4590]**



#### **TMR2\_CMPA [0x4588]**



**TMR2\_CMPA** [15:0] Timer 2 compare A value.

#### **TMR2\_CMPB [0x458A]**



**TMR2\_CMPB** [15:0] Timer 2 compare B value.

# **TMR2\_CAPCFGA [0x4592]**



**TMR\_CAPFILT** [8] Set this bit to enable the input A filter. **TMR\_CAPMOD**  $[6:5]$  Input edge triggering selection:  $0 =$  disabled;  $1 =$  rising;  $2 =$  falling;  $3 =$  both edges.



### **TMR2\_CAPCFGB [0x4594]**



**TMR\_CAPFILT** [8] Set this bit to enable the input B filter.

**TMR\_CAPMOD**  $[6:5]$  Input edge triggering selection:  $0 =$  disabled;  $1 =$  rising;  $2 =$  falling;  $3 =$  both edges.

#### **TMR2\_CAPA [0x4582]**



**TMR2\_CAPA** [15:0] Timer 2 capture A value.

# **TMR2\_CAPB [0x4584]**



**TMR2\_CAPB** [15:0] Timer 2 capture B value.





# **INT\_TMRCFG [0x462C]**









# **INT\_TMRFLAG [0x4614]**



107/130



# **7.5 ADC module**

The ADC is a first-order sigma-delta converter sampling at 1MHz with programmable resolution and conversion rate. The conversion rate is programmed by setting the ADC\_RATE bits in the ADC\_CFG register.

| ADC RATE[2:0]  | <b>Conversion Time</b>   | <b>Equivalent ADC Bits</b>    |
|----------------|--------------------------|-------------------------------|
| 0              | $32 \mu s$               | 5, located in ADC_DATA[15:11] |
|                | 64 us                    | 6, located in ADC_DATA[15:10] |
| $\overline{c}$ | $128 \mu s$              | 7, located in ADC_DATA[15:9]  |
| 3              | $256 \,\mathrm{\upmu s}$ | 8, located in ADC_DATA[15:8]  |
| $\overline{4}$ | $512 \mu s$              | 9, located in ADC_DATA[15:7]  |
| 5              | $1024$ us                | 10, located in ADC DATA[15:6] |
| 6              | 2048 us                  | 11, located in ADC_DATA[15:5] |
| 7              | 4096 us                  | 12, located in ADC_DATA[15:4] |

Table 33. **ADC conversion rate** 

The analog input of the ADC can be chosen from various sources and is configured with the ADC SEL bits in the ADC CFG register. As described in [Table](#page-107-0) 34, the ADC inputs can be single-ended (routed individually to ADC0, ADC1, ADC2, or ADC3) or differential (routed to pairs ADC0-ADC1 and ADC2-ADC3). For selecting alternate pin functions, refer to [Table](#page-32-0) 17 and [Table](#page-33-0) 18.



#### <span id="page-107-0"></span>Table 34. **Table 34. ADC inputs**

Setting the ADC\_EN bit in the ADC\_CFG register will cause the ADC to immediately begin conversions. The ADC will continually generate conversions until the ADC\_EN bit is cleared. When each conversion completes, an INT\_ADC interrupt is generated. In order for this to interrupt the CPU the interrupt mask  $I_{\text{ADC}}$  must be enabled in the INT CFG register. The INT\_ADC interrupt is the only means for determining when a conversion completes. After each INT\_ADC interrupt, the INT\_ADC interrupt bit must be cleared to detect completion of the next conversion.


To ensure the pipelined digital filter in the ADC is flushed, ADC\_EN should be cleared before changes are made to ADC\_SEL or ADC\_RATE. Discard the first sample after ADC\_EN is set.

The ADC uses an internal reference, VREF, which may be routed out to the alternate pin function of GPIO8, VREF\_OUT. VREF\_OUT is only enabled when the ADC\_EN bit in the ADC\_CFG register is set. VREF is trimmed as close to 1.2V as possible by the ZNet software, using the regulated supply (VDD) as reference. VREF is able to source modest current (see [Table](#page-109-0) 36) and is stable under capacitive loads. The ADC cannot accept an external VREF input. For selecting alternate pin functions, refer to [Table](#page-33-0) 17 and Table 18.

While the ADC Module supports both single-ended and differential inputs, the ADC input stage is differential. Single-ended operation is provided by internally connecting one of the differential inputs to VREF/2 while fully differential operation uses two external signals. The full-scale differential input range spans -VREF to +VREF and the single-ended input range spans 0 to VREF.

Fully differential operation is recommended only when large common-mode signals are present. To correct differential input for offset and gain, each side of the input should be sampled individually using single-ended operation, so that they may be calibrated against VREF.

Sampling of internal connections VSS and VREF allow for offset and gain calibration of the ADC in applications where absolute accuracy is important. Measurement of the unregulated supply VDD\_PADS, 2.1-3.6V pad supply, allows battery voltage to be monitored. Measurement of the regulated supply VDD, 1.8V core supply, provides an accurate means of calibrating the ADC as the regulator is factory trimmed.

Offset and gain correction using VREF or VDD reduces both ADC gain errors and reference errors but it is limited by the absolute accuracy of the supply. Correction using VREF is recommended because VREF is calibrated by the ZNet software against VDD, which is factory trimmed. [Table](#page-108-0) 35 shows the equations used.

| <b>Calculation Type</b>                                     | <b>Corrected Sample</b>                                              | <b>Absolute Voltage</b>              |
|-------------------------------------------------------------|----------------------------------------------------------------------|--------------------------------------|
| Offset corrected                                            | $N = (N_x - N_{VSS})$                                                |                                      |
| Offset and gain corrected using VREF,<br>normalized to VREF | $N = \frac{(N_X - N_{VSS}) \times 16}{(N_{VDEF} - N_{VSS})}$         | $V = \frac{(N \times VREF)}{2^{16}}$ |
| Offset and gain corrected using VDD,<br>normalized to VDD   | $N = \frac{(N_X - N_{VSS}) \times 16}{2 \times (N_{VDD} - N_{VSS})}$ | $V = \frac{(N \times VDD)}{2^{16}}$  |

<span id="page-108-0"></span>**Table 35. Offset and gain correction calculation**



#### **Equation notes:**

- All N are 16-bit numbers.
- $N_X$  is a sampling of the desired analog source.
- $N<sub>VSS</sub>$  is a sampling of ground. Due to the nature of the ADC's internal design, ground does not yield 0x0000 in the ADC\_DATA register. Instead, ground yields a value closer to 1/3 of the range — for example, 0x5200.
- $N_{VBFF}$  is a sampling of VREF. Due to the nature of the ADC's internal design, VREF does not yield 0xFFFF in the ADC\_DATA register. Instead, VREF yields a value closer to 2/3 of the range — for example, 0xA800.
- $N<sub>VDD</sub>$  is a sampling of the regulated supply, VDD/2.
- <<16 indicates a bit shift left by 16 bits.
- When calculating the voltage of VDD\_PADS (ADC\_SEL = 4),  $V = (1/4) * VDD$ \_PADS
- When calculating the voltage of VDD (ADC  $SEL = 5$ ), V = (1/2) \* VDD

[Table](#page-109-0) 36 lists the specifications for the ADC.



#### <span id="page-109-0"></span>Table 36. **Table 36. ADC specifications**

The signal-ended ADC measurements are limited in their range and only guaranteed for accuracy in the range of 0 to VREF. The nature of the ADC's internal design allows for measurements outside of this range, but such measurements are not guaranteed and instead act as a factor of safety. Maximum input voltage, VDD, can be treated as the failure point. Measurement is not guaranteed at this level, and damage is possible above this level. The maximum input voltage is of mor interest to the differential sampling where a differential measurement might be small, but a common mode can push the actual input voltage on one of the signals towards VDD.



## **7.5.1 Registers**

### **ADC\_CFG [0x4902]**





#### **ADC\_DATA [0x4900]**



ADC\_DATA [15:0] ADC sample value. Refer to [Table](#page-108-0) 33 and Table 35 for details.

## **7.6 Event manager**

The XAP2b core supports one IRQ and one wake-up input; however, the SN250 contains an advanced Event Manager that takes IRQ and WAKE\_UP signals from a variety of internal and external sources and provides them to the XAP2b. The Event Manager allows for each event to be separately masked and cleared by the CPU, and ensures that all events are serviced properly and promptly.

Event sources include:

- Timer events
- **GPIO** events
- SC1 and SC2 events
- ADC
- System-mode sources (MAC, Watchdog, etc.)



All interrupt source signals (except level-triggered GPIO interrupt signals) are momentary pulses that are guaranteed to be a single cycle of the main 12MHz clock. They will synchronously set the corresponding interrupt source bit(s) within a set of hierarchically organized interrupt source register(s). The interrupt controller merges these hierarchical interrupt sources into the single interrupt input to the CPU. [Table](#page-111-0) 37 illustrates the enable and configuration status of each event within the SN250.

| Event                            | <b>Configuration</b> |
|----------------------------------|----------------------|
| Interrupt pin to CPU             | INT EN               |
| Top: INT_FLAG                    | INT CFG              |
| 2 <sup>nd</sup> : INT_periphFLAG | INT_periphCFG        |

<span id="page-111-0"></span>Table 37. **Event enable and configuration status** 

The hierarchy has two levels of interrupt source and associated mask registers for fine control of interrupt processing. The top-level INT\_FLAG and INT\_CFG registers have one bit per major functional module of the SN250. The second level is a set of INT\_periphFLAG and INT\_periphCFG registers that each have one bit per sub-function within their respective module. Some modules, like ADC, have no second level. For a toplevel event to actually interrupt the CPU, it must be enabled in the top-level INT CFG register. Second-level events must additionally be enabled in their respective second-level INT\_periphCFG registers.

To clear (acknowledge) an interrupt, software must write a 1 into the corresponding bit of the interrupt's lowest level INT\_periphFLAG register. For example, to acknowledge an ADC interrupt, which has no second level, software must write a 1 into the  $INT$   $ADC$  bit of the toplevel INT\_FLAG register. To acknowledge a SC1 RXVALID second-level interrupt, software must write a 1 into the INT\_SCRXVAL bit of the second-level INT\_SC1FLAG register. If there were other enabled SC1 interrupts pending, the top-level INT SC1 bit in the INT FLAG register would remain set, representing the "or" of all second-level-enabled SC1 interrupt events. The interrupt source register bits are designed to remain set if the event reoccurs at the same moment the bit is being cleared to acknowledge a prior occurrence.

If another enabled interrupt of the same type occurs before being acknowledged by the software ISR, it will be lost because no counting or queuing is used. However, this condition is detected and stored in the top-level INT\_MISS register to facilitate software detection of such problems. The INT MISS register is "acknowledged" in the same way as the INT FLAG register—by writing a 1 into the corresponding bit to be cleared.

If another enabled interrupt occurs after being acknowledged but while interrupts remain disabled, the CPU will be re-interrupted to service it when the software ISR returns and interrupts are re-enabled.

Applications only have write access to certain bits in the top-level INT\_FLAG, INT\_CFG, and INT MISS registers that pertain to application peripherals. They have full access to secondlevel INT\_periphFLAG and INT\_periphCFG registers for application peripherals. System peripheral events and masking are protected from application interference.

Applications can also trigger a software interrupt by writing into the INT\_SWCTRL register. System software is responsible for processing and acknowledging this interrupt.

The SN250 also provides a global INT EN enable bit to enable or disable all interrupts into the CPU. This bit can be used to easily protect brief critical sections in application or system software.



## **7.6.1 Registers**

## **INT\_EN [0x4618]**



**INT\_EN** [0] IRQ enable to CPU.

## **INT\_CFG [0x461A]**









## **INT\_FLAG [0x4600]**





### **INT\_MISS [0x4602]**

### **INT\_SWCTRL [0x4638]**



**INT\_SWCTRL** [15:0] Writing to this register generates software interrupt. Possible values to be written are explained and controlled in the ZNet software stack.



## **7.7 Integrated voltage regulator**

The SN250 integrates a low dropout regulator to provide an accurate core voltage at a low quiescent current. [Table](#page-115-0) 38 lists the specifications for the integrated voltage regulator. With the regulator enabled, the pads supply voltage VDD\_PADS is stepped down to the 1.8V regulator output VREG\_OUT. The VREG\_OUT signal must be externally decoupled and routed to the 1.8V core supply pins VDD\_24MHZ, VDD\_VCO, VDD\_RF, VDD\_IF, VDD\_PRE, VDD\_SYNTH, VDD\_PADSA, VDD\_CORE, and VDD\_FLASH.

In addition, the regulator can be operated with several configurations of external load capacitors and decoupling capacitors. The SN250 Reference Design details the different configurations recommended by ST.

| <b>Spec Point</b>          | Min. | Typ. | Max.  | <b>Units</b> | <b>Comments</b>                                   |
|----------------------------|------|------|-------|--------------|---------------------------------------------------|
| Supply range for regulator | 2.1  |      | 3.6   | ٧            | <b>VDD_PADS</b>                                   |
| Regulated output           | 1.7  | 1.8  | 1.9   | ٧            |                                                   |
| <b>PSRR</b>                |      |      | $-40$ | dB           | @100kHz                                           |
| Supplied current           | 0    |      | 50    | mA           |                                                   |
| Current                    |      | 200  |       | μA           | No load current (bandgap,<br>regulator, feedback) |
| Quiescent current          |      | 10   |       | nA           |                                                   |

<span id="page-115-0"></span>Table 38. **Integrated voltage regulator specifications** 

Instead of using the internal regulator, an external regulator may be used. During deep sleep this external regulator can be disabled from the SN250 with the open collector REG EN signal driving low. An external pull-up is required to release this signal to indicate that 1.8V core supply should be provided. The REG\_EN signal is available as an alternate function on GPIO pins. For selecting alternate pin-functions, refer to [Table](#page-32-0) <sup>17</sup>.



## **8 SIF module programming and debug interface**

SIF is a synchronous serial interface developed by Cambridge Consultants Ltd. It is the primary programming and debug interface of the SN250. Therefore, any design implementing the SN250 should make the SIF signals readily available. The SIF module allows external devices to read and write memory-mapped registers in real-time without changing the functionality or timing of the XAP2b core. See the SN250 Reference Design for details regarding the implementation of the SIF interface.

The SIF interface provides the following:

- IC production test (especially analog)
- PCB production test
- XAP2b code development
- Product control and characterization

The pins are:

- nSIF\_LOAD
- SIF\_CLK
- SIF\_MOSI
- SIF\_MISO

Because the SIF module directly connects to the program and data memory buses within the SN250, it has access to the entire Flash and RAM blocks, as well as the on-chip registers.

The maximum serial shift speed for the SIF interface is 48MHz. SIF interface accesses can be initiated even when the chip is in idle and deep sleep modes. An edge on nSIF\_LOAD wakes the chip to allow SIF cycles.



ST

## <span id="page-117-1"></span>**9 Typical application**

[Figure](#page-117-0) 16 illustrates the typical application circuit for the SN250. This figure does not contain all decoupling capacitance required by the SN250. The Balun provides the impedance transformation from the antenna to the SN250 for both TX and RX modes. The harmonic filter provides additional suppression of the second harmonic, which increases the margin over the FCC limit. The 24MHz crystal with loading capacitors is required and provides the high frequency source for the SN250. The 32.768kHz crystal generates the clock source for the Sleep Timer, but it is not mandatory as the internal RC Oscillator can be used. The RC debounce filter (R4 and C9) is suggested to improve the noise immunity of the RESET logic (pin 13).

<span id="page-117-0"></span>



[Table](#page-118-0) 39 contains the bill of materials for the application circuit shown in [Figure](#page-117-0) 16.

| Item           | Quantity       | Reference                       | <b>Description</b>                                                                                                   | <b>Manufacturer</b>                     |  |  |  |  |
|----------------|----------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--|--|--|
| $\mathbf{1}$   | $\mathbf{1}$   | C <sub>1</sub>                  | Capacitor, 8.2 pF, 50 V, NPO, 0402                                                                                   | <not specified=""></not>                |  |  |  |  |
| $\overline{c}$ | $\overline{2}$ | C <sub>2</sub> , C <sub>3</sub> | Capacitor, 0.5 pF, 50 V, NPO, 0402                                                                                   | <not specified=""></not>                |  |  |  |  |
| 3              | $\overline{c}$ | C6,C7                           | Capacitor, 22 pF, 50 V, NPO, 0402                                                                                    | <not specified=""></not>                |  |  |  |  |
| $\overline{4}$ | 4              | C4,C5                           | Capacitor, 27 pF, 50 V, NPO, 0402                                                                                    | <not specified=""></not>                |  |  |  |  |
| 5              | 1              | C <sub>8</sub>                  | Capacitor, 10 µF, 10 V, tantalum,<br>3216 (size A)                                                                   | <not specified=""></not>                |  |  |  |  |
| 6              | $\mathbf{1}$   | C <sub>9</sub>                  | Capacitor, 10 pF, 5 V, NPO, 0402                                                                                     | <not specified=""></not>                |  |  |  |  |
| $\overline{7}$ | 1              | L1                              | Inductor, 2.7 nH, $\pm$ 5%, 0603, Multilayer                                                                         | <b>MURATA</b><br>LQG18HN2N7             |  |  |  |  |
| 8              | 1              | L <sub>2</sub>                  | Inductor, 3.3 nH, $\pm$ 5%, 0603, Multilayer                                                                         | <b>MURATA</b><br>LQG18HN3N3             |  |  |  |  |
| 9              | $\mathbf{1}$   | R <sub>1</sub>                  | Resistor, 169 kΩ, 1%, 0402                                                                                           | <not specified=""></not>                |  |  |  |  |
| 10             | $\mathbf{1}$   | R <sub>2</sub>                  | Resistor, 100 k $\Omega$ , 5%, 0402                                                                                  | <not specified=""></not>                |  |  |  |  |
| 11             | 1              | R <sub>3</sub>                  | Resistor, 3.3 k $\Omega$ , 5%, 0402                                                                                  | <not specified=""></not>                |  |  |  |  |
| 12             | $\mathbf{1}$   | R <sub>4</sub>                  | Resistor, 3.3 k $\Omega$ , ±5%, 0402                                                                                 | <not specified=""></not>                |  |  |  |  |
| 13             | 1              | U1                              | SN250 Single-chip ZigBee/802.15.4<br>solution                                                                        | <b>STMicroelectronics</b><br>SN250      |  |  |  |  |
| 14             | 1              | X <sub>1</sub>                  | Crystal, 24.000 MHz, $\pm$ 10PPM<br>tolerance, $\pm$ 25PPM stability, 18 pF,<br>-40 $^{\circ}$ C to +85 $^{\circ}$ C | <b>ILSI</b><br>ILCX08-JG5F18-24.000MHz  |  |  |  |  |
| 15             | 1              | X2<br>(Optional)                | Crystal, 32.768 kHz, $\pm$ 20PPM<br>tolerance, 12.5 pF, -40 $^{\circ}$ C to +85 $^{\circ}$ C                         | <b>ILSI</b><br>IL3X-HX5-12.5-32.768 kHz |  |  |  |  |
| 16             | 1              | BLN <sub>1</sub>                | Balun, ceramic                                                                                                       | <b>TDK</b>                              |  |  |  |  |

<span id="page-118-0"></span>**Table 39. Bill of materials**

119/130

 $\sqrt{2}$ 

## **10 Mechanical data**

The SN250 package is a plastic 48-pin QFN that is 7mm x 7mm x 0.9mm. A large ground pad in the bottom center of the package forms a 49th pin. A number of thermal vias should connect the SN250 decal center to a PCB ground plane. For more information, refer to the SN250 Reference Design.

[Figure](#page-119-0) 17 illustrates the package drawing.



#### <span id="page-119-0"></span>**Figure 17. Package drawing**



# **11 Register address table**

[Table](#page-120-0) 40 provides the address, reset value, and description of the registers in the SN250. These registers are accessible by the application (user).



#### <span id="page-120-0"></span>Table 40. **Register address table**



| 0x4488 | SC1_TXBEGA         | <b>RW</b>    | 0x6000 | Tx DMA start address A                     |
|--------|--------------------|--------------|--------|--------------------------------------------|
| 0x448A | SC1_TXENDA         | <b>RW</b>    | 0x6000 | Tx DMA end address A                       |
| 0x448C | SC1_TXBEGB         | <b>RW</b>    | 0x6000 | Tx DMA start address B                     |
| 0x448E | SC1_TXENDB         | <b>RW</b>    | 0x6000 | Tx DMA end address B                       |
| 0x4490 | SC1_RXCNTA         | R            | 0x0000 | Rx DMA Buffer A byte count                 |
| 0x4492 | SC1_RXCNTB         | R            | 0x0000 | Rx DMA Buffer B byte count                 |
| 0x4494 | SC1_TXCNT          | R            | 0x0000 | Tx DMA Buffercount                         |
| 0x4496 | SC1_DMASTAT        | R            | 0x0000 | <b>DMA</b> status                          |
| 0x4498 | SC1_DMACTRL        | <b>RW</b>    | 0x0000 | DMA control                                |
| 0x449A | SC1_RXERRA         | R            | 0x0000 | Rx DMA Buffer A first error marker         |
| 0x449C | SC1_RXERRB         | R            | 0x0000 | Rx DMA Buffer B first error marker         |
| 0x449E | SC1_DATA           | <b>RW</b>    | 0x0000 | SC1 data                                   |
| 0x44A0 | SC1_SPISTAT        | R            | 0x0000 | SC1 SPI status                             |
| 0x44A2 | SC1_I2CSTAT        | R            | 0x0000 | SC1 $I^2C$ status                          |
| 0x44A4 | SC1_UARTSTAT       | $\mathsf{R}$ | 0x0040 | <b>SC1 UART status</b>                     |
| 0x44A6 | SC1_I2CCTRL1       | <b>RW</b>    | 0x0000 | SC1 I <sup>2</sup> C control 1             |
| 0x44A8 | SC1_I2CCTRL2       | <b>RW</b>    | 0x0000 | SC1 I <sup>2</sup> C control 2             |
| 0x44AA | SC1_MODE           | <b>RW</b>    | 0x0000 | SC1 Mode control                           |
| 0x44AC | SC1_SPICFG         | RW           | 0x0000 | SC1 SPI control                            |
| 0x44AE | SC1_UARTCFG        | RW           | 0x0000 | SC1 UART control                           |
| 0x44B0 | <b>SC1_RATELIN</b> | <b>RW</b>    | 0x0000 | SC1 Linear Component of Clock Rate         |
| 0x44B2 | SC1_RATEEXP        | <b>RW</b>    | 0x0000 | SC1 Exponential Component of Clock<br>Rate |
| 0x44B4 | SC1_UARTPER        | <b>RW</b>    | 0x0000 | SC1 Baud Rate Period                       |
| 0x44B6 | SC1_UARTFRAC       | <b>RW</b>    | 0x0000 | SC1 Baud Rate Fraction                     |

**Table 40. Register address table (continued)**



 $\sqrt{2}$ 



 $\overline{O}$  0x4594  $\overline{O}$  TMR2\_CAPCFGB RW  $\overline{O}$  0x0000  $\overline{O}$  Timer 2 input capture B config

**Table 40. Register address table (continued)**

123/130

| <b>Block:</b>  | <b>EVENT</b> | 4600-4638 Event control and status registers |        |                              |
|----------------|--------------|----------------------------------------------|--------|------------------------------|
| <b>Address</b> | <b>Name</b>  | <b>Type</b>                                  | Reset  |                              |
| 0x4600         | INT_FLAG     | RW                                           | 0x0000 | Interrupt source             |
| 0x4602         | INT_MISS     | <b>RW</b>                                    | 0x0000 | Interrupt event missed       |
| 0x460C         | INT SC1FLAG  | <b>RW</b>                                    | 0x0000 | SC1 Interrupt source         |
| 0x460E         | INT_SC2FLAG  | RW                                           | 0x0000 | SC2 Interrupt source         |
| 0x4610         | INT_GPIOFLAG | RW                                           | 0x0000 | <b>GPIO</b> Interrupt source |
| 0x4614         | INT_TMRFLAG  | RW                                           | 0x0000 | Timer Interrupt source       |
| 0x4618         | INT EN       | <b>RW</b>                                    | 0x0000 | Interrupt Enable             |
| 0x461A         | INT_CFG      | <b>RW</b>                                    | 0x0000 | Interrupt config             |
| 0x4624         | INT_SC1CFG   | <b>RW</b>                                    | 0x0000 | SC1 Interrupt config         |
| 0x4626         | INT_SC2CFG   | <b>RW</b>                                    | 0x0000 | SC2 Interrupt config         |
| 0x4628         | INT_GPIOCFG  | <b>RW</b>                                    | 0x0000 | GPIO Interrupt config        |
| 0x462C         | INT_TMRCFG   | <b>RW</b>                                    | 0x0000 | Timer Interrupt config       |
| 0x4630         | GPIO_INTCFGA | <b>RW</b>                                    | 0x0000 | GPIO Interrupt A config      |
| 0x4632         | GPIO_INTCFGB | <b>RW</b>                                    | 0x0000 | GPIO Interrupt B config      |
| 0x4634         | GPIO_INTCFGC | <b>RW</b>                                    | 0x0000 | GPIO Interrupt C config      |
| 0x4636         | GPIO_INTCFGD | <b>RW</b>                                    | 0x0000 | GPIO Interrupt D config      |
| 0x4638         | INT_SWCTRL   | <b>RW</b>                                    | 0x0000 | Software interrupt           |

**Table 40. Register address table (continued)**



| <b>Block:</b>  | <b>GPIO</b>         | 4700-4728 General purpose IO control and data |              |                                         |
|----------------|---------------------|-----------------------------------------------|--------------|-----------------------------------------|
| <b>Address</b> | <b>Name</b>         | <b>Type</b>                                   | <b>Reset</b> |                                         |
| 0x4700         | GPIO_INH            | R                                             | 0x0000       | GPIO input data-upper bits              |
| 0x4702         | <b>GPIO_INL</b>     | R                                             | 0x0000       | GPIO input data-lower bits              |
| 0x4704         | GPIO_OUTH           | <b>RW</b>                                     | 0x0000       | GPIO output data-upper bits             |
| 0x4706         | GPIO_OUTL           | <b>RW</b>                                     | 0x0000       | GPIO output data-lower bits             |
| 0x4708         | GPIO_SETH           | <b>RW</b>                                     | 0x0000       | GPIO set output data-upper bits         |
| 0x470A         | GPIO_SETL           | W                                             | 0x0000       | GPIO set output data-lower bits         |
| 0x470C         | GPIO_CLRH           | <b>RW</b>                                     | 0x0000       | GPIO clear output data-upper bits       |
| 0x470E         | GPIO_CLRL           | W                                             | 0x0000       | GPIO clear output data-lower bits       |
| 0x4710         | GPIO_DBG            | <b>RW</b>                                     | 0x0000       | GPIO debug                              |
| 0x4712         | GPIO_CFG            | <b>RW</b>                                     | 0x2000       | GPIO config                             |
| 0x4714         | GPIO_DIRH           | <b>RW</b>                                     | 0x0000       | GPIO output enable-upper bits           |
| 0x4716         | <b>GPIO_DIRL</b>    | <b>RW</b>                                     | 0x0000       | GPIO output enable-lower bits           |
| 0x4718         | GPIO_DIRSETH        | <b>RW</b>                                     | 0x0000       | GPIO set enable-upper bits              |
| 0x471A         | GPIO_DIRSETL        | W                                             | 0x0000       | GPIO set enable-lower bits              |
| 0x471C         | <b>GPIO_DIRCLRH</b> | <b>RW</b>                                     | 0x0000       | GPIO clear enable-upper bits            |
| 0x471E         | <b>GPIO_DIRCLRL</b> | W                                             | 0x0000       | GPIO clear enable-lower bits            |
| 0x4720         | GPIO_PDH            | <b>RW</b>                                     | 0x0000       | GPIO pin pull-down enable-upper<br>bits |
| 0x4722         | GPIO_PDL            | <b>RW</b>                                     | 0x0000       | GPIO pin pull-down enable-lower bits    |
| 0x4724         | GPIO_PUH            | <b>RW</b>                                     | 0x0000       | GPIO pin pull-up enable-upper bits      |
| 0x4726         | GPIO_PUL            | <b>RW</b>                                     | 0x0000       | GPIO pin pull-up enable-lower bits      |
| 0x4728         | <b>GPIO_WAKEL</b>   | <b>RW</b>                                     | 0x0000       | GPIO wakeup monitor register            |

**Table 40. Register address table (continued)**





# **12 Abbreviations and acronyms**







# **13 References**





# **14 Revision history**

#### Table 41. **Document revision history**





#### **Please Read Carefully:**

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

**UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.**

**UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.**

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

**www.st.com**

