



SBOS246D - JUNE 2002 - REVISED APRIL 2005

# Precision LOGARITHMIC AND LOG RATIO AMPLIFIERS

# FEATURES

- EASY-TO-USE COMPLETE FUNCTION
- OUTPUT SCALING AMPLIFIER
- ON-CHIP 2.5V VOLTAGE REFERENCE
- HIGH ACCURACY: 0.2% FSO Over 5 Decades
- WIDE INPUT DYNAMIC RANGE: 7.5 Decades, 100pA to 3.5mA
- LOW QUIESCENT CURRENT: 1.75mA
- WIDE SUPPLY RANGE: ±4.5V to ±18V
- PACKAGES: SO-14 (narrow) and SO-16

# **APPLICATIONS**

- LOG, LOG RATIO: Communication, Analytical, Medical, Industrial, Test, General Instrumentation
- PHOTODIODE SIGNAL COMPRESSION AMP
- ANALOG SIGNAL COMPRESSION IN FRONT OF ANALOG-TO-DIGITAL (A/D) CONVERTER
- ABSORBANCE MEASUREMENT
- OPTICAL DENSITY MEASUREMENT

# DESCRIPTION

The LOG112 and LOG2112 are versatile integrated circuits that compute the logarithm or log ratio of an input current relative to a reference current.  $V_{LOGOUT}$  of the LOG112 and LOG2112 are trimmed to 0.5V per decade of input current, ensuring high precision over a wide dynamic range of input signals.

The LOG112 and LOG2112 features a 2.5V voltage reference that may be used to generate a precision current reference using an external resistor.

Low DC offset voltage and temperature drift allow accurate measurement of low-level signals over the specified temperature range of  $-5^{\circ}$ C to  $+75^{\circ}$ C.



NOTE: Internal resistors are used to compensate gain change over temperature. The  $V_{CM}$  pin is internally connected to GND in the LOG2112.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.



#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Supply Voltage, V+ to V                     | ±18V            |
|---------------------------------------------|-----------------|
| Inputs                                      | ±18V            |
| Input Current                               | ±10mA           |
| Output Short-Circuit Current <sup>(2)</sup> | Continuous      |
| Operating Temperature                       | 40°C to +85°C   |
| Storage Temperature                         | –55°C to +125°C |
| Junction Temperature                        | +150°C          |
| Lead Temperature (soldering, 10s)           | +300°C          |

NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. (2) One output per package.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### PACKAGE/ORDERING INFORMATION<sup>(1)</sup>

| PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | PACKAGE<br>MARKING |
|---------|--------------|-----------------------|--------------------|
| LOG112  | SO-14        | D                     | LOG112A            |
| LOG2112 | SO-16        | DW                    | LOG2112A           |

NOTES: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### **PIN CONFIGURATION**



# **ELECTRICAL CHARACTERISTICS**

**Boldface** limits apply over the specified temperature range,  $T_A = -5^{\circ}C$  to  $+75^{\circ}C$ . At  $T_A = +25^{\circ}C$ ,  $V_S = \pm 5V$ , and  $R_{OUT} = 10k\Omega$ , unless otherwise noted.

LOG112, LOG2112 CONDITION PARAMETER MIN TYP MAX UNITS CORE LOG FUNCTION V<sub>IN</sub>/V<sub>OUT</sub> Equation VLO  $_{1}/l_{2})$ V LOG CONFORMITY ERROR<sup>(1)</sup> 1nA to 100µA (5 decades) 0.01 0.2 % Initial 100pA to 3.5mA (7.5 decades) 0.13 % %/°C over Temperature 1nA to 100µA (5 decades) 0.0001 %/°C 100pA to 3.5mA (7.5 decades) 0.005 GAIN<sup>(2)</sup> Initial Value 1nA to 100µA 05 V/decade Gain Error 1nA to 100µA 0.10 ±1 % T<sub>MIN</sub> to T<sub>MAX</sub> %/°C vs Temperature 0.003 0.01 INPUT, A1A and A1B, A2A, A2B Offset Voltage ±0.3 ±1.5 m٧ T<sub>MIN</sub> to T<sub>MAX</sub> vs Temperature **±2** μ**V/°C** vs Power Supply (PSRR)  $\mu$ V/V  $V_{S} = \pm 4.5V$  to  $\pm 18V$ 5 20 Input Bias Current +5pА Doubles Every 10°C vs Temperature T<sub>MIN</sub> to T<sub>MAX</sub> Voltage Noise f = 10Hz to 10kHzμVrms 3 f = 1 kHz30 nV/√Hz  $fA/\sqrt{Hz}$ Current Noise f = 1kHz4 Common-Mode Voltage Range (Positive) (V+) - 2 (V+) - 1.5 V (V-) + 2 (V–) + 1.2 V (Negative) Common-Mode Rejection Ratio (CMRR) 10 μV/V OUTPUT, (V<sub>LOG OUT</sub>) A<sub>2A</sub>, A<sub>2B</sub> Output Offset, V<sub>OSO</sub>, Initial +3+15mV vs Temperature T<sub>MIN</sub> to T<sub>MAX</sub> ±10 μ**V**/°C Full-Scale Output (FSO)  $V_{S} = \pm 5V$ (V-) + 1.2(V+) - 1.5V Short-Circuit Current +18mΑ TOTAL ERROR<sup>(3)(4)</sup> I1 or I2 remains fixed while other varies. Initial Min to Max  $I_1 \text{ or } I_2 = 5 \text{mA} \ (\text{V}_\text{S} \geq \pm 6 \text{V})$ +150mV  $I_1 \text{ or } I_2 = 3.5 \text{mA}$ ±75 mV  $I_1$  or  $I_2 = 1mA$ ±20 mV  $I_1$  or  $I_2 = 100 \mu A$ ±20 mV  $I_1 \text{ or } I_2 = 10 \mu \text{A}$ ±20 m٧  $I_1$  or  $I_2 = 1\mu A$ +20mV  $I_1 \text{ or } I_2 = 100 \text{nA}$ ±20 mV  $I_1$  or  $I_2 = 10$ nA ±20 m٧  $I_1$  or  $I_2 = 1nA$ ±20 m٧  $I_1 \text{ or } I_2 = 350 \text{pA}$ ±20 m٧  $I_1$  or  $I_2 = 100 \text{pA}$ +20m٧ vs Temperature  $I_1$  or  $I_2 = 3.5 \text{mA}$ ±1.2 mV/°C  $I_1$  or  $I_2 = 1mA$ ±0.4 mV/°C mV/°C  $I_1$  or  $I_2 = 100 \mu A$  $\pm 0.1$  $I_1 \text{ or } I_2 = 10 \mu \text{A}$  $I_1 \text{ or } I_2 = 1 \mu \text{A}$ mV/°C ±0.05 mV/°C  $\pm 0.05$  $I_1 \text{ or } I_2 = 100 \text{nA}$ ±0.09 mV/°C mV/°C  $I_1$  or  $I_2 = 10nA$  $\pm 0.2$  $I_1$  or  $I_2 = 1nA$ ±0.3 mV/°C mV/°C  $I_1 \text{ or } I_2 = 350 \text{pA}$ ±0.1 mV/°C  $I_1$  or  $I_2 = 100 pA$ ±0.3  $I_1$  or  $I_2 = 3.5 \text{mA}$ vs Supply ±3.0 mV/V mV/V  $I_1$  or  $I_2 = 1$ mA +0.1 $I_1 \text{ or } I_2 = 100 \mu A$ ±0.1 mV/V  $I_1$  or  $I_2 = 10\mu A$ ±0.1 mV/V  $I_1$  or  $I_2 = 1\mu A$ ±0.1 mV/V  $I_1 \text{ or } I_2 = 100 \text{ nA}$ mV/V ±0.1  $I_1$  or  $I_2 = 10nA$ +0.1mV/V  $I_1$  or  $I_2 = 1nA$ ±0.25 mV/V  $I_1 \text{ or } I_2 = 350 \text{pA}$ mV/V +0.1 $I_1$  or  $I_2 = 100 pA$ ±0.1 mV/V

NOTES: (1) Log Conformity Error is the peak deviation from the best-fit-straight line of  $V_0$  versus LOG ( $I_1/I_2$ ) curve expressed as a percent of peak-to-peak fullscale output. K, scale factor, equals 0.5V output per decade of input current. (2) Scale factor of core log function is trimmed to 0.5V output per decade change of input current. (3) Worst-case Total Error for any ratio of  $I_1/I_2$ , as the largest of the two errors, when  $I_1$  and  $I_2$  are considered separately. (4) Total Error includes offset voltage, bias current, gain, and log conformity. (5) Bandwidth (3dB) and transient response are a function of both the compensation capacitor and the level of input current.





# **ELECTRICAL CHARACTERISTICS (Cont.)**

## Boldface limits apply over the specified temperature range, $T_A = -5^{\circ}C$ to $+75^{\circ}C$ .

At  $T_{A}$  = +25°C,  $V_{S}$  =  $\pm 5V,$  and  $R_{L}$  = 10k $\Omega,$  unless otherwise noted.

|                                                       |                                                       | LC         |           |            |                  |
|-------------------------------------------------------|-------------------------------------------------------|------------|-----------|------------|------------------|
| PARAMETER                                             | CONDITION                                             | MIN        | TYP       | MAX        | UNITS            |
| FREQUENCY RESPONSE, CORE LOG <sup>(5)</sup>           |                                                       |            |           |            |                  |
| BW, 3dB                                               |                                                       |            |           |            |                  |
| $I_2 = 10$ nA                                         | C <sub>C</sub> = 4500pF                               |            | 0.1       |            | kH               |
| -                                                     | $C_{\rm C} = 150  \text{pF}$                          |            | 38        |            | kH               |
| $I_2 = 1\mu A$                                        |                                                       |            |           |            |                  |
| $I_2 = 10\mu A$                                       | $C_{C} = 150 pF$                                      |            | 40        |            | kH               |
| $I_2 = 1mA$                                           | $C_{C} = 50 pF$                                       |            | 45        |            | kHz              |
| Step Response                                         |                                                       |            |           |            |                  |
| Increasing                                            |                                                       |            |           |            |                  |
| $I_1 = 10nA$ to 100nA                                 | $C_{C} = 120 pF, I_{2} = 31.6 nA$                     |            | 1.1       |            | ms               |
| $I_1 = 1\mu A$ to 100 $\mu A$                         | $C_{C} = 375 pF, I_{2} = 10 \mu A$                    |            | 1.6       |            | μs               |
| $I_1 = 1\mu A$ to 1mA                                 | $C_{\rm C} = 950 {\rm pF}, I_2 = 31.6 {\rm \mu A}$    |            | 1.5       |            | μs               |
| Decreasing                                            |                                                       |            |           |            |                  |
| $I_1 = 100 nA$ to 10nA                                | $C_{C} = 120 pF, I_{2} = 31.6 nA$                     |            | 2.1       |            | ms               |
| $I_1 = 100 \mu A$ to $1 \mu A$                        | $C_{C} = 375 \text{pF}, I_{2} = 10 \mu \text{A}$      |            | 31.2      |            | μs               |
| $I_1 = 1mA$ to $1\mu A$                               | $C_{\rm C} = 950 {\rm pF}, I_2 = 31.6 {\mu}{\rm A}$   |            | 39        |            | -                |
|                                                       | $C_{C} = 350 \text{pr}$ , $I_{2} = 51.0 \mu \text{A}$ |            | 39        |            | μs               |
| Increasing                                            |                                                       |            | 0.0       |            |                  |
| $I_2 = 10nA$ to 100nA                                 | $C_{C} = 125 pF, I_{1} = 31.6 nA$                     |            | 2.6       |            | ms               |
| $I_2 = 1\mu A$ to 100 $\mu A$                         | $C_{C} = 750 pF, I_{1} = 10 \mu A$                    |            | 113       |            | μs               |
| $I_2 = 1\mu A$ to 1mA                                 | $C_{C} = 10.5 nF, I_{1} = 31.6 \mu A$                 |            | 1.2       |            | ms               |
| Decreasing                                            |                                                       |            |           |            |                  |
| $I_2 = 100nA$ to 10nA                                 | $C_{C} = 125 pF, I_{1} = 31.6 nA$                     |            | 630       |            | μs               |
| $I_2 = 100 \mu A$ to $1 \mu A$                        | $C_{C} = 750 \text{pF}, I_{1} = 10 \mu \text{A}$      |            | 6.6       |            | μs               |
| $I_2 = 1 \text{mA} \text{ to } 1 \mu \text{A}$        | $C_{C} = 10.5 \text{nF}, I_{1} = 31.6 \mu \text{A}$   |            | 13.3      |            | μs               |
|                                                       |                                                       |            |           |            |                  |
| OP AMP, A3                                            |                                                       |            |           |            |                  |
| nput Offset Voltage                                   |                                                       |            | +250      | ±1000      | μV               |
| vs Temperature                                        | T <sub>MIN</sub> to T <sub>MAX</sub>                  |            | <b>±2</b> |            | μ <b>ν/°C</b>    |
| vs Supply                                             | $V_{S} = \pm 4.5 V$ to $\pm 18 V$                     |            | 5         | 50         | μV/V             |
| nput Bias Current                                     |                                                       |            | -10       |            | nA               |
| nput Offset Current                                   |                                                       |            | ±0.5      |            | nA               |
| nput Voltage Range                                    |                                                       | (V–)       |           | (V+) – 1.5 | V                |
| nput Noise, $f = 0.1Hz$ to $10Hz$                     |                                                       | . ,        | 1         |            | μV <sub>PP</sub> |
| f = 1kHz                                              |                                                       |            | 28        |            | nV/√Hz           |
| Open-Loop Voltage Gain                                |                                                       |            | 88        |            | dB               |
| Gain-Bandwidth Product                                |                                                       |            | 1.4       |            | MHz              |
| Slew Rate                                             |                                                       |            |           |            |                  |
|                                                       |                                                       |            | 0.5       |            | V/µs             |
| Settling Time, 0.01%                                  | G = $-1$ , 3V Step, C <sub>L</sub> = 100pF            |            | 16        |            | μs               |
| Rated Output                                          |                                                       | (V–) + 1.5 |           | (V+) – 0.9 | V                |
| Short-Circuit Current                                 |                                                       |            | ±4        |            | mA               |
| VOLTAGE REFERENCE                                     |                                                       |            |           |            |                  |
| Bandgap Voltage                                       |                                                       |            | 2.5       |            | V                |
| Error, Initial                                        |                                                       |            | ±0.05     | ±0.5       | %                |
| vs Temperature                                        | T to T                                                |            | ±25       | 20.0       | ppm/°C           |
|                                                       | $T_{MIN}$ to $T_{MAX}$                                |            |           |            |                  |
| vs Supply                                             | $V_{\rm S} = \pm 4.5 V \text{ to } \pm 18 V$          |            | ±10       |            | ppm/V            |
| vs Load                                               | $I_{LOAD} = 10 \text{mA}$                             |            | ±600      |            | ppm/mA           |
| Short-Circuit Current                                 |                                                       |            | 16        |            | mA               |
| POWER SUPPLY                                          |                                                       |            |           |            |                  |
| Operating Range                                       | Vs                                                    | ±4.5       |           | ±18        | V                |
| Quiescent Current                                     | $I_0 = 0$                                             | 1.0        |           | 10         | •                |
| -OG112                                                | $I_0 = 0$                                             |            | ±1.25     | ±1.75      | mA               |
| _OG2112                                               |                                                       |            |           |            |                  |
|                                                       |                                                       |            | ±2.5      | ±3.5       | mA               |
| TEMPERATURE RANGE                                     |                                                       |            |           |            |                  |
| Specified Range, T <sub>MIN</sub> to T <sub>MAX</sub> |                                                       | -5         |           | 75         | °C               |
| Operating Range                                       |                                                       | -40        |           | 85         | °C               |
| Storage Range                                         |                                                       | -55        |           | 125        | °Č               |
| Thermal Resistance, $\theta_{JA}$ SO-14               |                                                       |            | 110       | .20        | °C/W             |
|                                                       |                                                       | 1          | 110       |            | 0, 11            |

NOTES: (1) Log Conformity Error is the peak deviation from the best-fit-straight line of  $V_0$  vs LOG( $I_1/I_2$ ) curve expressed as a percent of peak-to-peak full-scale output. K, scale factor, equals 0.5V output per decade of input current. (2) Scale factor of core log function is trimmed to 0.5V output per decade change of input current. (3) Worst-case Total Error for any ratio of  $I_1/I_2$ , as the largest of the two errors, when  $I_1$  and  $I_2$  are considered separately. (4) Total Error includes offset voltage, bias current, gain, and log conformity. (5) Bandwidth (3dB) and transient response are a function of both the compensation capacitor and the level of input current.



# **TYPICAL CHARACTERISTICS**

At  $T_A$  = +25°C,  $V_S$  = ±5V, and  $R_L$  = 10k $\Omega$ , unless otherwise noted.















–5°C

+25°0

# **TYPICAL CHARACTERISTICS (Cont.)**

At  $T_A$  = +25°C,  $V_S$  = ±5V, and  $R_L$  = 10k $\Omega$ , unless otherwise noted.





# **APPLICATION INFORMATION**

The LOG112 is a true logarithmic amplifier that uses the base-emitter voltage relationship of bipolar transistors to compute the logarithm, or logarithmic ratio of a current ratio.

Figure 1 and Figure 2 show the basic connections required for operation of the LOG112 and LOG2112. In order to reduce the influence of lead inductance of power-supply lines, it is recommended that each supply be bypassed with a 10 $\mu$ F tantalum capacitor in parallel with a 1000pF ceramic capacitor, as shown in Figure 1 and Figure 2. Connecting the capacitors as close to the LOG112 and LOG2112 as possible will contribute to noise reduction as well.



FIGURE 1. Basic Connections of the LOG112.



FIGURE 2. Basic Connections of the LOG2112.

## INPUT CURRENT RANGE

To maintain specified accuracy, the input current range of the LOG112 and LOG2112 should be limited from 100pA to 3.5mA. Input currents outside of this range may compromise the LOG112 performance. Input currents larger than 3.5mA result in increased nonlinearity. An absolute maximum input current rating of 10mA is included to prevent excessive power dissipation that may damage the input transistor.

On  $\pm 5V$  supplies, the total input current  $(I_1 + I_2)$  is limited to 4.5mA. Due to compliance issues internal to the LOG112 and LOG2112, to accommodate larger total input currents, supplies should be increased.

## SETTING THE REFERENCE CURRENT

When the LOG112 and LOG2112 are used to compute logarithms, either  ${\sf I}_1$  or  ${\sf I}_2$  can be held constant to become the reference current to which the other is compared.

 $V_{\text{LOGOUT}}$  is expressed as:

$$V_{\text{LOGOUT}} = (0.5V) \text{LOG} (I_1/I_{\text{REF}})$$
(1)

 $I_{REF}$  can be derived from an external current source (such as that shown in Figure 3), or it may be derived from a voltage source with one or more resistors. When a single resistor is used, the value may be large depending on  $I_{REF}$ . If  $I_{REF}$  is 10nA and +2.5V is used:

$$R_{REF} = 2.5V/10nA = 250M\Omega$$
 (2)



FIGURE 3. Temperature Compensated Current Source.

A voltage divider may be used to reduce the value of the resistor, as shown in Figure 4. When using this method, one must consider the possible errors caused by the amplifier's input offset voltage. The input offset voltage of amplifier  $A_1$  has a maximum value of 1.5mV, making  $V_{\text{REF}}$  a suggested value of 100mV.



FIGURE 4. T Network for Reference Current.



Figure 5 shows a low-level current source using a series resistor. The low offset op amp reduces the effect of the LOG112 and LOG2112's input offset voltage.



FIGURE 5. Current Source with Offset Compensation.

#### FREQUENCY RESPONSE

The frequency response curves seen in the Typical Characteristic curves are shown for constant DC  $\rm I_1$  and  $\rm I_2$  with a small-signal AC current on one input.

The 3dB frequency response of the LOG112 and LOG2112 are a function of the magnitude of the input current levels and of the value of the frequency compensation capacitor. See Typical Characteristic curve, *3dB Frequency Response* for details.

The transient response of the LOG112 and LOG2112 are different for increasing and decreasing signals. This is due to the fact that a log amp is a nonlinear gain element and has different gains at different levels of input signals. Smaller input currents require greater gain to maintain full dynamic range, and will slow the frequency response of the LOG112 and LOG2112.

#### FREQUENCY COMPENSATION

Frequency compensation for the LOG112 is obtained by connecting a capacitor between pins 5 and 14. Frequency compensation for the LOG2112 is obtained by connecting a capacitor between pins 2 and 5, or 15 and 12. The size of the capacitor is a function of the input currents, as shown in the Typical Characteristic curves (*Minimum Value of Compensation Capacitor*). For any given application, the smallest value of the capacitor which may be used is determined by the maximum value of  $I_2$  and the minimum value of  $I_1$ . Larger values of C<sub>C</sub> make the LOG112 and LOG2112 more stable, but reduce the frequency response.

In an application, highest overall bandwidth can be achieved by detecting the signal level at  $V_{OUT}$ , then switching in appropriate values of compensation capacitors.

#### **NEGATIVE INPUT CURRENTS**

The LOG112 and LOG2112 function only with positive input currents (conventional current flows into input current pins). In situations where negative input currents are needed, the circuits in Figures 6, 7, and 8 may be used.



FIGURE 6. Current Inverter/Current Source.



FIGURE 7. Precision Current Inverter/Current Source.



#### **VOLTAGE INPUTS**

The LOG112 and LOG2112 give the best performances with current inputs. Voltage inputs may be handled directly with series resistors, but the dynamic input range is limited to approximately three decades of input voltage by voltage noise and offsets. The transfer function of Equation 13 applies to this configuration.

# ACHIEVING HIGHER ACCURACY WITH HIGHER INPUT CURRENTS

As input current to the LOG112 increases, output accuracy degrades. For a 4.5mA input current on  $\pm$ 5V supplies and a 10mA input current on  $\pm$ 12V supplies, total output error can be between 15% and 25%. Applying a common-mode volt-

age to V<sub>CM</sub> of at least +1V and up to 2.5V, brings the log transistors out of saturation and reduces output error to approximately 10%. To avoid forward biasing a photodiode, return the cathode to the V<sub>CM</sub> pin, as shown in Figure 9. To reverse bias the photodiode, apply a more positive voltage to the cathode than the anode.

# APPLICATION CIRCUITS

# One of the more common uses of log ratio amplifiers is to measure absorbance. See Figure 10 for a typical application.

- Absorbance of the sample is  $A = \log \lambda_1 / \lambda_1$  (3)
- If  $D_1$  and  $D_2$  are matched A  $\propto$  (0.5V)  $\log I_1/I_2$  (4)



FIGURE 8. Precision Current Inverter/Current Source.



FIGURE 9. Extending Input Current Level and Improving Accuracy by Applying a Common-Mode Voltage.



#### DATA COMPRESSION

In many applications, the compressive effects of the logarithmic transfer function are useful. For example, a LOG112 preceding a 12-bit A/D converter can produce the dynamic range equivalent to a 20-bit converter.

#### **OPERATION ON SINGLE SUPPLY**

Many applications do not have the dual supplies required to operate the LOG112 and LOG2112. Figure 11 shows the LOG112 and LOG2112 configured for operation with a single +5V supply.



FIGURE 10. Absorbance Measurement.

#### MEASURING AVALANCHE PHOTODIODE CURRENT

The wide dynamic range of the LOG112 and LOG2112 is useful for measuring avalanche photodiode current (APD), as shown in Figure 12.



FIGURE 11. Single +5V Power-Supply Operation.



FIGURE 12. High-Side Shunt for APD Measures 3 Decades of APD Current.



# **INSIDE THE LOG112**

Using the base-emitter voltage relationship of matched bipolar transistors, the LOG112 establishes a logarithmic function of input current ratios. Beginning with the base-emitter voltage defined as:

$$V_{BE} = V_T \ln \frac{I_C}{I_S}$$
 where :  $V_T = \frac{kT}{q}$  (1)

k = Boltzmann's constant =  $1.381 \cdot 10^{-23}$ 

- T = Absolute temperature in degrees Kelvin
- q = Electron charge =  $1.602 \cdot 10^{-19}$  Coulombs

I<sub>C</sub> = Collector current

 $I_{S}$  = Reverse saturation current

From the circuit in Figure 12:

$$V_{L} = V_{BE_1} - V_{BE_2}$$
(2)

Substituting (1) into (2) yields:

$$V_{L} = V_{T_{1}} \ln \frac{I_{1}}{I_{S_{1}}} - V_{T_{2}} \ln \frac{I_{2}}{I_{S_{2}}}$$
(3)

If the transistors are matched and isothermal and  $V_{TI} = V_{T2}$ , then (3) becomes:

$$V_{L} = V_{T_{1}} \left[ ln \frac{l_{1}}{l_{S}} - ln \frac{l_{2}}{l_{S}} \right]$$
(4)

$$V_{\rm L} = V_{\rm T} \ln \frac{l_{\rm I}}{l_{\rm D}}$$
 and since (5)

$$\ln x = 2.3 \log_{10} x$$
 (6)

$$V_{L} = n V_{T} \log \frac{I_{1}}{I_{2}}$$
(7)

where 
$$n = 2.3$$

also

or

$$V_{OUT} = V_L \frac{R_1 + R_2}{R_1}$$
 (9)

$$V_{OUT} = \frac{R_1 + R_2}{R_1} n V_T \log \frac{I_1}{I_2}$$
 (10)

$$V_{OUT} = (0.5V)LOG\left(\frac{I_1}{I_2}\right)$$
(11)





NOTE:  $R_1$  is a metal resistor used to compensate for gain over temperature.

## **DEFINITION OF TERMS**

#### TRANSFER FUNCTION

The ideal transfer function is:

$$V_{\text{LOGOUT}} = (0.5V) \text{LOG} (I_1/I_2)$$

Figure 14 shows the graphical representation of the transfer over valid operating range for the LOG112 and LOG2112.

#### ACCURACY

Accuracy considerations for a log ratio amplifier are somewhat more complicated than for other amplifiers. This is because the transfer function is nonlinear and has two inputs, each of which can vary over a wide dynamic range. The accuracy for any combination of inputs is determined from the total error specification.

#### **TOTAL ERROR**

The total error is the deviation (expressed in mV) of the actual output from the ideal output of  $V_{LOGOUT} = (0.5V)LOG (I_1/I_2)$ . Thus,

 $V_{LOGOUT(ACTUAL)} = V_{LOGOUT(IDEAL)} \pm Total Error$ 



FIGURE 14. Transfer Function with Varying I<sub>2</sub> and I<sub>1</sub>.

It represents the sum of all the individual components of error normally associated with the log amp when operated in the current input mode. The worst-case error for any given ratio of  $I_1/I_2$  is the largest of the two errors when  $I_1$  and  $I_2$  are considered separately. Temperature can affect total error.





(6)

(8)

#### **ERRORS RTO AND RTI**

As with any transfer function, errors generated by the function may be Referred-to-Output (RTO) or Referred-to-Input (RTI). In this respect, log amps have a unique property: given some error voltage at the log amp's output, that error corresponds to a constant percent of the input regardless of the actual input level.

## LOG CONFORMITY

For the LOG112 and LOG2112, log conformity is calculated the same as linearity and is plotted  $I_1/I_2$  on a semi-log scale. In many applications, log conformity is the most important specification. This is true because bias current errors are negligible (5pA compared to input currents of 100pA and above) and the scale factor and offset errors may be trimmed to zero or removed by system calibration. This leaves log conformity as the major source of error.

Log conformity is defined as the peak deviation from the best fit straight line of the  $V_{LOGOUT}$  versus log  $(I_1/I_2)$  curve. This is expressed as a percent of ideal full-scale output. Thus, the nonlinearity error expressed in volts over m decades is:

$$V_{\text{LOGOUT (NONLIN)}} = 0.5 \text{V/dec} \cdot 2 \text{NmV}$$
 (7)

where N is the log conformity error, in percent.

## INDIVIDUAL ERROR COMPONENTS

The ideal transfer function with current input is:

$$V_{\text{LOGOUT}} = (0.5V) \text{LOG}\left(\frac{l_1}{l_2}\right)$$
(8)

The actual transfer function with the major components of error is:

$$V_{\text{LOGOUT}} = (0.5V) \left(1 \pm \Delta K\right) \log \left(\frac{I_1 - I_{\text{B1}}}{I_2 - I_{\text{B2}}}\right) \pm Nm \pm V_{\text{OSO}}$$
(9)

The individual component of error is:

 $\Delta K$  = gain error (0.10%, typ), as specified in the specification table.

$$I_{B1}$$
 = bias current of A<sub>1</sub> (5pA, typ)  
 $I_{B2}$  = bias current of A<sub>2</sub> (5pA, typ)

$$I_{B2}$$
 = bias current of  $A_2$  (5pA, type)

 $N = \log \text{ conformity error } (0.01\%, 0.13\%, typ)$ 

0.01% for m = 5, 0.13% for m = 7.5

 $V_{OSO}$  = output offset voltage (3mV, typ)

m = number of decades over which N is specified

For example, what is the error when:

 $I_1 = 1\mu A$  and  $I_2 = 100nA$ 

(11)

(10)

$$V_{\text{LOGOUT}} = (0.5 \pm 0.001) \log \left( \frac{10^{-6} - 5 \cdot 10^{-12}}{10^{-7} - 5 \cdot 10^{-12}} \right) \pm (2)(0.0001)5 \pm 3.0 \text{mV}$$
$$= 0.505 \text{V}$$

Since the ideal output is 0.5V, the error as a percent of the reading is:

% error = 
$$\frac{0.505V}{0.5} \bullet 100\% = 1.01\%$$
 (12)

For the case of voltage inputs, the actual transfer function is: (13)

$$V_{\text{LOGOUT}} = (0.5V)(1 \pm \Delta K) \log \left( \frac{\frac{V_1}{R_1} - I_{B_1} \pm \frac{E_{OS_1}}{R_1}}{\frac{V_2}{R_2} - I_{B_2} \pm \frac{E_{OS_2}}{R_2}} \right) \pm Nm \pm V_{\text{OSO}}$$

Where  $\frac{E_{OS1}}{R_1}$  and  $\frac{E_{OS2}}{R_2}$  (offset error) are considered to be zero for large values of resistance from external input current sources.



### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | •       | Pins | •    | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty  | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |         | 0010         | -       |      | = 0  |              | (6)           |                     | 40.4.05      | 1004404        |         |
| LOG112AID        | ACTIVE  | SOIC         | D       | 14   | 50   | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | LOG112A        | Samples |
| LOG112AIDE4      | LIFEBUY | SOIC         | D       | 14   | 50   | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | LOG112A        |         |
| LOG112AIDR       | ACTIVE  | SOIC         | D       | 14   | 2500 | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | LOG112A        | Samples |
| LOG2112AIDW      | ACTIVE  | SOIC         | DW      | 16   | 40   | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | LOG2112A       | Samples |
| LOG2112AIDWR     | ACTIVE  | SOIC         | DW      | 16   | 1000 | RoHS & Green | NIPDAU        | Level-3-260C-168 HR | -40 to 85    | LOG2112A       | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | Il dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----|---------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|    | Device                    | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| Γ  | LOG112AIDR                | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
|    | LOG2112AIDWR              | SOIC            | DW                 | 16 | 1000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LOG112AIDR   | SOIC         | D               | 14   | 2500 | 356.0       | 356.0      | 35.0        |
| LOG2112AIDWR | SOIC         | DW              | 16   | 1000 | 356.0       | 356.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

## TUBE



## - B - Alignment groove width

#### \*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LOG112AID   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| LOG112AIDE4 | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| LOG2112AIDW | DW           | SOIC         | 16   | 40  | 507    | 12.83  | 5080   | 6.6    |

## **DW 16**

## **GENERIC PACKAGE VIEW**

## SOIC - 2.65 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT

7.5 x 10.3, 1.27 mm pitch

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





## **DW0016A**



## **PACKAGE OUTLINE**

SOIC - 2.65 mm max height

SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



## DW0016A

## **EXAMPLE BOARD LAYOUT**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DW0016A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



D (R-PDSO-G14)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.





NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
   E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated