

Low Voltage Full Bridge Brushless DC Motor Driver with Hall Commutation and Soft Switching, and Reverse Battery, Short Circuit, and Thermal Shutdown Protection

| <b>Discontinued Product</b>                                                                                                                 |
|---------------------------------------------------------------------------------------------------------------------------------------------|
| This device is no longer in production. The device should not be<br>purchased for new design applications. Samples are no longer available. |
| Date of status change: March 4, 2013                                                                                                        |
| Recommended Substitutions:                                                                                                                  |
| For existing customer transition, and for new customers or new applications, contact Allegro Sales.                                         |
| NOTE: For detailed information on purchasing options, contact your local Allegro field applications engineer or sales representative.       |

Allegro MicroSystems, Inc. reserves the right to make, from time to time, revisions to the anticipated product life cycle plan for a product to accommodate changes in production capabilities, alternative product availabilities, or market demand. The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.



Low Voltage Full Bridge Brushless DC Motor Driver with Hall Commutation and Soft Switching, and Reverse Battery, Short Circuit, and Thermal Shutdown Protection

### **Features and Benefits**

- Low voltage operation
- Reverse voltage protection on VDD and SLEEP pins
- Output short circuit and thermal shutdown protectionsSoft switching algorithm to reduce audible switching
- noise and EMI interference
- Unidirectional working mode provides motor rotation in one direction
- Hall chopper stabilization technique for precise signal response over operating range
- Sleep mode pin allowing external logic signal enable/ disable to reduce average power consumption
- Antistall feature guarantees continuous rotation
- Low current consumption sleep mode
- Single-chip solution for high reliability
- Miniature MLP/DFN package

## Package: 6 pin MLP/DFN (suffix EW)

1.5 mm × 2 mm, 0.40 mm maximum overall height

# Approximate scale

## Description

The A1442 is a full-bridge motor driver designed to drive lowvoltage, brushless DC motors. Commutation of the motor is achieved by use of a single Hall element to detect the rotational position of an alternating-pole ring magnet. A high-density CMOS semiconductor process allows the integration of all the necessary electronics. This includes the Hall element, the motor control circuitry, and the full output bridge. Low-voltage design techniques have been employed to achieve full device functionality down to low  $V_{DD}$  values. This fully integrated single chip solution provides enhanced reliability (including reverse battery protection and output short circuit protection) and eliminates the need for any external support components.

The A1442 employs a soft-switching algorithm to reduce audible switching noise and EMI interference. A micropower sleep mode can be enabled by an external signal, to reduce current consumption for battery management in portable electronic devices. This feature allows the removal of a FET transistor for switching the device on and off.

The A1442 is optimized for vibration motor applications in cellular phones, pagers, electronic toothbrushes, hand-held video game controllers, and low power fan motors.

The small package outline and low profile make this device ideally suited for use in applications where printed circuit board area and component headroom are at a premium. It is available in a lead (Pb) free, 6 pin MLP/DFN microleadframe package, with an exposed pad for enhanced thermal dissipation.



#### **Functional Block Diagram**

#### **Selection Guide**

| Part Number               | Package <sup>1</sup>                                 | Packing                  | l A |
|---------------------------|------------------------------------------------------|--------------------------|-----|
| A1442EEWLT-P <sup>2</sup> | MLP/DFN 1.5 mm × 2 mm, 0.4 mm maximum overall height | 3000 pieces / 7 in. reel | Ų   |
| 4                         |                                                      |                          |     |

<sup>1</sup>Contact Allegro<sup>®</sup> for additional packing options.

<sup>2</sup>Allegro products sold in DFN package types are not intended for automotive applications.

#### **Absolute Maximum Ratings**

| Characteristic                | Symbol               | Notes                 | Rating                     | Units |
|-------------------------------|----------------------|-----------------------|----------------------------|-------|
| Forward Supply Voltage        | V <sub>DD</sub>      |                       | 5.0                        | V     |
| Reverse Supply Voltage        | V <sub>RDD</sub>     |                       | -5.0                       | V     |
| Output Voltage                | V <sub>OUT</sub>     | V <sub>DD</sub> > 0 V | 0 to V <sub>DD</sub> + 0.3 | V     |
| Reverse Output Voltage        | V <sub>ROUT</sub>    | V <sub>DD</sub> > 0 V | -0.3                       | V     |
| SLEEP Input Voltage           | V <sub>IN</sub>      |                       | 0 to V <sub>DD</sub> + 0.3 | V     |
| Peak Output Current           | I <sub>OUTpk</sub>   | < 1 ms                | ±400                       | mA    |
| Operating Ambient Temperature | T <sub>A</sub>       | RangeE                | -40 to 85                  | °C    |
| Junction Temperature          | T <sub>J</sub> (max) |                       | 165                        | °C    |
| StorageTemperature            | T <sub>stg</sub>     |                       | –65 to 165                 | °C    |

#### **Pin-out Diagram**

|       |             |     |              | 1     |
|-------|-------------|-----|--------------|-------|
| VDD   | (1)         | /   | ( <u>6</u> ) | VOUT2 |
| SLEEP | <u>[2</u> ] | PAD | ( <u>5</u> 1 | VOUT1 |
| NC    | <u>(3</u> ) |     | (4)          | GND   |
|       |             |     |              |       |

#### **Terminal List Table**

| Pin | Name  | Function                   |
|-----|-------|----------------------------|
| 1   | VDD   | Supply voltage             |
| 2   | SLEEP | Toggle sleep/enabled modes |
| 3   | NC    | No connection              |
| 4   | GND   | Ground                     |
| 5   | VOUT1 | First output               |
| 6   | VOUT2 | Second output              |



| Characteristic                            | Symbol               | Test Conditions                                                        | Min.                | Тур. | Max.                | Units |
|-------------------------------------------|----------------------|------------------------------------------------------------------------|---------------------|------|---------------------|-------|
| Supply Voltage <sup>1</sup>               | V <sub>DD</sub>      | Operating, $T_J < T_J(max)$ ; $C_{BYP} = 0.1 \ \mu F$                  | 2.0                 | _    | 4.2                 | V     |
| Supply Current                            |                      | V <sub>IN</sub> >V <sub>INHI,</sub> , T <sub>A</sub> = 25°C, no load   | -                   | 4    | 6                   | mA    |
| Supply Current                            | I <sub>DD(ON)</sub>  | $V_{\rm IN}$ < $V_{\rm INLO}$ , $T_{\rm A}$ = 25°C                     | -                   | _    | 10                  | μA    |
|                                           | R <sub>DS(on)</sub>  | V <sub>DD</sub> = 2 V, I <sub>OUT</sub> = 70 mA, T <sub>A</sub> = 25°C | -                   | 3.9  | -                   | Ω     |
| Total Output On Resistance <sup>2,3</sup> |                      | $V_{DD}$ = 3 V, $I_{OUT}$ = 70 mA, $T_A$ = 25°C                        | -                   | 2.6  | _                   | Ω     |
|                                           |                      | V <sub>DD</sub> = 4 V, I <sub>OUT</sub> = 70 mA, T <sub>A</sub> = 25°C | -                   | 2.2  | -                   | Ω     |
| Reverse Battery Current                   | I <sub>RDD</sub>     | $V_{RDD} = -4.2 V$                                                     | -                   | _    | -10                 | mA    |
|                                           | V <sub>INHI</sub>    |                                                                        | 0.7×V <sub>DD</sub> | _    |                     | V     |
| Sleep Input Threshold                     | V <sub>INLO</sub>    |                                                                        | -                   | _    | 0.2×V <sub>DD</sub> | V     |
| Sleep Input Current                       | I <sub>IN</sub>      | V <sub>IN</sub> = 3.0 V                                                | -                   | 1.0  | 5                   | μA    |
| Reverse Sleep Current                     | I <sub>RIN</sub>     | $V_{RIN} = -4.2 V$                                                     | -                   | -    | -10                 | mA    |
| Restart Delay <sup>4</sup>                | t <sub>RS</sub>      |                                                                        | -                   | 120  | -                   | ms    |
| Hall Chopping Settling Time               | t <sub>S(CHOP)</sub> |                                                                        | -                   | 80   | -                   | μS    |
|                                           | B <sub>OP</sub>      |                                                                        | -                   | 35   | 75                  | G     |
| Magnetic Switchpoints <sup>2</sup>        | B <sub>RP</sub>      |                                                                        | -75                 | -35  | -                   | G     |
|                                           | B <sub>HYS</sub>     |                                                                        | -                   | 70   | -                   | G     |
|                                           | V <sub>OUT1</sub>    | B < B <sub>RP</sub>                                                    | -                   | LOW  | -                   | V     |
| Output Delerity                           |                      | B > B <sub>OP</sub>                                                    | -                   | HIGH | _                   | V     |
| Output Polarity                           |                      | B < B <sub>RP</sub>                                                    | -                   | HIGH | -                   | V     |
|                                           | V <sub>OUT2</sub>    | B > B <sub>OP</sub>                                                    | -                   | LOW  | _                   | V     |

#### **OPERATING CHARACTERISTICS** valid over the full $V_{DD}$ and $T_A$ range unless otherwise noted

<sup>1</sup> A bypass capacitor of 0.1 µF is required between VDD and GND for proper device operation through the full specified voltage range.

 $^2$  Extended  $V_{\text{DD}}$  range affects  $\text{R}_{\text{DS(on)}}$  and  $\text{B}_{x^{\text{.}}}$ 

<sup>3</sup> Total On Resistance equals either  $R_{DS(on)}Q1 + R_{DS(on)}Q4$  or  $R_{DS(on)}Q2 + R_{DS(on)}Q3$ .

<sup>4</sup> The Restart Delay is the time the outputs are on or off when the device is attempting a restart.



## **Characteristic Performance**



## **Functional Description**

**Soft Switching** The A1442 device includes a soft-switching algorithm that controls the output switching slew rate for both output pins. As a result the A1442 device is ideal for use in applications requiring low audible switching noise and low EMI interference.

**Sleep Mode** The SLEEP pin accepts an external signal that enables sleep mode. In sleep mode, the current consumption is

reduced to an extremely low level, conserving battery power in portable electronics.

**Antistall Algorithm** If a stall condition occurs, the device will execute an antistall algorithm.

**Device Start-up** The start-up behavior of the device output is determined by the applied magnetic field, as specified in the Operating Characteristics table.



4

# A1442

## **Application Information**

Two typical application circuits are shown in figures 4 and 5. The first application circuit shows the device  $\overline{\text{SLEEP}}$  pin controlled by the user. Figure 5 illustrates an application circuit where the device VDD and  $\overline{\text{SLEEP}}$  pin are connected together.

Note that:

- No external diode is required for reverse battery protection because the protection is fully integrated into the IC.
- Thermal shutdown is integrated also.

A bypass capacitor of 0.1  $\mu$ F is required between VDD and GND for proper device operation through the full specified supply voltage range.



Figure 4. Application circuit showing user-controlled sleep/enable mode, while the A1442 remains powered at all times



Figure 4. Application circuit showing simultaneous user control of power supply and sleep mode.



#### **Power Derating**

The device must be operated below the maximum junction temperature of the device,  $T_{I}(max)$ . Under certain combinations of peak conditions, reliable operation may require derating supplied power or improving the heat dissipation properties of the application. This section presents a procedure for correlating factors affecting operating T<sub>I</sub>. (Thermal data is also available on the Allegro MicroSystems Web site.) The package thermal resistance,  $R_{\theta JA}$ , is a figure of merit summarizing the ability of the application and the device to dissipate heat from the junction (die), through all paths to the ambient air. Its primary component is the effective thermal conductivity, K, of the printed circuit board, including adjacent devices and traces. Radiation from the die through the device case,  $R_{\theta JC}$ , is relatively small component of  $R_{\theta JA}$ . Ambient air temperature, TA, and air motion are significant external factors, damped by overmolding. The effect of varying power levels (power dissipation, PD) can be estimated. The following formulas represent the fundamental relationships used to estimate  $T_I$  at given levels of  $P_D$ .

Given:

ł

$$P_{\rm D} = V_{\rm IN} \times I_{\rm IN} \,, \tag{1}$$

$$\Delta T = P_{\rm D} \times R_{\rm \theta JA} \quad \text{, and} \tag{2}$$

$$T_{\rm J} = T_{\rm A} + \Delta T \tag{3}$$

For a load of 30  $\Omega$ , given common conditions such as:  $T_A = 25^{\circ}C$ ,  $V_{DD} = 3 V$ ,  $I_{DD} = 83 mA$ ,  $V_L = 2.43 V$ ,  $I_L = 81 mA$  and  $R_{\theta JA} = 250 °C/W$ , then:

$$P_{\rm D} = V_{\rm DD} \times I_{\rm DD} - V_{\rm L}I_{\rm L}$$
  
= 3 V × 83 mA - 2.43 V × 81 mA = 52.17 mW ,  
$$\Delta T = P_{\rm D} \times R_{\rm 0JA}$$
  
= 52.17 mW × 250 °C/W = 13°C , and  
$$T_{\rm J} = T_{\rm A} + \Delta T = 25^{\circ}\text{C} + 13^{\circ}\text{C} = 38^{\circ}\text{C}$$

A worst-case estimate,  $P_D(max)$ , represents the maximum allowable power level, without exceeding  $T_J(max)$ , at a selected  $R_{\theta JA}$ and  $T_A$ .



Figure 4. Typical application showing current paths





#### Package EW, 6 pin MLP/DFN

N = Last two digits of device part number Y = Last digit of year of manufacture W = Week of manufacture

For Reference Only, not for tooling use (refernce DWG-2856; similar to

JEDEC Type 1, MO-229X2BCD) Dimensions in millimeters

Exact case and lead configuration at supplier discretion within limits shown

. 1.10 ±0.10

A Terminal #1 mark area

0.325 +0.055 -0.045

Exposed thermal pad (reference only, terminal #1 identifier appearance at supplier discretion)

Reference land pattern layout (reference IPC7351

SON50P200X200X100-9M); All pads a minimum of 0.20 mm from all adjacent pads; adjust as necessary to meet application process requirements and PCB layout tolerances; when mounting on a multilayer PCB, thermal vias at the exposed thermal pad land can improve thermal dissipation (reference EIA/JEDEC Standard JESD51-5) Coplanarity includes exposed thermal pad and terminals

Active Area Depth 0.15 mm REF

- Hall Element (not to scale)
- $\underline{\bigcirc}$  Branding scale and appearance at supplier discretion



#### **Revision History**

| Revision | Revision Date    | Description of Revision |
|----------|------------------|-------------------------|
| Rev. 2   | October 26, 2011 | Update Selection Guide  |
|          |                  |                         |

Copyright ©2006-2011, Allegro MicroSystems, Inc.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the performance, reliability, or manufacturability of its products. Before placing an order, the user is cautioned to verify that the information being relied upon is current.

Allegro's products are not to be used in life support devices or systems, if a failure of an Allegro product can reasonably be expected to cause the failure of that life support device or system, or to affect the safety or effectiveness of that device or system.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringement of patents or other rights of third parties which may result from its use.

For the latest version of this document, visit our website:

www.allegromicro.com

