

# **L7987L**

**Datasheet** - **production data**

## 61 V, 2 A asynchronous step-down switching regulator with adjustable current limitation



### **Features**

- 2 A DC output current
- 4.5 V to 61 V operating input voltage
- $R_{DS,ON}$  = 300 mΩ typ.
- Adjustable  $f_{SW}$  (250 kHz 1.5 MHz)
- Low IQ-SHD (11  $\mu$ A typ. from  $V_{IN}$ )
- Low IQ (1 mA typ.  $V_{IN}$  24 V  $V_{OUT}$  3.3 V)
- Output voltage adjustable from 0.8 V to  $V_{IN}$
- Synchronization
- Adjustable soft-start time
- Adjustable current limitation
- Advanced bootstrap capacitor management for LDO operation
- V<sub>BIAS</sub> improves efficiency at light load
- PGOOD open collector output
- Output voltage sequencing
- Digital frequency foldback in short-circuit
- Peak current foldback in short-circuit
- Auto-recovery thermal shutdown

### **Applications**

- Designed for 24 V bus
- Fail safe tolerant systems
- Programmable logic controllers (PLCs)

### **Description**

The L7987L device is a step-down monolithic switching regulator able to deliver up to 2 A DC. The output voltage adjustability ranges from 0.8 V to almost  $V_{IN}$ . The embedded switchover feature on the  $V<sub>BIAS</sub>$  pin maximizes the efficiency at light load. The adjustable current limitation, designed to select the inductor RMS current accordingly with the nominal output current, and the high switching frequency capability make the size of the application compact. Pulse-by-pulse current sensing with digital frequency foldback implements an effective constant current protection over the different application conditions. The peak current foldback decreases the stress of the power components in heavy short-circuit condition. The PGOOD open collector output can also implement output voltage sequencing during the power-up phase. Multiple devices can be synchronized sharing the SYNCH pin to prevent beating noise in low noise applications like sensors with A/D conversion.









# **1 Application schematic and block diagram**



**Figure 1. Application schematic**

<span id="page-3-0"></span>

ST

# <span id="page-4-0"></span>**2 Pin settings**

### <span id="page-4-1"></span>**2.1 Pin connection**







# <span id="page-5-0"></span>**2.2 Pin description**



#### **Table 1. Pin description**



### <span id="page-6-0"></span>**2.3 Maximum ratings**

| Symbol                  | <b>Description</b>                   | Min.   | Max.           | Unit              |  |  |  |
|-------------------------|--------------------------------------|--------|----------------|-------------------|--|--|--|
| $V_{\text{IN}}$         |                                      | $-0.3$ | 61             | V                 |  |  |  |
| $V_{CC}$                |                                      | $-0.3$ | 61             | V                 |  |  |  |
|                         | $V_{\text{BOOT}}$ - GND              | $-0.3$ | 65             | V                 |  |  |  |
| <b>BOOT</b>             | $V_{BOOT} - V_{LX}$                  | $-0.3$ | $\overline{4}$ | V                 |  |  |  |
| <b>V<sub>BIAS</sub></b> |                                      | $-0.3$ | $V_{\rm CC}$   | V                 |  |  |  |
| EN                      |                                      | $-0.3$ | $V_{CC}$       | V                 |  |  |  |
| <b>PGOOD</b>            |                                      | $-0.3$ | $V_{CC}$       | V                 |  |  |  |
| LX.                     |                                      | $-0.3$ | $V_{IN}$ + 0.3 | V                 |  |  |  |
| <b>SYNCH</b>            |                                      | $-0.3$ | 5.5            | V                 |  |  |  |
| SS                      |                                      | $-0.3$ | 3.6            | V                 |  |  |  |
| <b>FSW</b>              |                                      | $-0.3$ | 3.6            | V                 |  |  |  |
| COMP                    |                                      | $-0.3$ | 3.6            | V                 |  |  |  |
| $I_{LIM}$               |                                      | $-0.3$ | 3.6            | V                 |  |  |  |
| <b>FB</b>               |                                      | $-0.3$ | 3.6            | V                 |  |  |  |
| $T_{\rm J}$             | Operating temperature range          | $-40$  | 150            | $^{\circ}{\rm C}$ |  |  |  |
| $T_{STG}$               | Storage temperature range            | $-65$  | 150            | $^{\circ}{\rm C}$ |  |  |  |
| $T_{LEAD}$              | Lead temperature (soldering 10 sec.) |        | 260            | $^{\circ}{\rm C}$ |  |  |  |
| $I_{HS}$                | High-side RMS current                |        | $\overline{2}$ | Α                 |  |  |  |

**Table 2. Absolute maximum ratings**

### <span id="page-6-1"></span>**2.4 Thermal data**

#### **Table 3. Thermal data**



## <span id="page-6-2"></span>**2.5 ESD protection**

#### **Table 4. ESD protection**





# <span id="page-7-0"></span>**3 Electrical characteristics**

All the population tested at T $_{\rm J}$  = 25 °C, V<sub>IN</sub> = V<sub>CC</sub> = 24 V and V<sub>EN</sub> = 3 V unless otherwise specified.

<span id="page-7-1"></span>

#### **Table 5. Electrical characteristics**





#### **Table 5. Electrical characteristics (continued)**



#### **Electrical characteristics L7987L**





<span id="page-9-2"></span><span id="page-9-1"></span><span id="page-9-0"></span>1. Specifications referred to T<sub>J</sub> from -40 to +125 °C. Specifications in the -40 to +125 °C temperature range are assured by<br>design, characterization and statistical correlation.

2. Parameter tested in static condition during testing phase. Parameter value may change over dynamic application condition.

3. Not tested in production.



### <span id="page-10-0"></span>**4 Functional description**

The L7987L device is based on a voltage mode, constant frequency control loop. The output voltage VOUT, sensed by the feedback pin (FB), is compared to an internal reference (0.8 V) providing an error signal on the COMP pin. The COMP voltage level is then compared to a fixed frequency sawtooth ramp, which finally [controls the on- an](#page-3-0)d off-time of the power switch.

The main internal blocks are shown in the block diagram in *Figure 2 on page 4* and can be summarized as follow.

- The fully integrated oscillator that provides the sawtooth ramp to modulate the duty cycle and the synchronization signal. Its switching frequency can be adjusted by an external resistor. The input voltage feed-forward is implemented.
- The soft-start circuitry to limit inrush current during the start-up phase.
- The voltage mode error amplifier.
- The pulse width modulator and the relative logic circuitry necessary to drive the internal power switch.
- The high-side driver for embedded N-channel power MOSFET switch and bootstrap circuitry. A dedicated high resistance low-side MOSFET, for anti-boot discharge management purposes, is also present.
- The peak current limit sensing block, with programmable threshold, to handle overload and short-circuit conditions including current foldback and a thermal shutdown block, to prevent thermal runaway.
- The voltage regulator and internal reference, to supply the internal circuitry and provide a fixed internal reference. The switchover function from VCC to VBIAS can be implemented for higher efficiency. This block also implements a voltage monitor circuitry (UVLO) that checks the input and internal voltages.
- The output voltage monitor circuitry which releases the PGOOD signal if the sensed output voltage is above 87% of the target value.

### <span id="page-10-1"></span>**4.1 [Oscill](#page-10-2)ator and synchronization**

<span id="page-10-2"></span>*Figure 4* shows the block diagram of the oscillator circuit. The internal oscillator provides a constant frequency clock, whose frequency depends on the resistor externally connected between the FSW pin and ground.



#### **Figure 4. Oscillator and synchronization**



If the FSW pin is left floa[ting, the](#page-11-0) programmed frequency is 250 kHz (typ.); if the FSW pin is connected to an external resistor the programmed switching frequency can be increased up to 1.5 MHz, as shown in *Figure 5*. The required  $R_{FSW}$  value (expressed in  $k\Omega$ ) is estimated by *Equation 1*:

#### <span id="page-11-0"></span>**Equation 1**

$$
F_{SW} = 250kHz + \frac{12500}{R_{FSW}}
$$



**Figure 5. Switching frequency programmability**

To improve the line transient performance, keeping the [PWM ga](#page-13-0)in constant versus the input voltage, the input voltage feed-forward is implemented by changing the slope of the sawtooth ramp, according to the input voltage change (*Figure 6* a).

The slope of the sawtooth also changes if the oscillator frequency is programmed by the external resistor. In this way a frequency feed-forward is implemented (*Figure 6* b) in order to keep the PWM modulator gain constant versus the switching frequency.

On the SYNCH pin the synchronization signal is generated. This signal has a phase shift of 180° with respect to the clock. This delay is useful when two devices are synchronized connecting the SYNCH pins together. When SYNCH pins are connected, the device with a higher oscillator frequency works as master, so the slave device switches at the frequency of the master but with a delay of half a period. This helps reducing the RMS current flowing through the input capacitor. Up to five L7987Ls can be connected to the same SYNCH pin; however, the clock phase shift from master switching frequency to slaves input clock is 180°.

The L7987L device can be synchronized to work at a higher fre[quency, in](#page-13-0) the range 250 kHz - 1500 kHz, providing an external clock signal on the SYNCH pin. The synchronization changes the sawtooth amplitude, also affecting the PWM gain (*Figure 6* c). This change must be taken into account when the loop stability is studied. In order to minimize the change of PWM gain, the free running frequency should be set (with a resistor on the FSW pin) only slightly lower than the external clock frequency.



This pre-adjusting of the slave IC switching frequency keeps the truncation of the ramp sawtooth negligible.

In case two or more (up to five) L7987L SYNCH pins are tied together, the L7987L IC with higher programmed switching frequency is typically the master device; however, the SYNCH circuit is also able to synchronize with a slightly lower external frequency, so the frequency pre-adjustment with the same resistor on the FSW pin, as suggested above, is required for a proper operation.





<span id="page-13-0"></span>



### <span id="page-14-0"></span>**4.2 Soft-start**

The soft-start is essential to assure a correct and safe startup of the step-down converter. It avoids inrush current surge and makes the output voltage increase monotonically.

The soft-start is performed by charging an external capacitor, connected between the SS pin and ground, with a constant current (5  $\mu$ A typ.). The SS voltage is used as reference of the switching regulator and the output voltage of the converter tracks the ramp of the SS voltage. When the SS pin voltage reaches 0.8 V level, the error amplifier switches to the internal  $0.8$  V  $\pm$  1% reference to regulate the output voltage.





During the soft-start period the current limit is set to the nominal value.

The dV<sub>SS</sub>/dt slope is programmed in agreement with *Equation 2*:

#### **Equation 2**

$$
C_{SS} = \frac{I_{SS} \bullet T_{SS}}{V_{REF}} = \frac{5 \mu A \bullet T_{SS}}{0.8 V}
$$

Before starting the  $C_{SS}$  capacitor charge, the soft-start circuitry turns-on the discharge switch shown in *Figure 7* for T<sub>SSDISCH</sub> minimum time, in order to completely discharge the  $C_{SS}$  capacitor.

As a consequence, the maximum value for the soft-start capacitor, which assures an almost complete discharge in case of EN signal toggle, is provided by:

#### **Equation 3**

$$
C_{SS-MAX} \leq \frac{T_{SSDISCH}}{5 \cdot R_{SSDISCH}} \cong 270 nF
$$

given  $T_{SSDISCH}$  = 530  $\mu$ s and  $R_{SSDISCH}$  = 380  $\Omega$  typical values.



The enable feature allows to put the device into standby mode. With the EN pin lower than the device OFF level the device is disabled and the power consumption is reduced to less than 11  $\mu$ A (typ.). With the EN pin higher than the device ON level the device is enabled. If the EN pin is left floating, an internal pull-down current ensures that the voltage at the pin reaches the inhibit threshold and the device is disabled. The pin is also VCC compatible.

### <span id="page-15-0"></span>**4.3 Error amplifier and light-load management**

The error amplifier (E/A) provides the error signal to be compared with the sawtooth to perform the pulse width modulation. Its non inverting input is internally connected to a 0.8 V voltage reference and its inverting input (FB) and output (COMP) are externally available for feedback and frequency compensation. In this device the error amplifi[er is a v](#page-15-1)oltage mode operational amplifier, therefore, with high DC gain and low output impedance.

<span id="page-15-1"></span>The uncompensated error amplifier characteristics are summarized in *Table 6*.

| <b>Parameters</b>              | <b>Value</b>                  |
|--------------------------------|-------------------------------|
| Low frequency gain (A0)        | 100dB                         |
| <b>GBWP</b>                    | 23 MHz                        |
| Output voltage swing           | 0 to 3.5 $V$                  |
| Source/sink current capability | $2 \text{ mA} / 5 \text{ mA}$ |

**Table 6. Error amplifier characteristics**

In continuous conduction working mode (CCM), the transfer function of the power section has two poles due to the LC filter and one zero due to the ESR of the output capacitor. Different kinds of compensation networks can be used depending on the ESR value of the output capacitor.

If the zero introduced by th[e output capacitor helps](#page-22-0) to compensate the double pole of the LC filter, a type II compensation network can be used. Otherwise, a type III compensation network must be used (see *Section 5.4 on page 23* for details on the compensation network design).

In case of light load (i.e.: if the output current is lower than the half of the inductor current ripple) the L7987L device enters pulse-skipping working mode. The HS MOS is kept off if the COMP level is below 200 mV (typ.); when this bottom level is reached the integrated switch is turned on until the inductor current reaches  $I_{SKIP}$  value. So, in discontinuous conduction working mode (DCM), the HS MOS on-time is only related to the time necessary to charge the inductor up to  $I_{SKP}$  level. Due to current sensing comparator delay, the actual inductor charge current is slightly impacted by  $V_{IN}$  and inductance level.

In order to let the bootstrap capacitor recharge, in case of extremely light load the L7987L is able to pull-down the LX net through an integrated small LS MOS. In this way the bootstrap recharge current can flow from  $V_{IN}$  through  $C_{BOOT}$ , LX and the LS MOS.

This mechanism is activated if the HS MOS has been kept turned-off for more than 3 ms (typ.).



### <span id="page-16-0"></span>**4.4 Low VIN operation**

In normal operation (i.e.: VOUT programmed lower than input voltage) when the HS MOS is turned off, a minimum off time  $(T_{\text{OFEMIN}})$  interval is performed.

In case the input voltage falls close or below the programmed output voltage (low dropout, LDO) the L7987L control loop is able to keep the boot capacitor properly charged by limiting the HS MOS on time to  $T_{OMMAX}$ . When this limit is reached the HS MOS is turned-off and a pull-down resistor between LX and GND is turned on until one of the following conditions is met:

- A negative current limit (300 mA typ.) is reached
- A timeout (1  $\mu$ s typ.) is reached.

So doing the L7987L device is able to work in low dropout operation, due to the advanced boot capacitor management.

### <span id="page-16-1"></span>**4.5 Overcurrent protection**

The L7987L device implements an overcurrent protection by sensing the current flowing through the power MOSFET. Due to the noise created by the switching activity of the power MOSFET, the current sensing circuitry is disabled during the initial phase of the conduction time. This avoids an erroneous detection of a fault condition. This interval is generally known as "masking time" or "blanking time". The masking time is about 120 ns.

If the overcurrent limit is reached, the power MOSFET is turned off implementing pulse-bypulse overcurrent protection. In the overcurrent condition, the device can skip turn-on pulses in order to keep the inductor current constant and equal to the current limit, assuming only a slight drift due to input and output voltage variation.

If, at the end of the "masking time", the current is higher than the overcurrent threshold, the power MOSFET is turned off and one pulse is skipped. If, at the following switching on, when the "mas[king time"](#page-17-0) ends, the current is still higher than the overcurrent threshold, the device skips two pulses. This mechanism is repeated and the device can skip up to seven pulses (refer to *Figure 8*).

If at the end of the "masking time" the current is lower than the overcurrent threshold, the number of skipped cycles is decreased by one unit.

As a consequence, the overcurrent/short-circuit protection acts by switching off the power MOSFET and reducing the switching frequency down to one eighth of the default switching frequency, in order to keep constant the output current close to the current limit.



<span id="page-17-0"></span>

**Figure 8. OCP and frequency scaling**

If the sensed output voltage, monitored through FB pin, falls below the  $V_{FOLD}$  threshold (400 mV typ.) the peak current limit threshold is reduced to 1/3 of the nominal value. This additional feature helps to reduce the IC stress in case of output short-circuit. As soon as the FB pin increases above the  $V_{FOLD}$  threshold, the full peak current limit threshold is restored. This foldback protection is disabled during the soft-start.

This kind of overcurrent protection is effective if the inductor can be completely discharged during HS MOS turn-off time, in order to avoid the inductor current to run away. In case of output short-circuit the maximum switching frequency can be computed by *Equation 4*.

#### **Equation 4**

$$
F_{SW, MAX} \leq \frac{8 \cdot (V_F + R_{DCR} \cdot I_{LIM})}{V_{IN} - (R_{ON} + R_{DCR}) \cdot I_{LIM}} \cdot \frac{1}{T_{ON, MIN}}
$$

Assuming V<sub>F</sub> = 0.6 V the freewheeling diode direct voltage, R<sub>DCR</sub> = 70 mΩ the inductor parasitic resistance,  $I_{LIM}$  = I<sub>PK</sub> = 0.9 A the peak current limit during foldback protection,  $R_{ON}$  = 0.30  $\Omega$  the HS MOS resistance and  $T_{ON,MIN}$  = 120 ns the minimum HS MOS on duration, the maximum FSW frequency which avoids the inductor current run away in case of output short-circuit and  $V_{IN}$  = 61 V is 728 kHz.

If the programmed switching frequency is higher than the above computed limit, an estimation of the inductor current in case of output short-circuit fault is provided by *Equation 5*:

#### **Equation 5**

$$
I_{LIM} = \frac{F_{SW} \cdot T_{ON} \cdot V_{IN} - 8 \cdot V_F}{8 \cdot R_{DCR} + F_{SW} \cdot T_{ON, MIN} \cdot (R_{ON} + R_{DCR})}
$$



The peak current limit threshold ( $I_{LIM}$ ) can be programmed in the range 0.85 A - 3.0 A by selecting the proper R<sub>ILIM</sub> resistor, as suggested in *Equation 6*:

#### **Equation 6**

$$
R_{ILIM} = 27k\Omega \bullet \frac{3A}{I_{LIM}}
$$

<span id="page-18-1"></span>In any case, the maximum high-side MOS RMS current must not be allowed to exceed the value shown in *Table 2 on page 7*.





The minimum programmed current limit can't be lower than  $I_{SKIP} = 0.5$  A (typical), also in case of foldback detection.

### <span id="page-18-0"></span>**4.6 Overtemperature protection**

It is recommended that the device never exceeds the maximum allowable junction temperature. This temperature increase is mainly caused by the total power dissipated from the integrated power MOSFET.

To avoid any damage to the device when reaching high temperature, the L7987L device implements a thermal shutdown feature: when the junction temperature reaches 170 °C (typ.) the device turns off the power MOSFET and shuts down.

When the junction temperature drops to 155 °C (typ.), the device restarts with a new softstart sequence.



# <span id="page-19-0"></span>**5 Application information**

### <span id="page-19-1"></span>**5.1 Input capacitor selection**

The input capacitor must be rated for the maximum input operating voltage and the maximum RMS input current.

Since the step-down converters input current is a sequence of pulses from 0 A to  $I_{\text{OUT}}$ , the input capacitor must absorb the equivalent RMS current which can be up to the load current divided by two (worst case, with duty cycle of 50%). For this reason, the quality of these capacitors must be very high to minimize the power dissipation generated by the internal ESR, thereby improving system reliability and efficiency.

The RMS input current (flowing through the input capacitor) is roughly estimated by:

#### **Equation 7**

$$
I_{\text{CIN, RMS}} \cong I_{\text{OUT}} \bullet \sqrt{\text{D} \bullet (1-\text{D})}
$$

Actual DC/DC conversion duty cycle,  $D = V_{OUT}/V_{IN}$ , is influenced by a few parameters:

#### **Equation 8**

$$
D_{MAX} = \frac{V_{OUT} + V_F}{V_{IN, MIN} - V_{SW, MAX}}
$$

$$
D_{MIN} = \frac{V_{OUT} + V_F}{V_{IN, MAX} - V_{SW, MIN}}
$$

where  $\mathit{V}_{\mathit{F}}$  is the freewheeling diode forward voltage and  $\mathsf{V}_{\mathsf{SW}}$  the voltage drop across the internal high-side MOSFET. Considering the range  $D_{MIN}$  to  $D_{MAX}$  it is possible to determine the maximum I<sub>CIN,RMS</sub> flowing through the input capacitor.

The input capacitor value must be dimensioned to safely handle the input RMS current and to limit the VIN and VCC ramp-up slew-rate to  $0.5$  V/ $\mu$ s maximum, in order to avoid the device active ESD protections turn-on.

Different capacitors can be considered:

**Electrolytic capacitors**

These are the most commonly used due to their low cost and wide range of operative voltage. The only drawback is that, considering ripple current rating requirements, they are physically larger than other capacitors.

**Ceramic capacitors**

If available for the required value and voltage rating, these capacitors usually have a higher RMS current rating for a given physical dimension (due to the very low ESR). The drawback is their high cost.

#### **Tantalum capacitors**

Small, good quality tantalum capacitors with very low ESR are becoming more available. However, they can occasionally burn if subjected to very high current, for example when they are connected to the power supply.



The amount of the input voltage ripple can be roughly overestimated by *Equation 9*.

#### **Equation 9**

$$
V_{IN, PP} = \frac{D \cdot (1 - D) \cdot I_{OUT}}{C_{IN} \cdot F_{SW}} + R_{ES, IN} \cdot I_{OUT}
$$

In case of MLCC ceramic input capacitors, the equivalent series resistance  $(R_{FS\,IN})$  is negligible.

In addition to the above considerations, a ceramic capacitor with an appropriate voltage rating and with a value 1  $\mu$ F or higher should always be placed across VIN and power ground and across VCC and the IC GND pins, as close as possible to the L7987L device. This solution is necessary for spike filtering purposes.

### <span id="page-20-0"></span>**5.2 Output capacitor selection**

The output capacitor is very important in order to satisfy the output voltage ripple requirement. Using a small inductor value is useful to reduce the size of the choke but increases the current ripple. So, to reduce the output voltage ripple, a low ESR capacitor is required. Nevertheless, the ESR of the output capacitor introduces a zero in the open loop gain, which helps to increase the phase margin of the system. If the zero goes to very high frequency, typical drawback in case of ceramic output capacitor application, a type III compensation network must be designed.

The current in the output capacitor has a triangular waveform which generates a voltage ripple across it. This ripple is due to the capacitive component (charge and discharge of the output capacitor) and the resistive component (due to the voltage drop across its ESR). So the output capacitor must be selected in order to have a voltage ripple compliant with the application requirements.

The amount of the voltage ripple can be estimated starting from the current ripple obtained by the inductor selection. Assuming  $\Delta\mathsf{l}_\mathsf{L}$  the inductor current ripple, the output voltage ripple is roughly overestimated by *Equation 10*.

#### **Equation 10**

$$
\Delta V_{OUT, PP} \cong \Delta I_L \bullet R_{ES, OUT} + \frac{\Delta I_L}{8 \bullet F_{SW} \bullet C_{OUT}}
$$

Usually the resistive component of the ripple is much higher than the capacitive one, if the output capacitor adopted is not a multi-layer ceramic capacitor (MLCC) with very low ESR value.

The output capacitor is important also for loop stability: it fixes the double LC filter pole and the zero due to its ESR.

The output capacitor is also the key component that provides the current to the load during a load transient which exceeds the system bandwidth. So, if the high slew rate load transient is required by the application, the output capacitor must be designed in order to sustain the load transient or absorbs the energy stored in the inductor until the converter reacts.

In fact, even if the controller detects immediately the load variation and sets the duty cycle at 100% or 0%, the output current slope is limited by the inductor value, the input and output voltage.



The output voltage has a drop or overshoot that depends on the ESR and capacitive charge/discharge, as roughly estimated in *Equation 11*:

#### **Equation 11**

$$
\Delta V_{\text{OUT}-LT} \cong \Delta I_{\text{OUT}} \bullet R_{\text{ES,OUT}} + \Delta I_{\text{OUT}} \bullet \frac{L \bullet \Delta I_{\text{OUT}}}{2 \bullet C_{\text{OUT}} \bullet \Delta V_{\text{L}}}
$$

where  $\varDelta V_L$  is the voltage applied to the inductor during the load appliance or load release.

#### **Equation 12**

$$
\Delta V_L = \begin{cases} D_{MAX} \bullet (V_{IN} - V_{OUT}) \\ V_{OUT} \end{cases}
$$

MLCC capacitors have typically low ESR to minimize the ripple but also have low capacitance that does not minimize the voltage deviation during dynamic load variations. Electrolytic capacitors, on the other hand, have a large capacitance which minimizes voltage deviation during load transients whereas they do not show the same ESR values as the MLCCs, resulting then in higher ripple voltages.

A mix between an electrolytic and MLCC capacitor can be used to minimize ripple as well as reducing voltage deviation in dynamic mode.

The high bandwidth error amplifier of the L7987L and external compensation feature let design a wide range of output filter configurations (including all MLCC solutions) and perform fast transient response.

### <span id="page-21-0"></span>**5.3 Inductor selection**

The inductance value fixes the current ripple flowing through the output capacitor. So the minimum inductance value, in order to have the expected current ripple, must be selected. The rule to fix the current ripple value is to have a ripple at 20% - 40% of the output current. In the continuous conduction mode (CCM), the required inductance value can be calculated by *Equation 13*:

#### **Equation 13**

$$
L = \frac{V_{OUT} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}{\Delta L_L \cdot F_{SW}}
$$

In order to guarantee a maximum current ripple in every condition, *Equation 13* must be evaluated in case of maximum input voltage, assuming  $V_{\text{OUT}}$  fixed.

Increasing the value of the inductance help to reduce the current ripple but, at the same time, strongly impacts the converter response time to a dynamic load change. The response time is the time required by the inductor to change its current from the initial to the final value. Until the inductor has finished its charging (or discharging) time, the output current is supplied (or recovered) by the output capacitors.

Further, if the compensation network is properly designed, during a load variation the device is able to properly change the duty cycle so improving the control loop transient response. When this condition is reached the response time is only limited by the time required to change the inductor current, basically by  $V_{IN}$ ,  $V_{OUT}$  and L.

Minimizing the response time, at the end, can help to decrease the output filter total cost and to reduce the application area.



### <span id="page-22-0"></span>**5.4 Compensation network**

<span id="page-22-1"></span>The compensation network must assure stability and good dynamic performance. The loop of the L7987L device is based on the voltage mode control. The error amplifier is an operational amplifier with high bandwidth. So, by selecting the compensation network the E/A is considered as ideal, that is, its bandwidth is much larger than the system one.



**Figure 10. Switching regulator control loop simplified model**

The transfer function of the PWM modulator, from the error amplifier output (COMP pin) to the LX pin results in an almost constant gain, due to the voltage feed-forward which generates a sawtooth with amplitude  $V_S$  directly proportional to the input voltage:

#### **Equation 14**

$$
G_{PWO} = \frac{V_{1N}}{V_S} = \frac{1}{k_{FF}} = 30
$$

The synchronization of the device with an external clock provided through the SYNCH pin can modify the PWM modulator gain (see *Section 4.1 on page 11* to understand how this gain changes and how to keep it constant in spite of the external synchronization).



The transfer function of the power section (i.e.: the L-C<sub>O</sub> filters and the output load) is the ratio of the parallel of C<sub>O</sub> and R<sub>O</sub> and the sum of L and the parallel of C<sub>O</sub> and R<sub>O</sub>, including L and  $C_O$  parasitics:

#### **Equation 15**

$$
G_{LC} \triangleleft \frac{R_o \oplus \left(R_{ES} + \frac{1}{sC_o}\right)}{R_o \oplus \left(R_{ES} + \frac{1}{sC_o}\right) + sL + R_{DC}} = \frac{R_o \cdot (1 + sC_oR_{ES})}{s^2 LC_o \cdot (R_o + R_{ES}) + s \cdot (L + C_oR_oR_{DC} + C_oR_{ES}R_{DC} + C_oR_{ES}R_o) + R_{DC} + R_o}
$$

given L,  $R_{DC}$ ,  $C_{O}$ ,  $R_{ES}$  and  $R_{O}$  the parameters shown in *Figure 10*. The power section transfer function can be rewritten as follows:

#### **Equation 16**

$$
G_{LC}(s) = G_{LCO} \cdot \frac{1 + \frac{s}{2\pi \cdot f_{ZESR}}}{1 + \frac{s}{2\pi \cdot Q \cdot f_{LC}} + (\frac{s}{2\pi \cdot f_{LC}})^2};
$$

$$
G_{LCO} = \frac{R_O}{R_O + R_{DC}} \approx 1
$$

**Equation 17**

$$
f_{\text{ZESR}} = \frac{1}{2\pi \cdot C_{\text{O}}R_{\text{ES}}};
$$
\n
$$
f_{\text{LC}} = \frac{1}{2\pi \sqrt{LC_{\text{O}}}\sqrt{\frac{R_{\text{O}} + R_{\text{ES}}}{R_{\text{O}} + R_{\text{DC}}}}} \approx \frac{1}{2\pi \sqrt{LC_{\text{O}}}\sqrt{\frac{R_{\text{O}} + R_{\text{ES}}}{R_{\text{O}}}}}
$$

#### **Equation 18**

$$
Q = \frac{\sqrt{LC_O} \cdot \sqrt{R_O + R_{DC}} \cdot \sqrt{R_O + R_{ES}}}{L + C_O \cdot (R_O R_{DC} + R_O R_{ES} + R_{ES} R_{DC})} \cong \frac{\sqrt{LC_O} \cdot \sqrt{R_O \cdot (R_O + R_{ES})}}{L + C_O R_O R_{ES}}
$$

with the assumption that the inductor parasitic resistance,  $R_{DC}$ , is negligible compared to  $R<sub>O</sub>$ . The closed loop gain is then given by:

#### **Equation 19**

$$
\text{G}_{\text{LOOP}}(\text{s}) = \text{G}_{\text{LC}}(\text{s}) \bullet \text{G}_{\text{PWO}}(\text{s}) \bullet \text{G}_{\text{COMP}}(\text{s})
$$

A[s noted in](#page-24-0) *Section [5.2 on page 21](#page-26-0)*, two different kinds of network can compensate the loop, depending on the value of  $f_{ZESR}$ , lower or higher than the regulator required bandwidth.

In *Section 5.4.1* and *Section 5.4.2* the guidelines to select the type II and type III compensation network are illustrated.



#### <span id="page-24-0"></span>**5.4.1 Type II compensation network**

If the equivalent series resistance  $(R_{ES})$  of the output capacitor introduces a zero with a frequency lower than the desired bandwidth (that is:  $2\pi \bullet R_{ES} \bullet C_O > 1$  / BW), this zero helps stabilize the loop. Electrolytic capacitors show non-negligible ESR ( $>$  30 m $\Omega$  typically), so with this kind of output capacitor the type II network combined with the zero of the ESR allows to stabilize the loop.





The type II compensation network transfer function, from  $V_{OUT}$  to COMP, is computed in *Equation 20*.

#### **Equation 20**

$$
G_{COMPH}(s) = -\frac{Z_F(s)}{R_U} = -\frac{1}{R_U} \cdot \frac{1 + sC_F R_F}{s \cdot (C_F + C_P) \cdot (1 + sC_F \oplus C_P R_F)} = -\frac{1 + \frac{s}{2\pi \cdot f_{Z1}}}{\frac{s}{2\pi \cdot f_{P0}} \cdot (1 + \frac{s}{2\pi \cdot f_{P1}})}
$$

#### **Equation 21**

$$
f_{Z1} = \frac{1}{2\pi \cdot C_F \cdot R_F}; \quad f_{P0} = \frac{1}{2\pi \cdot (C_F + C_P) \cdot R_U}; \quad f_{P1} = \frac{1}{2\pi \cdot C_F \oplus C_P \cdot R_F}
$$

The following suggestions can be followed for a quite common compensation strategy, assuming that  $\rm C_P << C_F$ 

 Starting from *Equation 19*, in case of type II compensation network and electrolytic output capacitors the control loop gain module at s = 2  $\pi$   $\bullet$  F<sub>BW</sub> allows to fix the R<sub>F</sub>/R<sub>U</sub> ratio:

#### **Equation 22**

$$
\left|G_{Loop,II}(s = 2\pi \cdot f_{BW})\right| \approx \frac{1}{k_{FF}} \cdot \frac{\left(f_{LC}\right)^2}{f_{zESR}} \cdot \frac{R_F}{R_U} \cdot \frac{1}{f_{BW}} = 1
$$



After choosing the regulator bandwidth (typically  $\mathsf{F}_\mathsf{BW}$  < 0.2  $\bullet$   $\mathsf{F}_\mathsf{SW}$  ) and a value for  $\mathsf{R}_\mathsf{U},$ usually between 1 k $\Omega$  and 50 k $\Omega$ , in order to achieve  $\mathsf{C}_\mathsf{F}$  and  $\mathsf{C}_\mathsf{P}$  not comparable with parasitic capacitance of the board, the R<sub>F</sub> required value is computed by *Equation 22*.

- Select  $C_F$  in order to place  $F_{Z1}$  below  $F_{LC}$  (typically 0.1  $\bullet$   $F_{LC}$ )
- Select  $C_P$  in order to place  $F_{P1}$  at 0.5  $\bullet$   $F_{SW}$

#### **Equation 23**

$$
C_F = \frac{1}{2\pi \bullet R_F \bullet 0.1 \bullet f_{LC}} ; C_P = \frac{1}{2\pi \bullet R_F \bullet 0.5 \bullet f_{SW}}
$$

The resultant control loop and other transfer functions gain are shown in *Figure 12*.



**Figure 12. Type II compensation - bode plot**



### <span id="page-26-0"></span>**5.4.2 Type III compensation network**

If  $F_{ZESR}$  is higher than the target loop bandwidth, as usually happens if the output filter is based on MLCC ceramic capacitors, a type III compensation network must be designed.





The type III compensation network transfer function, from VOUT to COMP, is computed in *Equation 24*.

#### **Equation 24**

$$
G_{COMPIII}(s) = -\frac{Z_F(s)}{R_U N Z_S(s)} = -1 \cdot \frac{\left(1 + \frac{s}{2\pi \cdot f_{Z1}}\right) \cdot \left(1 + \frac{s}{2\pi \cdot f_{Z2}}\right)}{\frac{s}{2\pi \cdot f_{P0}} \cdot \left(1 + \frac{s}{2\pi \cdot f_{P1}}\right) \cdot \left(1 + \frac{s}{2\pi \cdot f_{P2}}\right)}
$$

In addition to what shown in *Equation 21*, two more singularities are proper of this compensation network:

#### **Equation 25**

$$
f_{Z2} = \frac{1}{2\pi \cdot C_s \cdot (R_U + R_S)};
$$

$$
f_{P2} = \frac{1}{2\pi \cdot C_S R_S}
$$



The following suggestions can be followed for a quite common compensation strategy, assuming that  $\mathsf{C}_{\mathsf{P}} \ll \mathsf{C}_{\mathsf{F}}$  and  $\mathsf{R}_{\mathsf{S}} \ll \mathsf{R}_{\mathsf{U}}$ .

 Starting from *Equation 19 on page 24*, in case of type III compensation network and MLCC ceramic output capacitors the control loop gain module at  $s = 2 \pi \cdot F_{BW}$  allows to fix the R<sub>F</sub>/R<sub>U</sub> ratio:

#### **Equation 26**

$$
\left|G_{LOOP,III}(s=2\pi \cdot f_{BW})\right| \approx \frac{1}{k_{FF}} \cdot \frac{f_{LC}}{f_{BW}} \cdot \frac{R_F}{R_U} = 1
$$

After choosing the regulator bandwidth (typically  $F_{BW}$  < 0.2  $\bullet$   $F_{SW}$ ) and a value for R<sub>U</sub>, usually between 1 k $\Omega$  and 50 k $\Omega$ , in order to achieve  $\mathsf{C}_\mathsf{F}$  and  $\mathsf{C}_\mathsf{P}$  not comparable with parasitic capacitance of the board, the R<sub>F</sub> required value is computed by *Equation 26*.

- Select  $C_F$  in order to place  $F_{Z1}$  below  $F_{LC}$  (typically 0.1  $\bullet$   $F_{LC}$ )
- Select C<sub>P</sub> in order to place  $F_{P1}$  at 0.5  $F_{SW}$

#### **Equation 27**

$$
C_F = \frac{1}{2\pi \cdot R_F \cdot 0.1 \cdot f_{LC}};
$$
  

$$
C_P = \frac{1}{2\pi \cdot R_F \cdot 0.5 \cdot f_{CW}}
$$

$$
C_{\rm P} = \frac{1}{2\pi \cdot R_{\rm F} \cdot 0.5 \cdot f_{\rm SW}}
$$

- Select  $C_S$  in order to place  $F_{Z2}$  at  $F_{LC}$
- Select  $R_S$  in order to place  $F_{P2}$  at 0.5  $\bullet$   $F_{SW}$

#### **Equation 28**

$$
C_{S} = \frac{1}{2\pi \cdot R_{U} \cdot f_{LC}};
$$

$$
R_{S} = \frac{1}{2\pi \cdot C_{S} \cdot 0.5 \cdot f_{SW}}
$$



<span id="page-28-1"></span>The resultant control loop and other transfer functions gain are shown in *Figure 14*.



**Figure 14. Type III compensation - bode plot**

### <span id="page-28-0"></span>**5.5 Thermal considerations**

The thermal design is important to prevent the thermal shutdown of the device if junction temperature goes above 170 °C (typ.). The three different sources of losses within the device are:

 Conduction losses due to the non-negligible RDSON of the power switch; these are equal to:

#### **Equation 29**

$$
P_{HS,ON} = R_{HS,ON} \cdot D \cdot (I_{OUT})^2
$$

where *D* is the duty cycle of the application and the maximum RDSON in the full temperature range is 570 m $\Omega$ . Note that the duty cycle is theoretically given by the ratio between  $V_{\text{OUT}}$  and  $V_{\text{IN}}$ , but actually it is quite higher in order to compensate the losses of the regulator. So the conduction losses increase compared with the ideal case;

Switching losses due to power MOSFET turn ON and OFF; these can be calculated as:

#### **Equation 30**

$$
P_{HS, SW} = V_{IN} \bullet I_{OUT} \bullet \frac{(T_{RISE} + T_{FALL})}{2} \bullet f_{SW} \cong V_{IN} \bullet I_{OUT} \bullet T_{TR} \bullet f_{SW}
$$

where  $T_{RISE}$  and  $T_{FALL}$  are the overlap times of the voltage across the power switch ( $V_{DS}$ ) and the current flowing into it during turn ON and turn OFF phases.



 $T_{TR}$  is the equivalent switching time. For this device the typical value for the equivalent switching time is 20 ns.

Quiescent current losses, calculated as

#### **Equation 31**

 $P_{\text{O}} = V_{\text{IN}} \cdot I_{\text{OOPVIN}} + V_{\text{BIAS}} \cdot I_{\text{OOPVBIAS}}$ 

where *IQOPVIN* and *IQOPVBIAS* ar[e the L7987L quie](#page-7-1)scent current in case of separate bias supply. If the switchover feature is not used, the IC quiescent current is the only one from VIN, IQUIESC, as summarized in *Table 5 on page 8*.

The junction temperature  $\mathsf{T}_\mathsf{J}$  can be calculated as:

#### **Equation 32**

$$
T_J = T_A + R_{th,JA} \cdot P_{TOT}
$$

where  $T_A$  is the ambient temperature and  $P_{TOT}$  is the sum of the power losses just seen.  $R_{th,IA}$  is the equivalent thermal resistance junction to ambient of the device; it can be calculated as the parallel of many paths of heat conduction from the ju[nction to the](#page-29-0) ambient. For this device the path through the exposed pad is the one conducting the largest amount of heat. The R*thJA*, measured on the demonstration board described in *Section 5.6*, is about 40 °C/W for the HTSSOP16 package.

### <span id="page-29-0"></span>**5.6 Layout considerations**

The PCB layout of the switching DC/DC regulators is very important to minimize the noise injected in high impedance nodes and interference generated by the high switching current loops. Two separated ground areas must be considered: the signal ground and the power ground.

In a step-down converter the input loop (including the input capacitor, the power MOSFET and the freewheeling diode) is the most critical one. This is due to the fact that high value pulsed currents are flowing through it. In order to minimize the EMI, this loop must be as short as possible. The input loop, including also the output capacitor, must be referred to the power ground. All the other components are referred to the signal ground.

The feedback pin (FB) connection to the external resistor divider is a high impedance node, so the interference can be minimized by placing the routing of the feedback node as far as possible from the high current paths. To reduce the pick-up noise, the resistor divider must be placed very close to the device.

To filter the high frequency noise, a small bypass capacitor  $(1 \mu F)$  or higher) must be added as close as possible to the input voltage pin of the device for both VIN and VCC pins.

Thanks to the exposed pad of the device, the ground plane helps to reduce the junction to ambient thermal resistance; so a wide ground plane enhances the thermal performance of the converter, allowing high power conversion.

The exposed pad must be connected to the signal G[ND pin. The](#page-30-0) connection to the ground plane must be achieved by taking care of the above mentioned input loop, in order to avoid high current flowing through the signal GND. Refer to *Section 6* for the L7987L layout example.



### <span id="page-30-0"></span>**6 Demonstration board**

In this section the L7987L demonstration board is described. The default settings are:

- Programmed  $V_{\text{OUT}} = 5 \text{ V}$
- Max.  $I_{OUT} = 2 A$
- $F_{SW}$  = 500 kHz
- $V_{BIAS} = V_{OUT}$
- Soft-start 5.3 ms



#### **Figure 15. L7987L demonstration board schematic**

#### **Table 7. L7987L demonstration board component list**





| <b>Reference</b> | Part          | Package        | <b>Note</b>                   | <b>Manufacturer P/N</b>       |
|------------------|---------------|----------------|-------------------------------|-------------------------------|
| R <sub>8</sub>   | 47 k $\Omega$ | 0603           | 1% tolerance                  |                               |
| R <sub>9</sub>   | 27 k $\Omega$ | 0603           | 1% tolerance                  |                               |
| R <sub>11</sub>  | 13 k $\Omega$ | 0603           | 1% tolerance                  |                               |
| L <sub>1</sub>   | $15 \mu H$    | $10 \times 10$ | 3.86 A sat./50 m $\Omega$     | Coilcraft MSS1038-153         |
| D <sub>1</sub>   | STPS2L60      | SMB flat       | 60 V - 2 A Schottky rectifier | STMicroelectronics STPS2L60UF |
| U1               | L7987L        | HTSSOP16       |                               | STMicroelectronics L7987L     |

**Table 7. L7987L demonstration board component list (continued)**

#### **Figure 16. L7987L demonstration board layout (top and bottom)**







## <span id="page-33-1"></span><span id="page-33-0"></span>**7 Application ideas**

### **7.1 Positive buck-boost**

[The L7987](#page-33-2)L device can implement the step-up/down conversion with a positive output voltage.

*Figure 23* shows the complete schematic: one power MOSFET and one Schottky diode are added to the standard buck topology to provide 24 V output voltage, with input voltage from 12 V to 60 V. In this design example, the programmed switching frequency is 570 kHz and the maximum expected load is 0.5 A.

<span id="page-33-2"></span>



In this topology the relationship between input and output voltage is:

#### **Equation 33**

$$
V_{\text{OUT}} = V_{\text{IN}} \cdot \frac{D}{1 - D}
$$

So the duty cycle is given by:

#### **Equation 34**

$$
D = \frac{V_{\text{OUT}}}{V_{\text{OUT}} + V_{\text{IN}}}
$$

The output voltage isn't limited by the maximum operating voltage of the device, because the output voltage is sensed only through the resistor divider. The external power MOSFET m[aximum dr](#page-33-2)ain to source voltage must be higher than the output voltage and also the additional diode, D2, must be rated for the same maximum voltage.

In *Figure 23* a clamping network has been added to limit the Q1 gate to source voltage (C10, R15 and D5) and to speed up Q1 turn-off time (D4).



The current flowing through the internal power MOSFET is transferred to the load only [during the O](#page-34-0)FF time, so according to the maximum allowed L7987L DC switch current (2.0 A), the maximum output current for the buck-boost topology can be calculated from *Equation 35*.

#### <span id="page-34-0"></span>**Equation 35**

$$
I_{SW} = \frac{I_{OUT}}{1-D} < 2A
$$

[where](#page-28-0)  $I_{SW}$  is the average current in the embedded power MOSFET during [the ON time.](#page-28-0)

In addition to these constraints, the thermal considerations summarized in *Section 5.5 on page 29* must also be evaluated.



**Figure 24. Buck-boost PCB layout (top and bottom)**

The transfer function of the power section for buck-boost topology is summarized below:

#### **Equation 36**

$$
G_{LC}(s) = G_0 \cdot \frac{\left(1 + \frac{s}{\omega_z}\right) \cdot \left(1 - \frac{s}{\omega_{RHPZ}}\right)}{1 + \frac{s}{\omega_{LC} \cdot Q} + \frac{s^2}{\omega_{LC}^2}}
$$

With below singularities and parameters:

#### **Equation 37**

$$
\omega_{Z} = \frac{1}{C_{o} \cdot R_{ES}} \quad \omega_{RHPZ} = \frac{R_{o} \cdot (1 - D)^{2}}{D \cdot L} \quad \omega_{LC} = \frac{1 - D}{\sqrt{L \cdot C_{o}}}
$$



#### **Equation 38**

$$
D = \frac{V_O}{V_O + V_{IN}} \quad Q = (1 - D) \cdot R_O \cdot \sqrt{\frac{C_O}{L}} \quad G_0 = \frac{V_O}{D \cdot (1 - D)}
$$

The singularity  $\omega_{\text{RHPZ}} = 2\pi \cdot f_{\text{RHPZ}}$ , computed at the maximum load and minimum input voltage, is the limitation in the loop bandwidth design. Typically the maximum bandwidth,  $f<sub>BW</sub>$ , is designed to be lower than one fourth of the above described singularity, in order to achieve a good phase margin.

[In case](#page-24-0)  $\omega_\mathsf{Z}$  and  $\omega_\mathsf{LC}$  are lower than the target bandwidth, a type II compensation network is enough for loop stabilization, following the compensation strategy described in *Section 5.4.1 on page 25*.

[In case ceramic or very lo](#page-26-0)w ESR electrolytic output capacitors are used,  $\omega_{\mathsf{Z}}$  is typically higher than the target  $f_{BW}$  so a type III compensation network is necessary, as described in *Section 5.4.2 on page 27*.

### <span id="page-35-0"></span>**7.2 Negative buck-boost**

[The L7987](#page-35-1)L device can implement the step-up/down conversion with a negative output voltage.

*Figure 25* shows the schematic to regulate -12 V at the 1 A maximum load, assuming VIN falling in the range 12 V to 48 V. No further external components are added to the standard buck topology.

<span id="page-35-1"></span>

**Figure 25. L7987L - negative (or inverting) buck-boost schematic example**





**Figure 26. Negative (or inverting) buck-boost PCB layout (top and bottom)**

*Equation 33* and *Equation 34* for po[sitive buck-b](#page-33-1)oost can be used to program the output voltage and estimate the working duty cycle, assuming for VOUT a positive voltage. The other considerations summarized in *Section 7.1* are also applied to the inverting buck-boost.

In this topology the device GND is shorted to VOUT, so the resulting voltage stress on the integrated power MOS is the sum of VIN and VOUT. Consequently, the maximum input voltage must be lower than:

#### **Equation 39**

$$
V_{IN} \leq V_{IN,MAX} - \left| V_{OUT} \right|
$$

 $V_{IN,MAX}$  = 61 V is the maximum operating input voltage for the L7987L device, as shown in *Table 5: Electrical characteristics on page 8*.

Therefore, if the output voltage is -12 V, the maximum operating input voltage is close to 49 V, if also the freewheelin[g diode has](#page-33-1) the same reverse voltage rating.

For control loop stability analysis and compensation, the transfer function model and considerations summarized in *Section 7.1* are also applied to this topology.



# <span id="page-37-0"></span>**8 Package information**

In order to meet environmental requirements, ST offers these devic[es in different](http://www.st.com) grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK is an ST trademark.



### <span id="page-38-0"></span>**8.1 HTSSOP16 package information**



**Figure 27. HTSSOP16 package outline**

#### **Table 8. HTSSOP16 package mechanical data**





# <span id="page-39-0"></span>**9 Ordering information**

**Table 9. Order codes**

| Order code | Package  | Packaging     |
|------------|----------|---------------|
| L7987L     | HTSSOP16 | Tube          |
| ∟7987LTR   | HTSSOP16 | Tape and reel |





# <span id="page-40-0"></span>**10 Revision history**







#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to *www.st.com/trademarks*. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics – All rights reserved

