



# **4-20mA, TWO-WIRE TRANSMITTER "Smart" Programmable with Signal Conditioning**

### **FEATURES**

- **COMPLETE TRANSMITTER + RTD LINEARIZATION**
- **TWO-WIRE, 4-20mA OUTPUT**
- **VOLTAGE OUTPUT (0.5V to 4.5V)**
- **ELIMINATES POTENTIOMETERS AND TRIMMING**
- **DIGITALLY CALIBRATED**
- **5V SUB-REGULATOR OUTPUT**
- **SERIAL SPI<sup>™</sup> BUS INTERFACE**
- **SSOP-24 PACKAGE**

# **APPLICATIONS**

- **REMOTE RTD TRANSMITTERS**
- **PRESSURE BRIDGE TRANSMITTERS**
- **STRAIN GAGE TRANSMITTERS**
- **SCADA REMOTE DATA ACQUISITION**
- **WEIGHING SYSTEMS**
- **INDUSTRIAL PROCESS CONTROL**

### **DESCRIPTION**

The XTR108 is a "smart," programmable, 4-20mA, two-wire transmitter designed for temperature and bridge sensors. Zero, span, and linearization errors in the analog signal path can be calibrated via a standard digital serial interface, eliminating manual trimming. Non-volatile external EEPROM stores calibration settings.

The all-analog signal path contains an input multiplexer, autozeroed programmable-gain instrumentation amplifier, dual programmable current sources, linearization circuit, voltage reference, sub-regulator, internal oscillator, control logic, and an output current amplifier. Programmable level shifting compensates for sensor DC offsets. Selectable up- and down-scale output indicates out-of-range and burnout per NAMUR NE43. Automatic reset is initiated when supply is lost.

Current sources, steered through the multiplexer, can be used to directly excite RTD temperature sensors, pressure bridges, or other transducers. An uncommitted op amp can be used to convert current into a voltage. The XTR108 is specified for –40°C to +85°C.





Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SPI is a trademark of Motorola, Inc. All other trademarks are the property of their respective owners.





NOTE: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability.

### **PACKAGE/ORDERING INFORMATION(1)**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



NOTE: (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

# **ELECTRICAL CHARACTERISTICS**

### **Boldface** limits apply over the specified temperature range,  $T_A = -40^\circ \text{C}$  to  $+85^\circ \text{C}$ .

At  $T_A$  = +25°C,  $V_{PS}$  = 24V, and Supertex DN2540 external depletion-mode FET transistor, unless otherwise noted, all voltages measured with respect to I<sub>RET</sub> pin.





# **ELECTRICAL CHARACTERISTICS (Cont.)**

### **Boldface** limits apply over the specified temperature range,  $T_A = -40^\circ \text{C}$  to  $+85^\circ \text{C}$ .

At  $T_A$  = +25°C,  $V_{PS}$  = 24V, and Supertex DN2540 external depletion-mode FET transistor, unless otherwise noted, all voltages measured with respect to  $I_{REF}$  pin.







# **ELECTRICAL CHARACTERISTICS (Cont.)**

### **Boldface** limits apply over the specified temperature range,  $T_A = -40^\circ \text{C}$  to  $+85^\circ \text{C}$ .

At  $T_A$  = +25°C,  $V_{PS}$  = 24V, and Supertex DN2540 external depletion-mode FET transistor, unless otherwise noted, all voltages measured with respect to I<sub>RET</sub> pin.



NOTES: (1) Over-scale and under-scale complies with NAMUR NE43 recommendation. (2) Span adjustment is determined by PGA gain and sensor excitation. (3) Span can be digitally adjusted in three ways: PGA gain, current reference Coarse, and current reference Fine. (4) RTI = Referred to Input. (5) Current source output voltage measured with respect to I<sub>RET</sub>. (6) RTO = Referred to Output. (7) Excitation DAC range sufficient to adjust span fully<br>between PGA gain steps. (8) Output current into external circuitry i disabled.





### **PIN CONFIGURATION**



#### **PIN ASSIGNMENTS**

![](_page_4_Picture_321.jpeg)

![](_page_4_Picture_5.jpeg)

# **TYPICAL CHARACTERISTICS**

At T<sub>A</sub> = +25°C, V+ = 24V, unless otherwise noted. R<sub>VI</sub> = 6.34kΩ.

![](_page_5_Figure_2.jpeg)

![](_page_5_Figure_3.jpeg)

![](_page_5_Figure_4.jpeg)

![](_page_5_Figure_5.jpeg)

![](_page_5_Figure_6.jpeg)

![](_page_5_Figure_7.jpeg)

![](_page_5_Picture_8.jpeg)

![](_page_5_Picture_9.jpeg)

# **TYPICAL CHARACTERISTICS (Cont.)**

At T<sub>A</sub> = +25°C, V+ = 24V, unless otherwise noted. R<sub>VI</sub> = 6.34kΩ.

![](_page_6_Figure_2.jpeg)

![](_page_6_Figure_3.jpeg)

![](_page_6_Figure_4.jpeg)

![](_page_6_Figure_5.jpeg)

![](_page_6_Figure_6.jpeg)

I<sub>ZERO</sub> CURRENT NOISE POWER 100 H  $\Box$ T  $\top \top \top$ Noise Density (nA/Hz) Noise Density (nA/√Hz) 10  $\frac{1}{\sqrt{2}}$ ┯ Щ 11 10 100 1k 10k Frequency (Hz)

![](_page_6_Picture_8.jpeg)

![](_page_6_Picture_9.jpeg)

# **TYPICAL CHARACTERISTICS (Cont.)**

At T<sub>A</sub> = +25°C, V+ = 24V, unless otherwise noted.  $R_{VI} = 6.34k\Omega$ .

![](_page_7_Figure_2.jpeg)

![](_page_7_Figure_3.jpeg)

# **OVERVIEW**

The XTR108 is a 4-20mA current-loop transmitter that allows the user to digitally adjust the gain, offset, and linearity correction of the analog output to calibrate the sensor. The digital data for adjustment are stored in an external EEPROM device.

The analog signal path is composed of a compound multiplexer (MUX), programmable gain instrumentation amplifier (PGA), and an output current amplifier. Analog support functions include digitally controlled current sources for sensor excitation, PGA offset control, linearization, voltage reference, and voltage regulator.

The digital interface communicates with external devices for calibration and to store the resultant data in an SPI compatible EEPROM. A complete system is shown in Figure 1. The XTR108 serial interface is SPI compatible and only requires four connections to the calibration controller: a serial clock (SCLK), a serial data line (SDIO), a chip select line (CS1), and a ground sense line. All logic signals to the XTR108 must be referenced to the potential of the ground sense line  $(I<sub>RET</sub> pin on the XTR108).$ 

Within this entire system there may exist three different "GND" voltage levels. In addition, the voltage difference between the  $I_{\text{RET}}$  and  $I_{\text{O}}$  potential will depend on the output current level. It is not certain that the "GND" potential of the calibration system will be at the same potential of either the  $I_{\text{RET}}$  or  $I_{\text{O}}$  potential, and therefore the isolation couplers are shown in Figure 1. All voltages specified for the XTR108 are with reference to the  $I_{\text{RET}}$  pin.

![](_page_7_Figure_9.jpeg)

FIGURE 1. Complete System Level Configuration with Three Unique Ground Voltage Levels.

The XTR108 also needs to communicate with the external EEPROM device independently from the calibration controller to retrieve the calibration constants during normal operation. The XTR108 provides a second chip select function  $(\overline{CS2})$  for the EEPROM device to facilitate this communication.

![](_page_7_Picture_12.jpeg)

# **THEORY OF OPERATION**

### **REFERENCE**

The XTR108 has an on-board precision bandgap voltage reference with output at pin 21 ( $REF<sub>OUT</sub>$ ). The value of the reference is factory-trimmed to 1.193V, with a typical temperature drift of 5ppm/°C. Pins 21 ( $REF<sub>OUT</sub>$ ) and 20 ( $REF<sub>IN</sub>$ ) must be connected together to use the internal reference.

External circuitry, such as a voltage excited sensor or an Analog-to-Digital Converter (ADC), can be connected to the  $REF<sub>OUT</sub>$  pin. The unbuffered  $REF<sub>OUT</sub>$  is capable of sourcing current but not sinking.

If the application necessitates, an external reference can be connected to the XTR108  $REF_{IN}$  pin, as long as the reference does not exceed 1.4V. The  $REF_{IN}$  pin has a high input impedance with the input current not exceeding a few nanoamps.

#### **INPUT MULTIPLEXER**

The XTR108 input multiplexer is a full 6 by  $(2+2)$  crosspoint switch. The current references and PGA inputs can be independently connected to any of the six external pins, including simultaneous connections to the same pin. This allows a great flexibility in the sensor excitation and input configuration. The input pins must not be driven below the  $I_{\text{RET}}$  potential or above  $V_{\text{S}}$ .

See Figure 2 for an RTD sensor connected to pin  $V_{IN}$ 0 with both  $I_{REF}$  supplied and PGA  $V_{IN+}$  sensed at that pin. The other five input pins are used for a bank of  $R<sub>Z</sub>$  resistors that can be selected during the calibration process for a particular measurement range.

#### **PROGRAMMABLE GAIN INSTRUMENTATION AMPLIFIER**

The programmable gain instrumentation amplifier has seven voltage-gain settings in binary steps from 6.25V/V to 400V/V. The input common-mode range of the PGA is 0.2V to 3.5V above the  $I_{\text{RET}}$  potential.

Normally, in the application for 4-20mA transmitters, the PGA output voltage range should be set to  $V_{\text{ZERO}} = 0.5V$  and  $V_{FS} = 2.5V$ . Connecting a resistor (R<sub>VI</sub> = 6.34kΩ) between pin 9 ( $V<sub>O</sub>$ ) and pin 10 ( $I<sub>IN</sub>$ ) converts this voltage to the signal for the output amplifier that produces a 4-20mA scale current output. In this mode, the PGA voltage gain converts to an overall transconductance in the range of 50mA/V to 3200mA/V (approximately). Table I shows the gain to transconductance relationship.

![](_page_8_Picture_487.jpeg)

TABLE I. PGA Gain, Corresponding Loop Transductance and Input Full-Scale Differential Voltage.

If over-scale and under-scale limiting is disabled, the PGA can be used with rail-to-rail voltage output, for example, in applications that require a 0.5V to 4.5V voltage scale.

The PGA uses advanced auto-zero circuit techniques to achieve high DC precision, and reduce mismatches and errors within the chip such as input offset, offset temperature drift, and lowfrequency noise (see the input noise typical characteristic).

The basic clock frequency of the auto-zero loop is about 6.5kHz. Due to the switching nature of the auto-zero circuit, the output of the PGA can have a noticeable clock feedthrough ripple in higher gains. This noise can be reduced by the addition of a 0.01 $\mu$ F capacitor between pin 7 (C<sub>FILTER</sub>) and the local ground, pin 12 ( $I_{\text{RET}}$ ). This creates a one-pole low-pass filter with –3dB frequency at about 1.5kHz. If wider bandwidth or faster settling time is needed, the  $C_{\text{FLLTER}}$ can be reduced or eliminated at the expense of higher glitch amplitude at the output. Please refer to the typical step response traces for settling time comparisons.

#### **ZERO DACS**

Two output-referred, 8-bit Digital-to-Analog Converters (DACs) (coarse and fine with a pedestal) set the zero level of the PGA output. They allow setting a desired zero-scale output level and compensate the initial offset at the PGA input due to the sensor and resistor mismatches, sensor non-idealities, etc. Both coarse and fine DACs are bidirectional and allow the output level to be set above or below a preset pedestal.

Output signals of the DACs,  $I_{Z \text{ COARSE}}$  and  $I_{Z \text{ FINE}}$ , are summed with the pedestal,  $I_{Z \text{ PROGRAM}}$ . Each of the DACs has 8-bit resolution (256 steps) with 4-bit overlap between the coarse and fine DACs. This means that one LSB of the coarse DAC is equal to 16 fine LSBs, and the full-scale range of the fine DAC is equal to 16 coarse LSBs. This effectively produces 12-bit adjustment resolution.

This overlap allows the user to set pre-calculated values before the calibration, using the coarse DAC only and adjust the zero output level with the fine DAC during the calibration process see Table II for the equations for calculating the value of the output when zero differential voltage is applied at the PGA input. For the adjustment range, LSB sizes, and linearity values of the Zero DACs, please refer to the electrical characteristics table.

Note that a DAC can be set to a value that produces an output below the under-scale level. In this case, the underscale limit will prevent the output from getting to the desired value. The value of the minimum scale should not be set so low that the PGA voltage output,  $V<sub>O</sub>$ , goes below its specified range of  $0.2V$  from  $I_{\text{RET}}$ .

#### **ADJUSTABLE OVER-SCALE AND UNDER-SCALE LIMITING CIRCUIT**

The XTR108 incorporates circuitry to set adjustable limits at the output in cases when the sensor signal goes above or below its range. There are 16 levels for over-scale limit adjustment (4-bit DAC) and 8 levels for the under-scale (3-bit DAC).

![](_page_8_Picture_23.jpeg)

![](_page_8_Picture_24.jpeg)

![](_page_9_Figure_0.jpeg)

FIGURE 2. XTR108 Internal Block Diagram.

![](_page_9_Picture_2.jpeg)

|                                                                                               | <b>VOLTAGE REFERRED TO V<sub>o</sub> PIN</b><br>WITH RESPECT TO IRET | <b>CURRENT REFERRED TO IOUT PIN</b>                                                |  |  |  |
|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|--|
| <b>OVERALL</b>                                                                                | $V_{ZERO} = V_{ZPROGRAM} + V_{ZCOARSE} + V_{ZEINE}$                  | $I_{\text{ZERO}} = I_{\text{Z PROGRAM}} + I_{\text{Z COARSE}} + I_{\text{Z FINE}}$ |  |  |  |
| <b>PROGRAM</b>                                                                                | $V_{ZPROGRAM} = \frac{3.5V_{REF}}{R}$                                | $I_{ZPROGRAM} = \frac{175V_{REF}}{8R_{VII}}$                                       |  |  |  |
| <b>COARSE DAC</b>                                                                             | $V_{ZCOARSE} = \frac{V_{REF}}{80} \cdot \frac{N_{13}}{4}$            | $I_{Z\text{COARSE}} = \frac{5V_{REF}}{8R_{VI}} \cdot \frac{N_{13}}{4}$             |  |  |  |
| <b>FINE DAC</b>                                                                               | $V_{ZFINE} = \frac{V_{REF}}{80} \cdot \frac{N_{12}}{64}$             | $I_{ZFINE} = \frac{5V_{REF}}{8R_{VI}} \cdot \frac{N_{12}}{64}$                     |  |  |  |
| NOTE: $N_{13}$ and $N_{12}$ are assigned decimal values of registers 13 and 12, respectively. |                                                                      |                                                                                    |  |  |  |

TABLE II. Equations for Calculating Zero Output.

The circuit is designed for compliance with NAMUR NE43 recommendation for sensor interfaces. The limit levels are listed in Tables VII and VIII. Because of the large step sizes, units that use this feature should be checked if the value is critical. The under-scale limit circuit will override the Zero DAC level if it is set lower and there is not enough sensor offset at the PGA input.

It may be necessary to disable limiting if the XTR108 is used in applications other than a 4-20mA transmitter, where the PGA output is between 0.5V and 4.5V.

#### **SENSOR FAULT DETECTION CIRCUIT**

To detect sensor burnout and/or short, a set of four comparators is connected to the inputs of the PGA. If any of the inputs are taken outside of the PGA's common-mode range, the corresponding comparator sets a sensor fault flag that causes the PGA output to go either to the upper or lower error limit. The state of the fault condition can be read in the digital form from register 3. The direction of the analog output is set according to the "Alarm Configuration Register" (see Table X). The level of the output is produced as follows: if the over-scale/under-scale limiting is enabled, the error levels are: over-scale limit +2LSBs of the over-scale DAC, about 1mA referred to  $I_{\text{OUT}}$  or 0.125V referred to  $V_{\text{O}}$ , of under-scale limit –2LSBs of the under-scale DAC, about 0.4mA referred to  $I_{\text{OUT}}$  or 0.05V referred to  $V_{\text{O}}$ . If the overscale/under-scale limiting is disabled, the PGA output voltage will go to within 150mV of either positive or negative supply ( $V_S$  or  $I_{RET}$ ), depending on the alarm configuration bit corresponding to the error condition.

#### **OUTPUT CURRENT AMPLIFIER + R<sub>VI</sub> RESISTOR**

To produce the 4-20mA output, the XTR108 uses a current amplifier with a fixed gain of 50A/A. The voltage from the PGA is converted to current by the external resistor,  $R_{VI}$ . Pin  $I_{\text{RET}}$ , the common potential of the circuit (substrate and local ground), is connected to the output and inverting input of the amplifier. This allows collecting all external and internal supply currents, sensor return current, and leakage currents from the different parts of the system and accounting for them in the output current. The current from  $R_{VI}$  flows into the pin  $I_{IN}$  that is connected to the noninverting input and therefore, is at ground potential as well. The ratio of two matched internal resistors determines a current gain of this block. Note that the  $I<sub>OUT</sub>$  pin is always biased below the substrate potential.

### **EXCITATION CURRENT DACS AND R<sub>SET</sub> RESISTOR**

Two matched adjustable reference current sources are available for sensor excitation. The defining equations are given in Table III. Both current sources are controlled simultaneously by the coarse and fine DACs with a pedestal.

The external resistor  $R_{\text{SET}}$  is used to convert the REF voltage into the reference current for the sensor excitation DACs. The total current output of the DACs is split, producing two references:  $I_{REF1}$  and  $I_{REF2}$ . Both of the current references match very closely over the full adjustment range without mismatched differential steps. Both current reference outputs must be within the compliance range, i.e.: one reference cannot be floated since it will change the value of the other current source.

The recommended value of  $R_{\text{SET}}$  is 12.1kΩ for use with 100Ω RTD sensors. This generates  $I_{REF1, 2}$  = 492μA currents when both coarse and fine DACs are set to zero. The value of the  $R_{\text{SET}}$  resistor can be increased if lower reference currents are required, i.e.: for  $1000\Omega$  RTD or a bridge sensor.

![](_page_10_Picture_654.jpeg)

![](_page_10_Figure_14.jpeg)

Similar to the Zero DACs, the outputs of the fine and coarse DAC are summed together with the pedestal IREF PROGRAM. Each of the excitation DACs has 8-bit resolution (256 steps) with 4-bit overlap between the coarse and the fine. This

![](_page_10_Picture_16.jpeg)

![](_page_10_Picture_17.jpeg)

means that one LSB of the coarse DAC is equal to 16 fine LSBs, and the full-scale range of the fine DAC is equal to 16 coarse LSBs. This effectively produces 12-bit adjustment resolution. This allows the user to set pre-calculated values before the calibration, using the coarse DAC only and adjust the reference current output level with the fine DAC during the calibration process.

#### **LINEARIZATION CIRCUIT AND RLIN RESISTOR**

The XTR108 incorporates circuitry for correcting a secondorder sensor nonlinearity. A current proportional to the voltage at the input of the PGA is added to the sensor excitation. The  $R_{LIN}$  resistor is used to convert this voltage into current. By appropriately scaling this current using the linearization DAC, parabolic sensor nonlinearity can be improved by up to a 40:1 ratio, as shown in Figure 3. The linearization coefficient (ratio of the reference current change to the input voltage) is expressed in µA/mV as follows:

$$
G_{LIN} = \frac{\Delta I_{REF}}{V_{IN}} \bullet \frac{N_{14}}{16 \bullet R_{LIN}}
$$

where  $N_{14}$  is the decimal value from register 14.

The recommended value of the resistor is  $15.8k\Omega$ , for use with  $100Ω$  RTD sensors. This value produces a full-scale linearization coefficient of about 1mA/V. Please see the section below on using the XTR108 with an RTD temperature sensor. If the sensor excitation is scaled down by increasing the value of  $R_{\text{SET}}$ , the value of  $R_{\text{LIN}}$  should be scaled proportionally.

![](_page_11_Figure_6.jpeg)

FIGURE 3. Pt100 Nonlinearity Correction Using the XTR108.

#### **SUB-REGULATOR WITH EXTERNAL MOSFET**

The XTR108 is manufactured using a low-voltage CMOS process with maximum supply voltage limited to 5.5V. For applications in a 4-20mA current loop, a special sub-regulator circuit is incorporated in the device that requires an external n-channel depletion-mode MOS transistor and three capacitors, see Figure 2.

A number of third-party suppliers make n-channel depletion-mode MOSFETs. A list of devices tested by Texas Instruments, Inc. is shown in Table IV with the capacitor values recommended for those devices.

| <b>MANUFACTURER</b> | <b>MOSFET MODEL</b>              | C <sub>GATE</sub> VALUE |
|---------------------|----------------------------------|-------------------------|
| Supertex            | DN2535, DN2540<br>DN3535, DN3525 | 220pF<br>1000pF         |
| Siliconix           | ND2012, ND2020                   | 220pF                   |
| Infineon            | <b>BSP149</b>                    | 1000pF                  |

TABLE IV. Recommended Gate Capacitor Values For Selected MOSFETs.

The capacitors  $C_{\text{LOOP}}$  (0.01 $\mu$ F),  $C_{\text{REG}}$  (2.2 $\mu$ F), and  $C_{\text{GATE}}$ are required for the regulator loop stability and supply bypass. They should be placed in close proximity to the XTR108 on the PCB. An additional 1µF capacitor may be used to bypass the supply of an EEPROM chip.

If a MOSFET other than those listed in Table IV is used, the value of  $C_{GATE}$  should be adjusted such that there is no overshoot of V<sub>S</sub> during power-up and supply glitches. Any  $V<sub>S</sub>$  overshoot above 7.5V may damage the XTR108 or deteriorate its performance.

#### **LOOP VOLTAGE**

The XTR108 transmitter minimum loop voltage can somewhat be effected by the choice of the external MOSFET. The devices are tested to 7.5V compliance with Supertex DN2540; choosing other MOSFETs can change this value slightly.

The maximum loop voltage is limited by the power dissipation on the MOSFET as well as its breakdown voltage. Possible ambient temperatures and the power dissipation should be taken into account when selecting the MOSFET package. The external MOSFET can dissipate a considerable amount of power when running at high loop supply. For example, if  $V_{\text{LOOP}} = 24V$  and  $I_{\text{OUT}} = 20 \text{mA}$ , the DC power dissipated by the MOSFET is:

$$
P_{MOSFET} = I_{OUT} (V_{LOOP} - V_S) = 380 \text{m}\Omega
$$

For a SOT-89 package soldered on an FR5 board, this will cause a 30°C rise in the temperature. The power dissipation gets significantly higher when the circuit is driven into an over-scale condition. Therefore, special attention should be paid to removing the heat from the MOSFET, especially with small-footprint packages such as SOT-89 and TO-92. Please follow manufacturer's recommendations about the package thermal characteristics and board mounting.

#### **UNCOMMITTED OP AMP**

For added flexibility in various applications, the XTR108 has an on-chip uncommitted operational amplifier. The op amp has rail-to-rail output range. The input range extends to  $I_{\text{RET}}$  potential.

![](_page_11_Picture_23.jpeg)

The uncommitted amplifier can be used for a variety of purposes, such as voltage sensor excitation, buffering the  $REF<sub>OUT</sub>$  pin, four-wire RTD connection, or sensing the bridge voltage for temperature compensation.

#### **POWER-GOOD/POWER-ON RESET**

In case of a supply brownout condition or short interruption, the XTR108 power-good detection circuit will initiate a chip reset that will cause all registers to be reset to 0's and a cycle of EEPROM read to begin. The circuit generates a reset if  $V<sub>S</sub>$  droops below 1.5V and then recovers up to the normal level.

#### **USING THE XTR108 IN VOLTAGE OUTPUT MODE**

The XTR108 can be used not only in 4-20mA current loops, but also as a low-power, single-supply, "smart" sensorconditioning chip with voltage output. In this mode, the  $I_{\text{RET}}$  pin must be connected below ground  $(-200 \text{mV} < I_{\text{RET}} < -25 \text{mV})$ . This negative voltage is required to overcome the input offset voltage of the output current amplifier and prevent it from turning on and drawing excessive current. An application circuit that generates this negative voltage using the XTR108 clock output and a simple charge pump is shown in the application section.

The sub-regulator with an external MOSFET may or may not be used. If the circuit is powered externally, the supply voltage must be in the range of 5V ±0.5V.

# **CONTROL REGISTERS**

Table V shows the registers that control the analog functions of the XTR108.

#### **DESCRIPTION OF CONTROL REGISTERS**

#### **Address = 0: Control Register 1**

If the RST bit is set to '1' in a write operation, all the registers in the XTR108 will be returned to their power-on reset condition. The RST bit will always read as a '0'. CSE, the checksum error bit, is read only and will be set to '1' if a checksum error has been detected. This bit is cleared by a reset operation or by detection of a valid checksum. The remaining bits are reserved and must be set to '0'.

#### **Address = 3: Fault Status Register**

This register is a read-only register. If the input voltage to the PGA exceeds the linear range of operation, the XTR108 will indicate this error condition (typically caused by a sensor fault) by setting the under-scale or over-scale error level depending on the state of the Alarm Configuration Register (Address  $= 7$ ). Information on the nature of the fault may be read in digital form from this register, as shown in Table VI. The remaining bits will be set to '0'.

![](_page_12_Picture_298.jpeg)

TABLE VI. Register 3, Fault Status Register.

![](_page_12_Picture_299.jpeg)

TABLE V. Analog Control Registers.

![](_page_12_Picture_17.jpeg)

#### **Address = 4: Control Register 2**

If the RBD bit is set to '1', the automatic read-back from the EEPROM will be disabled after a valid checksum byte is received in Register 15. This bit is read from the EEPROM during a read-back by the XTR108 and allows the user to program the XTR108 to read the EEPROM data once (instead of continuously), and then disables the automatic read-back function. The XTR108 will continuously read the EEPROM if RBD is set to '0'. The remaining bits in this register must be set to '0'.

#### **Address = 5: Over- and Under-Scale Register**

This register sets the magnitude of the over-scale current limit and the magnitude of the under-scale current limit. The threshold level, as shown in Table VII and VIII, is the normal analog (no error condition) output limit. If an input voltage to the PGA exceeds the linear operation range, the output will be programmed to either the over-scale error level or the under-scale error level. The over-scale error level is 10mA greater than the over-scale threshold level. The under-scale error level is 0.4mA less than the underscale threshold level. The FD bit will disable the over-scale and under-scale limiting function as well as the PGA fault indication error levels.

#### **Address = 6: PGA Gain Register**

This register sets the gain of the programmable-gain amplifier. The unused bits must always be set to '0'. The gain step to register content is given in Table IX.

#### **Address = 7: Alarm Configuration Register**

This register configures whether the XTR108 will go overscale or under-scale for various detected fault conditions at the input of the PGA. Table X defines each of the bits.

If a bit corresponding to the particular error is set to '1', the output will go over-scale when it occurs and if a bit corresponding to the particular error is set to '0', the output will go under-scale.

| OS <sub>3</sub> | OS <sub>2</sub> | OS <sub>1</sub> | OS <sub>0</sub> | V <sub>o</sub> OVER-SCALE<br><b>THRESHOLD</b> | I <sub>n</sub> OVER-SCALE<br><b>THRESHOLD</b><br>$R_{VI} = 6.34k\Omega$ |  |
|-----------------|-----------------|-----------------|-----------------|-----------------------------------------------|-------------------------------------------------------------------------|--|
| $\Omega$        | 0               | $\Omega$        | $\Omega$        | 2.625V                                        | 20.7mA                                                                  |  |
| $\Omega$        | 0               | 0               | 1               | 2.6875V                                       | 21.2mA                                                                  |  |
| $\Omega$        | 0               | 1               | $\Omega$        | 2.75V                                         | 21.7mA                                                                  |  |
| $\Omega$        | 0               | 1               | 1               | 2.8125V                                       | 22.2mA                                                                  |  |
| $\Omega$        | 1               | $\Omega$        | 0               | 2.875V                                        | 22.7mA                                                                  |  |
| $\Omega$        | 1               | 0               | 1               | 2.9375V                                       | 23.2mA                                                                  |  |
| $\Omega$        | 1               |                 | $\Omega$        | 3.0V                                          | 23.7mA                                                                  |  |
| 0               | 1               | 1               | 1               | 3.0625V                                       | 24.2mA                                                                  |  |
| 1               | $\Omega$        | $\Omega$        | 0               | 3.125V                                        | 24.6mA                                                                  |  |
| 1               | 0               | 0               | 1               | 3.1875V                                       | 25.1mA                                                                  |  |
| 1               | 0               | 1               | $\Omega$        | 3.25V                                         | 25.6mA                                                                  |  |
| 1               | $\Omega$        | 1               | 1               | 3.3125V                                       | 26.1mA                                                                  |  |
| 1               |                 | $\Omega$        | $\Omega$        | 3.375V                                        | 26.6mA                                                                  |  |
| 1               |                 | 0               | 1               | 3.4375V                                       | 27.1mA                                                                  |  |
| 1               | 1               | 1               | 0               | 3.5V                                          | 27.6mA                                                                  |  |
| 1               | 1               |                 | 1               | 3.5625V                                       | 28.1mA                                                                  |  |

TABLE VII. Register 5, Over-Scale Threshold.

| US <sub>2</sub> | US <sub>1</sub> | US <sub>0</sub> | V <sub>o</sub> UNDER-SCALE<br><b>THRESHOLD</b> | I <sub>O</sub> UNDER-SCALE<br><b>THRESHOLD</b><br>$R_{VI} = 6.34k\Omega$ |
|-----------------|-----------------|-----------------|------------------------------------------------|--------------------------------------------------------------------------|
| 0               | 0               | O               | 450mV                                          | 3.55mA                                                                   |
| $\Omega$        | ŋ               |                 | 425mV                                          | 3.35mA                                                                   |
| $\Omega$        |                 | n               | 400mV                                          | 3.15mA                                                                   |
| $\Omega$        |                 |                 | 375mV                                          | 2.96mA                                                                   |
|                 | n               | U               | 350mV                                          | 2.76mA                                                                   |
|                 | n               |                 | 325mV                                          | 2.56mA                                                                   |
|                 |                 | U               | 300mV                                          | 2.37mA                                                                   |
|                 |                 |                 | 275mV                                          | 2.17mA                                                                   |

TABLE VIII. Register 5, Under-Scale Threshold.

![](_page_13_Picture_424.jpeg)

TABLE IX. Register 6, PGA Gains.

![](_page_13_Picture_425.jpeg)

TABLE X. Register 7, Alarm Configuration Register.

### **Address = 8: PGA Input Configuration Register**

This register connects the inputs of the PGA to the various multiplexed input pins. Tables XI and XII show the relationship between register, contents, and PGA inputs.

![](_page_13_Picture_426.jpeg)

![](_page_13_Picture_427.jpeg)

| VN <sub>2</sub> | VN1 | VN0 | <b>PGA NEGATIVE INPUT</b>               |
|-----------------|-----|-----|-----------------------------------------|
| 0               |     |     | PGA V <sub>IN</sub> Connected to V/I-0  |
| 0               |     |     | PGA V <sub>IN</sub> Connected to V/I-1  |
| 0               |     |     | PGA V <sub>IN</sub> Connected to V/I-2  |
| $\Omega$        |     |     | PGA V <sub>IN-</sub> Connected to V/I-3 |
|                 |     |     | PGA V <sub>INL</sub> Connected to V/I-4 |
|                 |     |     | PGA V <sub>IN-</sub> Connected to V/I-5 |
|                 |     |     | Reserved                                |
|                 |     |     | Reserved                                |

TABLE XII. Register 8, PGA Negative Input Selection.

![](_page_13_Picture_23.jpeg)

#### Address = 9: I<sub>REF</sub> Output Configuration Register

This register connects the reference currents to the various multiplexed input pins.  $I_{REF}$  connection codes are given in Table XIII.

#### Address = 10: Fine I<sub>REF</sub> Adjust Register

This register sets the code to the 8-bit Fine DAC that adjusts the magnitude of both reference currents. The DAC output value has a bipolar range (for each reference current) and can be calculated using the equations in Table III.

![](_page_14_Picture_467.jpeg)

TABLE XIII. Register 9,  $I_{REF}$  Output Configuration.

#### **Address = 11: Coarse IREF Adjust Register**

This register sets the code to the 8-bit coarse DAC that adjusts the magnitude of both reference currents. The nominal value for the reference current (both Coarse and Fine adjust set to '0') is  $I_{PROGRAM}$  • 5. See Table III for formulas.

#### **Address = 12: Fine Zero-Adjust Register**

This register sets the code to the 8-bit Fine DAC that adjusts the magnitude of the zero output currents. Equations are given in Table II. Negative numbers are in Binary Two's Complement.

#### **Address = 13: Coarse Zero-Adjust Register**

This register sets the code to the 8-bit Coarse DAC that adjusts the magnitude of zero-output current. See Table II for equations. Negative numbers are given in Binary Two's Complement.

#### **Address = 14: Linearization Adjust Register**

This register sets the code to the 8-bit DAC that adjusts the magnitude of the linearization feedback current. Value is unipolar to 255.

#### **Address = 15: Checksum Register**

This register contains the checksum byte that is used to validate the data read from the EEPROM. If a write occurs to this register, and the checksum is invalid, an error condition will set  $(CSE = '1')$ . If the checksum is valid, the error condition will be cleared  $(CSE = '0')$ .

If a checksum error is detected, the XTR108 will program itself to the lowest under-scale error level.

### **SERIAL INTERFACE**

#### **PROTOCOL**

The XTR108 has an SPI-compatible serial interface. The data is transmitted MSB first in 8-bit bytes. The first byte is an instruction byte in which the first bit is a read/write flag  $(0)$  = write, '1' = read), the lowest four bits are the register address and the remaining three bits are set to zero. The second, and all successive bytes, are data. During a write operation, the successive data bytes are written to successive registers within the XTR108. The address is automatically incremented at the completion of each byte. The SDIO line is always an input during a write operation. During a read operation, the SDIO line becomes an output during the second and successive bytes. As in the case of a write operation, the address is automatically incremented at the completion of each byte. Each communication transaction is terminated when  $\overline{CS1}$  is de-asserted. The  $\overline{CS2}$  line remains de-asserted during read and write operations.

The calibration controller also needs to be able to read from and write to the external EEPROM device. This is accomplished by sending a special instruction code (0x7F) to the XTR108. At the completion of this instruction byte, the XTR108 will assert the  $\overline{CS2}$  line to select the EEPROM device and ignore all data on the SDIO line until  $\overline{CS1}$  is deasserted and reasserted. The  $\overline{CS2}$  line will also be deasserted when  $\overline{CS1}$  is de-asserted. This allows the calibration controller to communicate with the EEPROM device directly. The calibration controller then has control over the timing required to write data to the EEPROM device.

In normal operation, the XTR108 reads data from the EEPROM device to retrieve calibration coefficients. This is accomplished by the read-back controller on the XTR108. The readback controller is clocked by an on-chip oscillator and provides stimulus to the EEPROM device over the SCLK, SDIO, and  $\overline{CS2}$  lines to perform the read operation, while simultaneously providing stimulus to the serial interface controller in the XTR108. The read-back controller defaults to being active when the XTR108 is powered on and will be continuously active unless disabled. (It will start a new read operation as soon as the previous operation is completed, see Figure 4.) A control bit (RBD) is provided to allow the XTR108 to read the EEPROM once and then stop.

The read-back controller will abort a read-back operation when the  $\overline{CS1}$  line is asserted. The calibration controller must wait at least 40µs after setting the CS1 line LOW before the first rising edge of SCLK occurs.

For an external controller to write directly to the XTR108 (sensor calibration operation) or load data into the EEPROM, it is necessary to interrupt the default read-back mode. For both of these modes, the SCLK direction must be reversed. See Figure 5 for the timing of this operation. First, the SCLK line must be pulled LOW for at least 20ns  $(t_{10})$ . Then  $\overline{CS1}$ is set LOW. The XTR108 will set DIO to a tri-state within 20ns ( $t_{13}$ ) and  $\overline{CS2}$  HIGH within 50ns ( $t_{12}$ ). After a delay of at least  $40\mu s$  (t<sub>11</sub>), the external system will start communication with a rising edge on SCLK.

![](_page_14_Picture_24.jpeg)

![](_page_14_Picture_25.jpeg)

![](_page_15_Figure_0.jpeg)

FIGURE 4. Timing Diagram for the XTR108 Continuous Readback Cycle. (See Table XIV for timing key.)

![](_page_15_Figure_2.jpeg)

FIGURE 5. Interrupting an XTR108 EEPROM Readback Cycle. (See Table XIV for timing key.)

As long as  $\overline{CS1}$  is held LOW, the external system can write to the EEPROM. See Figure 7 for this timing. Releasing  $\overline{CS1}$ will allow the XTR108 to resume in the read-back mode.

For interactive calibration operations, the first command to the XTR108 should set bit 0, Register 4 (RBD). This will disable the read-back mode. It will be possible to write to the various registers and cycle  $\overline{CS1}$ . If RBD is not set, then as soon as  $\overline{CS1}$  is released, the XTR108 will read the EEPROM contents which will overwrite the data just loaded. Figure 6 shows read and write timing.

To be compatible with SPI EEPROM devices, the XTR108 latches input data on the rising edge of SCLK. Output data transitions on the falling edge of SCLK. All serial interface transactions must be framed by  $\overline{CS1}$ .  $\overline{CS1}$  must be asserted to start an operation, and it must be de-asserted to terminate an operation.

![](_page_15_Picture_8.jpeg)

![](_page_15_Picture_9.jpeg)

![](_page_16_Figure_0.jpeg)

FIGURE 6. Timing Diagram for Writing to and Reading From the XTR108 with EEPROM Readback Disabled. (See Table XIV for timing key.)

![](_page_16_Figure_2.jpeg)

FIGURE 7. Writing to and Reading From the EEPROM Device From External Controller. (See Table XIV for timing key.)

| <b>SPEC</b>    | <b>DESCRIPTION</b>                                                           | <b>MIN</b> | <b>TYP</b> | <b>MAX</b> | <b>UNITS</b> |
|----------------|------------------------------------------------------------------------------|------------|------------|------------|--------------|
| t,             | CS1 LOW to SCLK Rising Setup Time                                            | 2.0        |            |            | ns           |
| t <sub>2</sub> | SCLK Pulse Width HIGH and LOW                                                | 100        |            |            | ns           |
| $t_{3}$        | DIO to SCLK Rising Setup Time                                                | 20         |            |            | ns           |
|                | DIO to SCLK Rising Hold Time                                                 | 20         |            |            | ns           |
| $t_{5}$        | CS1 to Last SCLK Rising Hold Time                                            | 20         |            |            | ns           |
| $t_{6}$        | SCLK Falling to DIO Driven Valid by XTR108                                   | 0          |            | 50         | ns           |
| t,             | CS1 to DIO Tri-State                                                         | $\Omega$   |            | 20         | ns           |
| $t_{8}$        | SCLK Pulse Width During EEPROM Readback                                      |            | 5          |            | <b>us</b>    |
| $t_{9}$        | CS2 HIGH Between Successive EEPROM Readbacks                                 |            | 10         |            | <b>us</b>    |
| $t_{10}$       | SCLK Driven LOW Before CS1 LOW When Interrupting XTR108 Readback from EEPROM | 20         |            |            | ns           |
| $t_{11}$       | CS1 LOW to SCLK Rising Setup Time When Interrupting XTR108 EEPROM Readback   | 40         |            |            | <b>us</b>    |
| $t_{12}$       | CS1 Falling to CS2 HIGH                                                      | $\Omega$   |            | 50         | ns           |
| $t_{13}$       | CS1 Falling to DIO Tri-State                                                 | $\Omega$   |            | 20         | ns           |
| $t_{14}$       | CS1 Rising to CS2 HIGH                                                       | ∩          |            | 20         | ns           |
|                | XTR108 EEPROM Update Rate in Continuous Readback Mode                        |            | 0.9        |            | kHz          |

TABLE XIV. Timing Diagram Key.

![](_page_16_Picture_7.jpeg)

#### **EEPROM DATA STORAGE**

The XTR108 automatically reads data from an SPI-compatible EEPROM device. The models 25C040 from MicroChip and the AT25010 from Atmel have been tested and are known to work. Equivalent devices with an SPI interface can be expected to work. The XTR108 will read data from addresses 4 through 15 of the EEPROM. The address in the EEPROM is the same as the address for the corresponding data in the XTR108. The XTR108 will not write data to the EEPROM. The external calibration controller is responsible for writing data to the EEPROM.

#### **CHECKSUM FUNCTION**

To validate the data from the EEPROM device, the XTR108 calculates a checksum on the incoming serial-data stream during each write operation. The value written to the EEPROM that will be transferred to register 15 during an EEPROM read operation must be such that the sum of the data in registers 4 through 15 totals 0xFF (255). The sum is calculated by performing an add/accumulate function on all of the data bytes of a read operation. An end-around carry is used during the add/accumulate operation. If a carry-out was generated in the previous add operation, it is used as a carry-in for the next add operation for the checksum operation. The following code shows how the value of register 15 could be calculated:

 $Sum = 0$ FOR Index  $= 4$  TO 14  $Sum = Sum + Data [Index]$ IF Sum  $> 255$  THEN  $Sum = Sum - 255$ NEXT Index Data  $[15] = 255 - Sum$ 

For a test or calibration operation, it may be necessary to write to a few select registers. This may be accomplished without writing to register 15. To accomplish this, write to the necessary registers and release  $\overline{CS1}$ . There is no need to update register 15.

If the command is to disable the automatic read-back function by setting the RDB bit in register 4, it is necessary to rewrite the entire register set data with a correct checksum value in register 15. The automatic read-back mode will be disabled upon successful checksum operation.

The checksum error flag is also cleared when the XTR108 is reset (i.e.: at power ON). Write operations that do not write to the checksum register will have no effect on the checksum error flag. By locating the checksum register after the last configuration register and including the checksum register in the EEPROM read operation, the data is validated by the checksum function.

### **EEPROM DATA SECURITY**

Since the data in the EEPROM directly affects the analog output of the XTR108, the data in the EEPROM needs to be secure from accidental write operations. SPI EEPROM devices have a write-protect function on one of the pins. An additional connection to the calibration controller would be required if the write-protect pin is used to prevent accidental write operations. SPI EEPROM devices require a special write enable instruction to be executed to write data to the EEPROM. It is unlikely that this would accidentally be written to the EEPROM device and then be followed by a valid write operation. Further security can be obtained by using an SPI EEPROM device that has internal write-protect control bits. These bits are nonvolatile and must be cleared before write operations are allowed.

#### **SURGE PROTECTION**

Remote connections to current transmitters can sometimes be subjected to voltage surges. It is prudent to limit the maximum surge voltage applied to the XTR108 with various zener diodes and surge-clamping diodes specially designed for this purpose. Since the maximum voltage on the XTR108 loop is limited by the external MOSFET breakdown voltage, usually more than 200V, the requirement to the clamping devices are not very strict. For example, a 50V protection diode will assure proper transmitter operation at normal loop voltages without significant leakage yet provide an appropriate level of protection against voltage surges. In case of prolonged (seconds and longer) overvoltage, lower voltage clamps may be used to limit the power dissipation on the transmitter.

Most surge-protection zener diodes have a diode characteristic in the forward direction that will conduct excessive current, possibly damaging receiving-side circuitry if the loop connections are reversed. If a surge protection diode is used, a series diode or diode bridge should be used for protection against reversed connections.

#### **REVERSE-VOLTAGE PROTECTION**

The XTR108's low compliance rating (7.5V) permits the use of various voltage protection methods without compromising operating range. Figure 8 shows a diode bridge circuit which allows normal operation even when the voltage connection lines are reversed. The bridge causes a two diode drop (approximately 1.4V) loss in loop supply voltage. This results in a compliance voltage of approximately 9V—satisfactory for most applications. If 1.4V drop in loop supply is too much, a diode can be inserted in series with the loop supply voltage and the  $V+$  pin. This protects against reverse output connection lines with only a 0.7V loss in loop supply voltage.

### **RADIO FREQUENCY INTERFERENCE**

The long wire lengths of current loops invite radio frequency interference. RF energy can be rectified by the sensitive input circuitry of the XTR108 causing errors. This generally appears as an unstable output current that varies with the position of loop supply or input wiring.

If the RTD sensor is remotely located, the interference may enter at the input terminals. For integrated transmitter assemblies with short connection to the sensor, the interference more likely comes from the current loop connections.

Bypass capacitors on the input reduce or eliminate this input interference. Connect these bypass capacitors to the  $I_{\text{RET}}$ terminal, see Figure 9. Although the DC voltage at the  $I_{RET}$ terminal is not equal to  $0V$  (at the loop supply,  $V_{PS}$ ) this circuit point can be considered the transmitter's "ground." The  $0.01 \mu$ F capacitor connected between  $V_{\text{LOOP}}$  and  $I_{\text{O}}$  may help minimize output interference.

![](_page_17_Picture_20.jpeg)

![](_page_18_Figure_0.jpeg)

FIGURE 8. Reverse Voltage and Over-Voltage Protection.

# **RTD APPLICATION**

The values to be entered into the DAC control registers are given by the formulas in Table XV.

![](_page_18_Figure_4.jpeg)

TABLE XV. Equations for DAC Code Calculation.

This procedure allows calculation of the parameters needed to calculate the DAC codes for an RTD sensors application.

S tan dard RTD Polynomials:  $R_t = R_O \Big[ 1 + At + B1^2 + C(t - 100^\circ C)t^3 \Big]$  for  $- 200^\circ C < t < 0^\circ C$  $R_t = R_O [1 + At + B1^2]$  for 0°C < t < 850°C  $A = 3.9083e - 3$  $B = -5.775e - 7$  $C = -4.183e - 12$  $\mathsf{R}_{\mathsf{O}}$  – base RTD value at 0°C (100 $\Omega$  or 1k $\Omega$ )

TABLE XVI. Standard RTD Descriptive Equations.

1) For a chosen temperature range, using an industry-standard polynomial set as shown in Table XVI, calculate RTD values at min, max, and the middle temperatures:

$$
(R_{MIN}, R_{MAX}, \text{ and } R_{MID})
$$

2) Calculate a relative nonlinearity  $B_V$  using the RTD values from above:

$$
B_V = \frac{R_{MID} - \frac{R_{MAX} + R_{MIN}}{2}}{R_{MAX} - R_{MIN}}
$$

3) Pick an external zero resistor,  $R_Z$  closest to  $R_{MIN}$ . Selecting  $R_Z$  greater than  $R_{MIN}$  will cause a voltage offset that must be corrected by the PGA zero adjustment.

4) Calculate the linearization coefficient::

$$
G_{LIN} = \frac{2B_V}{(0.5 + B_V) R_{MAX} - (0.5 - B_V) R_{MIN} - 2B_V R_Z}
$$

If the value of  $G_{LIN}$  is larger than  $G_{LIN MAX} = (16/$  $R_{LIN}$ ) the external resistor  $R_{LIN}$  has to be changed. If  $G_{\text{LIN}}$  is significantly smaller (> 10 times) than  $G_{\text{LIN}}$  $_{MAX}$ , the  $R_{LIN}$  value should be increased to minimize the DAC quantization errors. For  $100Ω$  RTD sensors the required linearization coefficients are in the range from 0.3 to 0.6 mA/V ( $1/k\Omega$ ) for all measurement ranges. Therefore an external R<sub>LIN</sub> value of 15.8kΩ is good setting the full-scale  $G_{LIN MAX} \sim 1 \text{mA/V}$ . For 1kΩ RTD's the  $R_{LIN}$  should be increased proportionally.

5) Choose the output zero and full-scale level values, for instance:  $I_{\text{OUT}_{\text{MIN}}} = 4 \text{mA}, I_{\text{OUT}_{\text{MAX}}} = 20 \text{mA}.$ 

![](_page_18_Picture_18.jpeg)

![](_page_18_Picture_19.jpeg)

6) Choose PGA gain from the available list and calculate the initial excitation current using:

$$
\boldsymbol{I}_{REF_{1,2}}=\frac{\left(\boldsymbol{I}_{OUT_{MAX}}-\boldsymbol{I}_{OUT_{MIN}}\right)\bullet\left(1-\boldsymbol{G}_{LIN}\left(\boldsymbol{R}_{MAX}-\boldsymbol{R}_{Z}\right)\right)\bullet\boldsymbol{R}_{VI}}{50\bullet A_{PGA}\bullet\left(\boldsymbol{R}_{MAX}-\boldsymbol{R}_{MIN}\right)}
$$

Important: the PGA gain value should be chosen such that the I<sub>REF</sub> value is within  $\pm 35\%$  of  $5V_{REF}/R_{SET}$  to allow room for calibration adjustments without having to go to another span step.

7) The required DAC zero offset current value can be calculated by:

$$
I_{\textrm{ZERO}} = I_{\textrm{OUT}_{\textrm{MIN}}} - \frac{50 \bullet A_{\textrm{PGA}} I_{\textrm{REF}} \left( R_{\textrm{MIN}} - R_{\textrm{Z}} \right)}{R_{\textrm{VI}}}
$$

Example:

Measurement Range:  $T_{MIN} = -20$ °C,  $T_{MAX} = 50$ °C; 100 $\Omega$ RTD.

- 1)  $R_{MIN} = 92.16\Omega$ ,  $R_{MAX} = 119.40\Omega$ ,  $R_{MIN} = 105.85\Omega$ ;
- 2) Sensor relative nonlinearity:  $B_V = 0.0026$ ;
- 3) Choosing  $R_Z = 90.9\Omega$  (closest to  $R_{MIN}$  2% value);
- 4) Linearization coefficient:  $G_{LIN} = 0.3804 \text{ mA/V}$ ;
- 5) 4-20mA output span;
- 6) PGA voltage gain  $A_{PGA} = 200$ , sensor excitation current  $I_{REF1.2} = 368.39 \text{mA};$
- 7) Zero offset DAC:  $I_{\text{ZERO}} = 3.268 \text{mA}$

#### **CALIBRATION PROCEDURE FOR RTD SENSORS**

#### **Step 1 Initial parameters calculation.**

- Using the procedure above, compute  $I_{REF}$ ,  $A_{PGA}$ ,  $I_{ZERO}$ , and  $G_{\text{LIN}}$  based on  $T_{\text{MIN}}$ ,  $T_{\text{MAX}}$ , and nominal values of  $R_Z$ ,  $R_{SET}$ , and  $R_{VI}$ . Use the equation in Table XV to calculate the DAC register values.
- Configure the input MUX, write PGA gain, reference, and offset DAC registers of the XTR108 with calculated settings. Note: write  $G_{LN} = 0$  (no linearization) to XTR108 at this step;

#### **Step 2 Measurement.**

- Set RTD resistor value (or oven temperature) to minimum scale, measure output signal  $I_{MEAS1}$ ;
- Set RTD resistor value (or oven temperature) to maximum scale, measure output signal  $I_{MEAS2}$ ;

#### **Step 3.**

• Calculate corrections using the following equations:

$$
I_{REF_A} = \frac{(I_{MEAS2} - I_{MEAS1}) R_{VI}}{50 A_{PGA} (R_{MAX} - R_{MIN})}
$$

$$
R_{Z_A} = R_{MIN} + \frac{(I_{ZERO} - I_{MEAS1}) R_{VI}}{50 A_{PGA} I_{REFA}}
$$

$$
G_{LINA} = \frac{2B_V}{(0.5 + B_V) R_{MAX} - (0.5 - B_V) R_{MIN} - 2B_V R_{ZA}}
$$

$$
I_{REF_{B}} = \frac{\left(I_{OUT_{MAX}} - I_{OUT_{MIN}}\right) \cdot \left(1 - G_{LIN\_A}\left(R_{MAX} - R_{Z_{A}}\right)\right) \cdot R_{VI}}{50 \cdot A_{PGA} \cdot \left(R_{MAX} - R_{MIN}\right)}
$$
\n
$$
\Delta I_{REF} = \left(I_{REF} - I_{REF_{A}}\right) + \left(I_{REF} - I_{REF_{B}}\right)
$$
\nadjusted I\_{REF}

\nfindjusted I\_{REF}

\n
$$
I_{UTK} = I_{OUT_{MIN}} - I_{ZERO} - \frac{50 \cdot A_{PGA} I_{REF}}{R_{VI}}
$$
\nAdditional

\n
$$
I_{ZERO} = I_{OUT_{MIN}} - I_{ZERO} - \frac{50 \cdot A_{PGA} I_{REF}}{R_{VI}}
$$
\nAdditional

\n
$$
I_{ZERO}
$$
\nRequired I\_{ZERO}

\nTime DAC Code: N<sub>12A</sub> = N<sub>12</sub> + round \left(\frac{512 \cdot \Delta I\_{ZERO} R\_{VI}}{5 \cdot V\_{REF}}\right)

This takes into account resistor value deviations, all offsets and gain errors of the coarse DACs and PGA. If the adjusted abs( $N<sub>12A</sub>$ ) > 128 or abs( $N<sub>10A</sub>$ ) > 128, adjust the coarse DAC first, then recalculate the fine DAC value;

• Update all the DAC register value, including linearization DAC.

#### **Step 4 (optional).**

Measure output signal  $I_{MEAS3}$  with maximum RTD value still connected to the input from step 2;

#### **Step 5 (optional).**

Compute  $G_{LIN}$  correction and update LinDAC register;

#### **Step 6 (optional).**

Make verification measurements at min- and max-input signal; If linearity check is needed: make a measurement at mid-scale; write EEPROM data.

#### **Step 7.**

Set the desired over-scale, under-scale signal limits and sensor burnout indication configuration. Verify and adjust the over-scale and under-scale levels by applying the positive and negative overdriving differential signals to the PGA inputs.

![](_page_19_Picture_35.jpeg)

# **SAMPLE ERROR ANALYSIS**

Table XVII shows a detailed computation of the error accumulation. The sample error budget is based on a typical RTD circuit (Pt100, 200°C measurement span). Note that these calculations are based on typical characteristics where no maximum or minimum characteristic is available. The assumption is made that all errors are positive and additive. As the various error sources are independent, a closer approximation to nominal performance might be to accumulate the errors with a root-sum-square calculation.

# **SAMPLE ERROR CALCULATION**

RTD value at 4mA Output (R<sub>RTD MiN</sub>) 100Ω: RTD Measurement Range 200°C; Ambient Temperature Range (ΔT<sub>A</sub>) 20°C; Supply Voltage Change (ΔV<sub>+</sub>) 5V; Common-Mode Voltage Change (∆CM) 0.1V.

Chosen XTR108 parameters: PGIA gain = 50;  $I_{REF}$  = 518.9µA; Full-scale V<sub>IN</sub> = 40mW. Register 06 = 0<sub>H</sub>03; Register 11 = 0<sub>H</sub>11; Register 13 = 0<sub>H</sub>FC; Register 14 = 0<sub>H</sub>70.

![](_page_20_Picture_403.jpeg)

TABLE XVII. Sample Error Budget Calculation.

![](_page_20_Picture_9.jpeg)

# **APPLICATIONS**

### **RTD CONNECTION METHODS**

#### **Two-Wire Connection**

The simplest circuit that can be used to connect an RTD to the XTR108 is the two-wire connection shown in Figure 9. If the RTD is separated from the XTR108 by any distance the resistance of the lead wires can cause significant error in the reading. This wire resistance is noted as  $R_{LINE1}$  and  $R<sub>LINE2</sub>$ . If the RF filter is not required, then the PGA inputs could be taken from the same pins as are used for the current sources.

#### **Three-Wire Connection**

It is possible to minimize the errors caused by the lead-wire resistance by connecting the RTD, see Figure 10. Operating under the assumption that the wire connecting pin 1 to the XTR108 is the same length as the wire at pin 2, and with the current through the RTD identical to the current through  $R<sub>z</sub>$ any error voltage caused by the lead-wire is the same on both sides. This appears as a common-mode voltage and is subtracted by the PGA.

The circuit in Figure 10 also shows a scheme where one board can be optimized for a wide range of temperatures. Consider a range of applications where there are up to five different minimum temperatures. Select  $R_{Z1}$  through  $R_{Z5}$  to be optimum for each of the minimum temperatures. The configuration codes in the EEPROM can be set to select that resistor for that unique situation.

### **Four-Wire Connection**

For those applications where the resistance of the lead-wires is not equal, it may be an advantage to add a precision op amp to a four-wire connection, see Figure 11. The voltage offset and drift are error terms that degrade the operation of the system. This circuit does not suffer any loss of accuracy for the resistance of the RTD lead-wires.

### **BRIDGE SENSOR CONNECTIONS**

#### **Fixed Voltage Excitation**

There exists a class of sensors that are best supplied with a voltage source excitation such as the bridge sensor shown in Figure 12. The excitation voltage here is given by:

$$
V_{EX} = V_{REF} \left( 1 + \frac{R_1}{R_2} \right)
$$

#### **Uni-Directional Linearity Control**

The circuit in Figure 13 shows a bridge sensor with an excitation voltage that is adjusted to linearize the response using the same algorithm as the RTD linearization.

$$
V_{EX} = 2 \bullet I_{REF} R_{I}
$$

![](_page_21_Figure_16.jpeg)

FIGURE 9. Two-Wire RTD Connection with RF Filter at Input Terminals.

![](_page_22_Figure_0.jpeg)

FIGURE 10. Three-Wire RTD Connection with Multiple Minimum Temperature Capabilities.

![](_page_22_Figure_2.jpeg)

FIGURE 11. Four-Wire RTD Connection.

![](_page_22_Picture_5.jpeg)

![](_page_23_Figure_0.jpeg)

FIGURE 12. Voltage Excited Bridge with Excitation Derived from  $V_{REF}$ .

![](_page_23_Figure_2.jpeg)

![](_page_23_Picture_4.jpeg)

#### **VOLTAGE OUTPUT MODE USING SIMPLE CURRENT PUMP**

In order for the voltage output mode of the XTR108 to operate properly, a negative voltage needs to be applied to the  $I_{\text{RET}}$  pin (–200mV <  $I_{\text{RET}}$  < –25mV). For systems without a negative supply a charge pump is an easy way to generate this voltage. Figure 14 shows a simple and inexpensive way

to build this charge pump using two resistors, two capacitors, and two diodes (in an SOT package). The charge pump uses the clock signal from the XTR108 SCLK pin to operate; consequently, the XTR108 must be in continuous EEPROM read mode (register 4, bit 0). Figure 15 shows the typical output of this circuit (–50mV dc).

![](_page_24_Figure_3.jpeg)

FIGURE 14. Voltage Output Mode Using Simple Current Pump.

![](_page_24_Figure_5.jpeg)

FIGURE 15. Output Waveform of Simple Current Pump.

![](_page_24_Picture_8.jpeg)

#### **COMMUNICATIONS WITH THE XTR108 USING A MICROCONTROLLER**

When communicating with the XTR108, special care must be taken to avoid getting a false clock. When  $\overline{CS1}$  is driven low, the false clock is generated because the microcontroller clock pin is in high-impedance state, which forces the clock pin to a logic high. Immediately after CS1 is driven low, the microcontroller drives the clock pin low. This sequence creates a glitch that the XTR interprets as a clock; see Figure 16. This condition can be avoided by driving the SCLK pin low just prior to applying CS1 low; see Figure 17. A series resistance should be placed between the microcontroller and the XTR108 because driving SCLK low before CS1 can create a bus contention; see Figure 18.

![](_page_25_Figure_2.jpeg)

FIGURE 16. False Clock.

![](_page_25_Figure_4.jpeg)

FIGURE 17. Proper Method to Drive the XTR108 to Avoid False Clock.

![](_page_25_Figure_6.jpeg)

FIGURE 18. Resistor Protects XTR108 and Microcontroller During Bus Contention.

![](_page_26_Picture_0.jpeg)

www.ti.com 10-Dec-2020

### **PACKAGING INFORMATION**

![](_page_26_Picture_228.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

![](_page_27_Picture_0.jpeg)

### **PACKAGE OPTION ADDENDUM**

![](_page_28_Picture_1.jpeg)

**TEXAS** 

### **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 

![](_page_28_Figure_4.jpeg)

![](_page_28_Figure_5.jpeg)

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_28_Figure_7.jpeg)

![](_page_28_Picture_223.jpeg)

![](_page_28_Picture_224.jpeg)

![](_page_29_Picture_0.jpeg)

www.ti.com www.ti.com 3-Jun-2022

### **PACKAGE MATERIALS INFORMATION**

![](_page_29_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_29_Picture_72.jpeg)

### **TEXAS NSTRUMENTS**

www.ti.com www.ti.com 3-Jun-2022

### **TUBE**

![](_page_30_Figure_5.jpeg)

### **B - Alignment groove width**

\*All dimensions are nominal

![](_page_30_Picture_89.jpeg)

DBQ (R-PDSO-G24)

PLASTIC SMALL-OUTLINE PACKAGE

![](_page_31_Figure_3.jpeg)

NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side.

D. Falls within JEDEC MO-137 variation AE.

![](_page_31_Picture_8.jpeg)

### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated