# **ICS840272I**

### **DATA SHEET**

### **General Description**

The ICS840272I is a PLL-based Frequency Translator intended for use in Synchronous Ethernet applications. This high performance device is optimized to generate 25MHz and 8kHz LVCMOS clock outputs. The ICS840272I accepts the following differential or single-ended input signals: 161.1328125MHz (10GbE Mode), 156.25MHz (1GbE Mode), or 125MHz (Recovered clock from 10/100/1000BaseT Ethernet PHY). The extended temperature range supports telecommunication and networking end equipment requirements.

# **Pin Assignment**



**ICS840272I 16-Lead TSSOP 4.40mm x 5.0mm x 0.925mm package body G Package Top View**

### **Features**

- **ï** Two single-ended outputs (LVCMOS or LVTTL levels), output impedance:  $17\Omega$
- **ï** Single-ended lock detect output (LVCMOS or LVTTL levels)
- **ï** Two selectable differential clock inputs
- **ï** Differential input pair (CLKx, nCLKx) accepts LVPECL, LVDS, LVHSTL, SSTL, HCSL input levels
- $\bullet$  Internal resistor bias on nCLK pin allows the user to drive CLK input with external single-ended (LVCMOS/ LVTTL) input levels
- **ï** Selectable input frequencies: 161.1328MHz, 156.25MHz or 125MHz
- **ï** Output frequency: 25MHz, 8kHz
- **ï** Full 3.3V supply voltage
- **ï** -40°C to 85°C ambient operating temperature
- **ï** Available in lead-free (RoHS 6) packaging



# **Block Diagram**

# **Pin Descriptions and Characteristics**

### **Table 1. Pin Descriptions**



NOTE: Pullup and Pulldown refer to internal input resistors. See [Table](#page-1-0) 2, Pin Characteristics, for typical values.

#### <span id="page-1-0"></span>**Table 2. Pin Characteristics**



# **Function Tables**

### <span id="page-2-0"></span>**Table 3A. SEL[1:0] Function Table**



#### <span id="page-2-1"></span>**Table 3B. OE Function Table**



# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



# **DC Electrical Characteristics**

#### **Table 4A. Power Supply DC Characteristics,**  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}$ C to 85°C



#### **Table 4B. LVCMOS/LVTTL DC Characteristics,**  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}$ C to 85°C





#### **Table 4C. Differential DC Characteristics,**  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}$ C to 85°C

NOTE 1:  $V_{|L}$  should not be less than -0.3V.

NOTE 2: Common mode input voltage is defined as  $\mathsf{V}_{\mathsf{IH}}$ .

# **AC Electrical Characteristics**

**Table 5. AC Characteristics,**  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to 85°C



NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Refer to Phase Noise plot.

# RENESAS

# **Typical Phase Noise at 25MHz**



# **Parameter Measurement Information**



#### **LVCMOS Output Load AC Test Circuit**



**Output Duty Cycle/Pulse Width/Period**



**RMS Phase Jitter**



### **Differential Input Level**



### **Output Rise/Fall Time**



#### **Cycle-to-Cycle Jitter**

# **Applications Information**

### **Power Supply Filtering Technique**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS840272I provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$ ,  $V_{DDA}$  and  $V_{DDO}$  should be individually connected to the power supply plane through vias, and 0.01µF bypass capacitors should be used for each pin. [Figure](#page-7-0) 1 illustrates this for a generic  $V_{DD}$  pin and also shows that  $V_{DDA}$ requires that an additional 10 $\Omega$  resistor along with a 10 $\mu$ F bypass capacitor be connected to the  $V_{DDA}$  pin.



<span id="page-7-0"></span>**Figure 1. Power Supply Filtering**

### **Recommendations for Unused Input and Output Pins**

#### **Inputs:**

#### **LVCMOS Control Pins**

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A 1 $k\Omega$  resistor can be used.

#### **CLK/nCLK Inputs**

For applications not requiring the use of the differential input, both CLK and nCLK can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLK to ground.

#### **Outputs:**

#### **LVCMOS Outputs**

All unused LVCMOS output can be left floating. There should be no trace attached.

### **Wiring the Differential Input to Accept Single-Ended Levels**

[Figure](#page-8-0) <sup>2</sup> shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1=V_{DD}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the V<sub>1</sub>in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{DD} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_1$  at 1.25V. The values below are for when both the single ended swing and  $V_{DD}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most 50 $\Omega$  applications, R3 and R4 can be 100 $\Omega$ . The

values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $V_{IL}$  cannot be less than -0.3V and  $V_{\text{IH}}$  cannot be more than  $V_{\text{DD}}$  + 0.3V. Suggested edge rate faster than 1V/ns. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



<span id="page-8-0"></span>**Figure 2. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels**

### **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both signals must meet the  $V_{PP}$  and  $V_{CMB}$ input requirements. [Figure](#page-9-0) 3A to [Figure](#page-9-1) 3F show interface examples for the CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult



<span id="page-9-0"></span>**Figure 3A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver**



**Figure 3B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver**





with the vendor of the driver component to confirm the driver termination requirements. For example, in [Figure](#page-9-0) 3A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



**Figure 3D. CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



**Figure 3E. CLK/nCLK Input Driven by a 3.3V LVDS Driver**



<span id="page-9-1"></span>**Figure 3F. CLK/nCLK Input Driven by a 2.5V SSTL Driver**

### **Schematic Example**

[Figure](#page-11-0) <sup>4</sup> (next page) shows an example ICS840272I application which focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure that the logic control inputs are properly set for the application.

The ICS840272I requires a variation on each of the standard LVDS and LVPECL termination networks for the input clocks. These variations introduce an input offset that ensures the LOCK\_DT output stays at a stable logic low value when the input clock is either stopped or tri-stated. Notice in particular the nonstandard value of R4 in the LVPECL termination and the addition of R11 and R12 in the LVDS termination. Use these same terminations for AC coupling.

As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS840272I provides separate power supplies to isolate any high switching noise from coupling into the internal PLL.

In order to achieve the best possible filtering, it is recommended that

the placement of the filter components be on the device side of the PCB as close to the power pins as possible. If space is limited, the 10 ohm VCCA resistor and the 0.1uf capacitor in each power pin filter should be placed on the device side. The other components can be on the opposite side of the PCB. Pull up and pull down resistors to set configuration pins can all be placed on the pcb side opposite the device side to free up device side area if necessary.

Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for a wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10 kHz. If a specific frequency noise component is known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitance in the local area of all devices.

For additional layout recommendations and guidelines, contact clocks@idt.com.



<span id="page-11-0"></span>**Figure 4. ICS840272I Schematic Example**

# **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS840272I. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the ICS840272I is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

- Power (core)<sub>MAX</sub> = V<sub>DD\_MAX</sub> \* ( $I_{DD}$  +  $I_{DDA}$  +  $I_{DDO}$ ) = 3.465V \*(57mA + 11mA + 5mA) = **252.9mW**
- Output Impedance  $R_{\text{OUT}}$  Power Dissipation due to Loading 50 $\Omega$  to  $V_{\text{DD}}/2$ Output Current  $I_{\text{OUT}} = V_{\text{DD}}$  MAX /  $[2 * (50\Omega + R_{\text{OUT}})] = 3.465 \text{V}$  /  $[2 * (50\Omega + 17\Omega)] = 25.86 \text{mA}$
- Total Power Dissipation on the  $R_{OUT}$  per LVCMOS output Power (R<sub>OUT</sub>) = R<sub>OUT</sub> \* (I<sub>OUT</sub>)<sup>2</sup> = 17 $\Omega$  \* (25.86mA)<sup>2</sup> = **11.4mW per output** Total Power  $(R_{OUT}) = 11.4$ mW \* 2 = 22.8mW

#### **Total Power Dissipation**

- **Total Power**
	- = Power (core) $_{MAX}$  + Total Power ( $R_{OUT}$ )
	- $= 252.9$ mW + 22.8mW
	- **= 275.7mW**

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{IA}$  \* Pd\_total + T<sub>A</sub>

 $Tj$  = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is  $81.2^{\circ}$ C/W per [Table](#page-12-0) 6 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}$ C + 0.276W \*81.2°C/W = 107.4°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### <span id="page-12-0"></span>Table 6. Thermal Resistance  $\theta_{JA}$  for 16-Lead TSSOP, Forced Convection



# **Reliability Information**

### Table 7.  $\theta_{JA}$  vs. Air Flow Table for a 16-Lead TSSOP



## **Transistor Count**

The transistor count for ICS840272I: 3326

# **Package Outline and Package Dimensions**



### **Package Outline - G Suffix for 16-Lead TSSOP Table 8. Package Dimensions for 16-Lead TSSOP**



Reference Document: JEDEC Publication 95, MO-153

# **Ordering Information**

### **Table 9. Ordering Information**



# **Revision History Sheet**





#### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

**Corporate Headquarters**<br>
TOYOSU FORESIA, 3-2-24 Toyosu,<br>
Koto-ku, Tokyo 135-0061, Japan<br>
Koto-ku, Tokyo 135-0061, Japan www.renesas.com office, please visit:

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales www.renesas.com/contact/