# 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor #### **General Description** The MAX5924/MAX5925/MAX5926 1V to 13.2V hot-swap controllers allow the safe insertion and removal of circuit cards into live backplanes. These devices hot swap supplies ranging from 1V to 13.2V provided that the device supply voltage, $V_{CC}$ , is at or above 2.25V and the hot-swapped supply, $V_{S}$ , does not exceed $V_{CC}$ . The MAX5924/MAX5925/MAX5926 hot-swap controllers limit the inrush current to the load and provide a circuit-breaker function for overcurrent protection. The devices operate with or without a sense resistor. When operating without a sense resistor, load-probing circuitry ensures a short circuit is not present during startup, then gradually turns on the external MOSFET. After the load probing is complete, on-chip comparators provide overcurrent protection by monitoring the voltage drop across the external MOSFET on-resistance. In the event of a fault condition, the load is disconnected. The devices include many integrated features that reduce component count and design time, including configurable turn-on voltage, slew rate, and circuit-breaker threshold. An on-board charge pump provides the gate drive for a low-cost, external nMOSFET. The MAX5924/MAX5925/MAX5926 are available with open-drain PGOOD and/or $\overline{\text{PGOOD}}$ outputs. The MAX5925/MAX5926 also feature a circuit breaker with temperature-compensated $R_{DS(ON)}$ sensing. The MAX5926 features a selectable $0\text{ppm}/^{\circ}\text{C}$ or $3300\text{ppm}/^{\circ}\text{C}$ temperature coefficient. The MAX5924 temperature coefficient is $0\text{ppm}/^{\circ}\text{C}$ and the MAX5925 temperature coefficient is $3300\text{ppm}/^{\circ}\text{C}$ . Autoretry and latched fault-management configurations are available (see the Selector Guide). #### **Applications** - Base Stations - RAID - Remote-Access Servers - Network Routers and Switches - Servers - Portable Device Bays µMAX is a registered trademark of Maxim Integrated Products, Inc. Selector Guide and Ordering Information appears at end of data sheet. #### **Benefits and Features** - Hot Swap 1V to 13.2V with V<sub>CC</sub> ≥ 2.25V - Drive High-Side nMOSFET - Operation With or Without R<sub>SENSE</sub> - Temperature-Compensated R<sub>DS(ON)</sub> Sensing - Protected During Turn-On into Shorted Load - Adjustable Circuit-Breaker Threshold - Programmable Slew-Rate Control - Programmable Turn-On Voltage - Autoretry or Latched Fault Management - 10-Pin μMAX® or 16-Pin QSOP Packages ### **Typical Operating Circuits** ### 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor ### **Absolute Maximum Ratings** | (All voltages referenced to GND, unless otherwise noted.) | |--------------------------------------------------------------| | V <sub>CC</sub> 0.3V to +14V | | GATE*0.3V to +20V | | All Other Pins0.3V to the lower of $(V_{CC} + 0.3V)$ or +14V | | SC_DET Current (200ms pulse width, 15% duty cycle) 140mA | | Continuous Current (all other pins)20mA | | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | | |-------------------------------------------------------|-------------| | 10-Pin μMAX (derate 6.9mW/°C above +70°C) | 556mW | | 16-Pin QSOP (derate 18.9mW/°C above +70°C) | 1509mW | | Operating Temperature Range40° | C to +105°C | | Junction Temperature | +150°C | | Storage Temperature Range65° | C to +150°C | | Lead Temperature (soldering, 10s) | +300°C | | Soldering Temperature (reflow) | +260°C | | | | <sup>\*</sup>GATE is internally driven and clamped. Do not drive GATE with external source. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **Electrical Characteristics** $(V_{CC}, EN (MAX5924/MAX5925), EN1 (MAX5926) = +2.7V to +13.2V; EN2 (MAX5926) = 0V; V_S (see Figure 1) = +1.05V to V_{CC}; T_A = -40°C to +85°C, unless otherwise noted. Typical values are at <math>V_{CC} = 5V$ , $R_L = 500\Omega$ from OUT to GND, $C_L = 1\mu F$ , SLEW = open, $T_A = +25°C$ , unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CON | DITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|-----------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------|------|------|-------------------------------------------------------------------------|-------| | POWER SUPPLIES | • | | | | | | | | V <sub>CC</sub> Operating Range | V <sub>CC</sub> | | | 2.7 | | 13.2 | V | | V <sub>S</sub> Operating Range | V <sub>S</sub> | V <sub>S</sub> as defined in Figu | re 1 | 1.0 | | V <sub>CC</sub> | V | | Supply Current | Icc | FET is fully enhanced | I, SC_DET = V <sub>CC</sub> | | 1.5 | 2.5 | mA | | UNDERVOLTAGE LOCKOUT (UV | | | | | | | | | UVLO Threshold | V <sub>UVLO</sub> | Default value, V <sub>S</sub> and | V <sub>CC</sub> increasing, Figure 1 | 1.73 | 2.06 | 2.47 | V | | V <sub>CC</sub> UVLO Deglitch Time | t <sub>DG</sub> | (Note 2) | | | 900 | | μs | | V <sub>CC</sub> UVLO Startup Delay | t <sub>D,UVLO</sub> | | | 123 | 200 | 350 | ms | | LOAD-PROBE | , , , , , , , , , , , , , , , , , , , , | | | | | | | | Land Barka Baristana (Mata 0) | _ | 2.7V < V <sub>CC</sub> < 5V | | 4 | 30 | 65 | | | Load-Probe Resistance (Note 3) | $R_{LP}$ | 5V < V <sub>CC</sub> < 13.2V | | 3 | 10 | 20 | Ω | | Load-Probe Timeout | t <sub>LP</sub> | | | 43 | 102 | 205 | ms | | Load-Probe Threshold Voltage | V <sub>LP,TH</sub> | (Note 4) | | 172 | 200 | 235 | mV | | CIRCUIT BREAKER | · · · · · · · · · · · · · · · · · · · | | | | | | | | | I <sub>CB</sub> | TC = high (MAX5926), | $V_{CC}$ = 2.7V and $V_{CB}$ = 1V | | 37 | | | | | | MAX5924 | 2.7V ≤ V <sub>CC</sub> ≤ 13.2V | 34 | 37 | 42 | 1 | | | I <sub>CB25</sub> | TC = low<br>(MAX5926),<br>MAX5925 (Note 5) | V <sub>CC</sub> = 2.7V, V <sub>CB</sub> = 1V,<br>T <sub>A</sub> = +25°C | 30 | 40 | 50 | | | | | | $V_{CC} = 2.7V, V_{CB}$<br>= 1V, T <sub>A</sub> = +105°C<br>(MAX5925D) | 45 | 60 | 13.2<br>V <sub>CC</sub><br>2.5<br>2.47<br>350<br>65<br>20<br>205<br>235 | | | Circuit-Breaker Programming Current | | | $2.7V \le V_{CC} \le 13.2V$ ,<br>$T_A = +25^{\circ}C$ | 40 | 50 | 60 | μA | | | | | 2.7V $\leq$ V <sub>CC</sub> $\leq$ 13.2V,<br>T <sub>A</sub> = +105°C (MAX5925D) | 40 | 60 | 80 | | | | I <sub>CB85</sub> | TC = low<br>(MAX5926),<br>MAX5925 (Note 5) | V <sub>CC</sub> = 2.7V and<br>V <sub>CB</sub> = 1V, T <sub>A</sub> = +85°C | 40 | 50 | 60 | | | | | | $2.7V \le V_{CC} \le 13.2V$ ,<br>$T_A = +85^{\circ}C$ | 50 | 60 | 70 | | ### **Electrical Characteristics (continued)** $(V_{CC}, EN (MAX5924/MAX5925), EN1 (MAX5926) = +2.7V to +13.2V; EN2 (MAX5926) = 0V; V_S (see Figure 1) = +1.05V to V_{CC}; T_A = -40°C to +85°C, unless otherwise noted. Typical values are at <math>V_{CC}$ = 5V, $R_L$ = 500 $\Omega$ from OUT to GND, $C_L$ = 1 $\mu$ F, SLEW = open, $T_A$ = +25°C, unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONI | DITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------|---------------------|-------|--------| | Circuit-Breaker Programming Current During Startup | I <sub>CB,SU</sub> | | | | 2 x I <sub>CB</sub> | | μA | | Circuit-Breaker Enable Threshold | V <sub>CB,EN</sub> | V <sub>GATE</sub> - V <sub>OUT</sub> , rising | 2.3 | 3.6 | 4.65 | V | | | Circuit-Breaker Comparator Offset Voltage | V <sub>CB_OS</sub> | | | | 0.3 | ±4.7 | mV | | Fast Circuit-Breaker Offset<br>Resistor | R <sub>CBF</sub> | Figure 3 | | 1.2 | 1.9 | 2.7 | kΩ | | Slow Circuit-Breaker Delay | t <sub>CBS</sub> | V <sub>CB</sub> - V <sub>SENSE</sub> = 10m | V | 0.95 | 1.6 | 2.95 | ms | | Fast Circuit-Breaker Delay | t <sub>CBF</sub> | V <sub>CB</sub> - V <sub>SENSE</sub> = 500n | | | 280 | | ns | | Circuit-Breaker Trip Gate Pulldown | 1 | V <sub>GATE</sub> = 2.5V, V <sub>CC</sub> = +85°C | 13.2V, T <sub>A</sub> = -40°C to | 13.5 27 | | | mA | | Current | IGATE,PD | Volume = 2.5V, Volume 13.2V, T = -40°C to | | 12 | 27 | | mA | | Circuit-Breaker Temperature | TC | MAX5924, TC = high | (MAX5926) | | 0 | | nnm/°C | | Coefficient | TC <sub>ICB</sub> | MAX5925, TC = low (MAX5926) | | | 3300 | | ppm/°C | | OUT Current | I <sub>OUT</sub> | | | | | 120 | μA | | MOSFET DRIVER | | | | | | | | | | V <sub>GS</sub> | V <sub>GATE</sub> - V <sub>OUT</sub> | $2.7V \le V_{CC} \le 13.2V, T_A$<br>= -40°C to +85°C | 4.2 | 5.5 | 7.2 | | | External Gate Drive | | | $2.7V \le V_{CC} \le 13.2V$ ,<br>$T_A = -40^{\circ}C \text{ to } +105^{\circ}C$<br>(MAX5925D) | 4.0 | 5.5 | 7.2 | V | | Load Voltage Clay Date | CD | SLEW = open, C <sub>GATE</sub> = 10nF | | 2.19 | 9.5 | | \//ma | | Load Voltage Slew Rate | SR | C <sub>SLEW</sub> = 300nF, C <sub>GATE</sub> = 10nF (Note 8) | | | 0.84 | | V/ms | | Gate Pullup Current Capacity | I <sub>GATE</sub> | V <sub>GATE</sub> = 0V | | 239 | | | μA | | ENABLE COMPARATOR | | | | | | | | | ENI ENI Perence Threshold | Variable | $V_{EN}$ (MAX5924/MAX5925) or $V_{EN1}$ (MAX5926) rising, $T_A = -40$ °C to +85°C | | 0.747 | 0.795 | 0.850 | V | | EN, ENTINEIGIEIGE THESHOU | N, EN1 Reference Threshold $V_{EN/UVLO}$ $V_{EN}$ (MAX5925D) rising, $T_A = -40^{\circ}\text{C}$ to +105°C | | | 0.747 | 0.795 | 0.875 | V | | EN, EN1 Hysteresis | V <sub>EN,HYS</sub> | | | | 30 | | mV | | EN, EN1 Input Bias Current | I <sub>EN</sub> | EN (MAX5924/MAX5925) = V <sub>CC</sub> ,<br>EN1 (MAX5926) = V <sub>CC</sub> | | | ±8 | ±50 | nA | | DIGITAL OUTPUTS (PGOOD, PGOOD) | | | | | | | | | Power-Good Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1mA | | | 0.3 | 0.4 | V | | Power-Good Output Open-Drain<br>Leakage Current | ІОН | PGOOD/PGOOD = 13.2V | | | 0.2 | 1 | μA | | Power-Good Trip Point | V <sub>THPGOOD</sub> | V <sub>GATE</sub> - V <sub>OUT</sub> , rising | gate voltage | V <sub>CB_EN</sub> | 3.6 | 4.7 | V | | Power-Good Hysteresis | V <sub>PG,HYS</sub> | | | | 0.36 | | V | #### **Electrical Characteristics (continued)** $(V_{CC}, EN (MAX5924/MAX5925), EN1 (MAX5926) = +2.7V \text{ to } +13.2V; EN2 (MAX5926) = 0V; V_S (see Figure 1) = +1.05V \text{ to } V_{CC};$ $T_A$ = -40°C to +85°C, unless otherwise noted. Typical values are at $V_{CC}$ = 5V, $R_L$ = 500 $\Omega$ from OUT to GND, $C_L$ = 1 $\mu$ F, SLEW = open, $T_A = +25$ °C, unless otherwise noted.) (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | | | |-------------------------------|------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|-------|--|--|--| | LOGIC AND TIMING (TC, LATCH ( | LOGIC AND TIMING (TC, LATCH (MAX5926), EN2 (MAX5926) | | | | | | | | | | Autoretry Delay | t <sub>RETRY</sub> | Autoretry mode | 0.6 | 1.6 | 3.3 | s | | | | | Innut Valtage | V <sub>IH</sub> | | 2.0 | | | V | | | | | Input Voltage | V <sub>IL</sub> | | | | 0.4 | | | | | | Input Bias Current | I <sub>BIAS</sub> | Logic high at 13.2V | | 3 | | μA | | | | | Time to Clear a Latched Fault | T <sub>CLR</sub> | MAX5924A/MAX5924B<br>MAX5925A/MAX5925B<br>MAX5926 in latched mode | | 200 | | μS | | | | Note 1: All devices are 100% tested at $T_A = +25^{\circ}C$ and $+85^{\circ}C$ . All temperature limits at $-40^{\circ}C$ are guaranteed by design. **Note 2:** V<sub>CC</sub> drops 30% below the undervoltage lockout voltage during t<sub>DG</sub> are ignored. Note 3: $R_{LP}$ is the resistance measured between $V_{CC}$ and $SC_DET$ during the load-probing phase, $t_{LP}$ . Note 4: Tested at +25°C and +85°C. Guaranteed by design at -40°C. Note 5: The circuit-breaker programming current increases linearly from V<sub>CC</sub> = 2.25V to 5V. See the Circuit-Breaker Current vs. Supply Voltage graph in the Typical Operating Characteristics. Note 6: See the Startup Mode section for more information. Note 7: $V_{GATE}$ is clamped to 17V (typ) above ground. Note 8: dv/dt = 330 x 10-9/C<sub>SI FW</sub> (V/ms), nMOS device used for measurement was IRF9530N. Slew rate is measured at the load. ### **Typical Operating Characteristics** $(V_{CC} = 5V, C_L = 1\mu F, C_{SLEW} = 330nF, C_{GATE} = 10nF, R_L = 500\Omega$ , Figure 1, $T_A = +25^{\circ}C$ , unless otherwise noted.) ### **Typical Operating Characteristics (continued)** $(V_{CC}$ = 5V, $C_L$ = 1 $\mu$ F, $C_{SLEW}$ = 330nF, $C_{GATE}$ = 10nF, $R_L$ = 500 $\Omega$ , Figure 1, $T_A$ = +25°C, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** $(V_{CC} = 5V, C_L = 1\mu F, C_{SLEW} = 330nF, C_{GATE} = 10nF, R_L = 500\Omega$ , Figure 1, $T_A = +25$ °C, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** $(V_{CC} = 5V, C_L = 1\mu F, C_{SLEW} = 330nF, C_{GATE} = 10nF, R_L = 500\Omega$ , Figure 1, $T_A = +25$ °C, unless otherwise noted.) ### 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor ### **Pin Configurations** ### **Pin Description** | PIN | | PIN | | PIN | | | |-------------------------------------------------|-------------------------------------------------|----------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | MAX5924A/<br>MAX5924C/<br>MAX5925A/<br>MAX5925C | MAX5924B/<br>MAX5924D/<br>MAX5925B/<br>MAX5925D | MAX5926 | NAME | FUNCTION | | | | 1 | 1 | 1 | V <sub>CC</sub> | Power-Supply Input. Connect $V_{CC}$ to a voltage between 2.47V and 13.2V. $V_{CC}$ must always be equal to or greater than $V_{S}$ (see Figure 1). | | | | 2 | 2 | 2 SC_DET resistor<br>≈200m.<br>there is<br>using F | | Short-Circuit Detection Output. Connect SC_DET to $V_{OUT}$ through a series resistor, $R_{SC}$ , when not using $R_{SENSE}$ . SC_DET forces current (limited to $\approx$ 200mA) into the external load through $R_{SC}$ at startup to determine whether there is a short circuit (load probing). Connect SC_DET directly to $V_{CC}$ when using $R_{SENSE}$ , Do not connect SC_DET to $V_{CC}$ when not using $R_{SENSE}$ in an attempt to disable load probing. | | | | 3 | 3 | _ | EN | ON/OFF Control Input. Drive EN high to enable the device. Drive EN low to disable the device. An optional external resistive-divider connected between V <sub>CC</sub> , EN, and GND sets the programmable turn-on voltage. | | | | 4 | _ | 4 | PGOOD | Open-Drain Active-Low Power-Good Output | | | | _ | 4 | 7 | PGOOD | Open-Drain Active-High Power-Good Output | | | | 5 | 5 | 5 | GND | Ground | | | | 6 | 6 | 12 | SLEW | Slew-Rate Adjustment Input. Connect an external capacitor between SLEW and GND to adjust the gate slew rate. Leave SLEW unconnected for the default slew rate. | | | | 7 | 7 | 13 | GATE | Gate-Drive Output. Connect GATE to the gate of the external n-channel MOSFET. | | | | 8 | 8 | 14 | OUT | Output Voltage. Connect OUT to the source of the external MOSFET. | | | | 9 | 9 | 15 | SENSE | Circuit-Breaker Sense Input. Connect SENSE to OUT when not using an external R <sub>SENSE</sub> (Figure 1). Connect SENSE to the drain of the external MOSFET when using an external R <sub>SENSE</sub> (Figure 2). | | | | 10 | 10 | 16 | СВ | Circuit-Breaker Threshold Programming Input. Connect an external resistor, $R_{CB}$ , from CB to $V_S$ to set the circuit-breaker threshold voltage. | | | ### 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor ### **Pin Description (continued)** | | PIN | | | | | |-------------------------------------------------|-------------------------------------------------|---------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MAX5924A/<br>MAX5924C/<br>MAX5925A/<br>MAX5925C | MAX5924B/<br>MAX5924D/<br>MAX5925B/<br>MAX5925D | MAX5926 | NAME | FUNCTION | | | _ | _ | 3 | EN1 | Active-High ON/OFF Control Input. Drive EN1 high to enable the device when $\overline{\text{EN2}}$ is low. Drive EN1 low to disable the device, regardless of the state of $\overline{\text{EN2}}$ . An optional external resistive-divider between V <sub>CC</sub> , EN1, and GND sets the programmable turn-on voltage while $\overline{\text{EN2}}$ is low. | | | _ | _ | 6 | EN2 | Active-Low ON/OFF Control Input. Drive $\overline{EN2}$ low to enable the device when EN1 is high. Drive $\overline{EN2}$ high to disable the device, regardless of the state of EN1. | | | _ | _ | 8 | LATCH | Latch Mode Input. Drive LATCH low for autoretry mode. Drive LATCH high for latched mode. | | | _ | _ | 9 | TC | Circuit-Breaker Temperature Coefficient Selection Input. Drive TC low to select a 3300ppm/°C temperature coefficient. Drive TC high to select a 0ppm/°C temperature coefficient. | | | _ | _ | 10, 11 | N.C. | No Connection. Not internally connected. | | | _ | _ | EP | EP | Exposed Pad. Connect EP to GND. | | Figure 1. Typical Operating Circuit (Without R<sub>SENSE</sub>) Figure 2. Typical Operating Circuit (With R<sub>SENSE</sub>) Figure 3. Functional Diagram ### 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor #### **Detailed Description** The MAX5924/MAX5925/MAX5926 are hot-swap controller ICs designed for applications where a line card is inserted into a live backplane. Normally, when a line card is plugged into a live backplane, the card's discharged filter capacitors provide a low impedance that can momentarily cause the main power supply to collapse. The MAX5924/MAX5925/MAX5926 are designed to reside either in the backplane or in the removable card to provide inrush current limiting and short-circuit protection. This is achieved using an external nMOSFET and an optional external current-sense resistor. Several critical parameters can be configured: - Slew rate (inrush current) - Circuit-breaker threshold - Turn-on voltage - Fault-management mode (MAX5926) - Circuit-breaker temperature coefficient (MAX5926) See the <u>Selector Guide</u> for a device-specific list of factory-preset features and parameters. #### **Startup Mode** It is important that both $V_{CC}$ and $V_{S}$ rise at a minimum rate of 100mV/ms during the critical time when power voltages are below those values required for proper logic control of internal circuitry. This applies for $0.5V \le V_{CC} \le 2.5V$ and $0.5V \le V_{S} \le 0.8V$ . This is particularly true when LATCH is tied high. The MAX5924/MAX5925/MAX5926 control an external MOSFET placed in the positive power-supply pathway. When power is first applied, the MAX5924/MAX5925/MAX5926 hold the MOSFET off indefinitely if the supply voltage is below the undervoltage lockout level or if the device is disabled (see the *EN (MAX5924/MAX5925), EN1/EN2 (MAX5926)* section). If neither of these conditions exist, the device enters a UVLO startup delay period for ≈200ms. Next, the MAX5924/MAX5925/MAX5926 detect whether an external sense resistor is present; and then autoconfigure accordingly (see Figure 4). If no sense resistor is present, bilevel fault protection is disabled and load-probing circuitry is enabled (see the Load Probing section). If load probing is not successful, the fault is managed according to the selected fault management mode (see the <u>Latched and Autoretry Fault Management</u> section). If load probing (see the <u>Load Probing</u> section) is successful, slew-rate limiting is employed to gradually turn on the MOSFET. Figure 4. Startup Flow Chart If the device detects an external R<sub>SENSE</sub>, circuitbreaker threshold is set at 2xI<sub>CB</sub>, the slow comparator is disabled, the startup phase begins without delay for load probing, and slew-rate limiting is employed to gradually turn on the MOSFET. During the startup phase, the voltage at the load, $V_{OUT}$ , rises at a rate determined by the selected slew rate (see the <u>Slew Rate</u> section). The inrush current ( $I_{INRUSH}$ ) to the load is limited to a level proportional to the load capacitance ( $C_L$ ) and the slew rate: $$I_{INRUSH} = \frac{C_L \times SR}{1000}$$ where SR is the slew rate in V/ms and $C_L$ is load capacitance in $\ensuremath{\mathsf{uF}}$ For operation with and without R<sub>SENSE</sub>, once $V_{GATE}$ - $V_{OUT}$ exceeds $V_{CB,EN}$ , PGOOD and/or PGOOD assert. When $V_{GATE}$ - $V_{OUT}$ = $V_{CB,EN}$ , the devices enable standard bilevel fault protection with normal $I_{CB}$ (see the *Bilevel Fault Protection* section). #### **Load Probing** The devices' load-probing circuitry detects short-circuit conditions during startup. Load probing is active only when no external RSFNSF is detected. As the device begins load probing, SC\_DET is connected to VCC through an internal switch with an on-resistance of RLP (Figure 6). V<sub>CC</sub> then charges the load with a probe current limited at ≈200mA. $I_{PROBE} = (V_{CC} - V_{OUT})/(R_{LP} + R_{SC})$ (Figure 1) If the load voltage does not reach V<sub>LP.TH</sub> (0.2V typ) within t<sub>IP</sub>, a short-circuit fault is detected and the startup mode is terminated according to the selected fault-management mode (see the Latched and Autoretry Fault Management section and Figure 5). If no fault condition is present, PGOOD/PGOOD asserts at the end of the startup period (see the Turn-On Waveforms in the Typical Operating Characteristics). Load probing can only be, and must be, employed when not using an external RSENSE. Figure 5. Startup Waveform Figure 6. Load-Probe Resistance vs. Supply Voltage #### **Normal Operation** In normal operation, after startup is complete, protection is provided by turning off the external MOSFET when a fault condition is encountered. Dual-speed/bilevel fault protection incorporates two comparators with different thresholds and response times to monitor the current: - 1) Slow comparator. This comparator has a 1.6ms (typ) response time. The slow comparator ignores lowamplitude momentary current glitches. After an extended overcurrent condition, a fault is acknowledged and the MOSFET gate is discharged. - 2) Fast comparator. This comparator has a quick response time and a higher threshold voltage. The fast comparator turns off the MOSFET immediately when it detects a large high-current event such as a short circuit. In each case, when a fault is encountered, the powergood output deasserts and the device drives GATE low. After a fault, the MAX5924A, MAX5924B, MAX5925A, and MAX5925B latch GATE low and the MAX5924C. MAX5924D, MAX5925C, and MAX5925D enter the autoretry mode. The MAX5926 has selectable latched Figure 7. Slow Comparator Response to an Overcurrent Fault ### 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor or autoretry modes. Figure 7 shows the slow comparator response to an overcurrent fault. #### **Bilevel Fault Protection** #### **Bilevel Fault Protection in Startup Mode** Bilevel fault protection is disabled in startup mode, and is enabled when $V_{GATE-VOUT}$ exceeds $V_{CB,EN}$ at the end of the startup period. When no R<sub>SENSE</sub> is detected, neither slow nor fast comparator is active during startup because the high $R_{D(ON)}$ of the MOSFET when not fully enhanced would signal an artificially-high $V_{\text{IN-VSENSE}}$ voltage. Load probing prior to startup insures that the output is not short-circuited. When R<sub>SENSE</sub> is detected, the slow comparator is disabled during startup while the fast comparator remains active. The overcurrent trip level is higher than normal during the startup period because the ICB is temporarily doubled to ICB,SU at this time. This allows higher than normal startup current to allow for output capacitor charging current. Figure 8a. Gate Discharge Current vs. MOSFET Gate-to-Source Voltage ## Table 1. Selecting Fault Management Mode (MAX5926) | LATCH | FAULT MANAGEMENT | |-------|------------------| | Low | Autoretry mode | | High | Latched mode | #### **Slow Comparator** The slow comparator is disabled during startup while the external MOSFET turns on. If the slow comparator detects an overload condition while in normal operation (after startup is complete), it turns off the external MOSFET by discharging the gate capacitance with I<sub>GATE,PD</sub>. The magnitude of I<sub>GATE,PD</sub> depends on the external MOSFET gate-to-source voltage (V<sub>GS</sub>). The discharge current is strongest immediately following a fault and decreases as the MOSFET gate is discharged (Figure 8a). ### 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor #### **Fast Comparator** The fast comparator is used for serious current overloads or short circuits. If the load current reaches the fast comparator threshold, the device quickly forces the MOSFET off. The fast comparator has a response time of 280ns, and discharges GATE with IGATE.PD (Figure 8a). The fast comparator is disabled during startup when no RSENSE is detected #### **Latched and Autoretry Fault Management** The MAX5924A, MAX5924B, MAX5925A, and MAX5925B latch the external MOSFET off when an overcurrent fault is detected. Following an overcurrent fault, the MAX5924C, MAX5924D, MAX5925C, and MAX5925D enter autoretry mode. The MAX5926 can be configured for either latched or autoretry mode (see Table 1). In autoretry, a fault turns the external MOSFET off then automatically restarts the device after the autoretry delay, t<sub>RETRY</sub>. During the autoretry delay, pull EN or EN1 low to restart the device. In latched mode, pull EN or EN1 low for at least 100µs to clear a latched fault and restart the device. #### **Power-Good Outputs** The power-good output(s) are open-drain output(s) that deassert: - When $V_{CC} < V_{UVLO}$ - During t<sub>D,UVLO</sub> - When V<sub>GS</sub> < V<sub>THPGOOD</sub> - During load probing - When disabled (EN = GND (MAX5924/MAX5925), EN1 = GND or $\overline{EN2}$ = high (MAX5926)) - During fault management - During tRETRY or when latched off (MAX5924A, MAX5924B, MAX5925A, MAX5925B, or MAX5926 (LATCH = low)). Figure 8b. PGOOD Behavior with Large Negative Input-Voltage Step when VS is Near V<sub>S(MIN)</sub> PGOOD/PGOOD asserts only if the part is in normal mode and no faults are present. #### Undervoltage Lockout (UVLO) UVLO circuitry prevents the devices from turning on the external MOSFET until V<sub>CC</sub> exceeds the UVLO threshold, $V_{\mbox{UVLO}}$ , for $t_{\mbox{D.UVLO}}$ . UVLO protects the external MOSFET from insufficient gate-drive voltage, and to LIVLO ensures that the board is fully plugged into the backplane and V<sub>CC</sub> is stable prior to powering the hot-swapped system. Any input voltage transient at V<sub>CC</sub> below the UVLO threshold for more than the UVLO deglitch period (t<sub>DG</sub>) resets the device and initiates a startup sequence. Device operation is protected from momentary inputvoltage steps extending below the UVLO threshold for a deglitch period, t<sub>DG</sub>. However, the power-good output(s) may momentarily deassert if the magnitude of a negative step in V<sub>CC</sub> exceeds approximately 0.5V, and V<sub>CC</sub> drops below V<sub>UVLO</sub>. Operation is unaffected and the power-good output(s) assert(s) within 200µs, as shown in Figure 8b. This figure also shows that if the UVLO condition exceeds $t_{DG}$ = 900µs (typ), the power-good output(s) again deassert(s) and the load is disconnected. #### **Determining Inrush Current** Determining a circuit's inrush current is necessary to choose a proper MOSFET. The MAX5924/MAX5925/ MAX5926 regulate the inrush current by controlling the output-voltage slew rate, but inrush current is also a function of load capacitance. Determine an anticipated inrush current using the following equation: $$I_{INRUSH}(A) = C_L \frac{dV_{OUT}}{dt \times 1000} = C_L \times SR$$ Figure 9. Impact of $C_{GATE}$ on the $V_{GATE}$ Waveform ### 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor where C<sub>I</sub> is the load capacitance in µF and SR is the selected device output slew rate in V/ms. For example, assuming a load capacitance of 100µF and using the value of SR = 10V/ms, the anticipated inrush current is 1A. If a 16V/ms output slew rate is used, the inrush current increases to 1.6A. Choose SR so the maximum anticipated inrush current does not trip the fast circuitbreaker comparator during startup. #### **Slew Rate** The MAX5924/MAX5925/MAX5926 limit the slew rate of VOUT. Connect an external capacitor, CSLEW, between SLEW and GND to adjust the slew-rate limit. Floating Figure 10. Adjustable Turn-On Voltage SLEW sets the maximum slew rate to the minimum value. Calculate C<sub>SI FW</sub> using the following equation: $$C_{SLEW} = 330 \ 10^{-9} / SR$$ where, SR is the desired slew rate in V/ms and C<sub>SLEW</sub> is in nF. This equation is valid for $C_{SLEW} \ge 100$ nF. For higher SR, see the Typical Operating Characteristics. A 2µA (typ) pullup current clamped to 1.4V causes an initial jump in the gate voltage, V<sub>GATF</sub>, if C<sub>GATF</sub> is small and the slew rate is slow (Figure 3). Figure 9 illustrates how the addition of gate capacitance minimizes this initial jump. CGATE should not exceed 25nF. #### EN (MAX5924/MAX5925), EN1/EN2 (MAX5926) The enable comparators control the on/off function of the MAX5924/MAX5925/MAX5926. Enable is also used to reset the fault latch in latch mode. Pull EN or EN1 low for 100µs to reset the latch. A resistive divider between EN or EN1, V<sub>S</sub>, and GND sets the programmable turn-on voltage to a voltage greater than V<sub>UVLO</sub> (Figure 10). #### Selecting a Circuit-Breaker Threshold The MAX5924/MAX5925/MAX5926 offer a circuit-breaker function to protect the external MOSFET and the load from the potentially damaging effects of excessive current. As load current flows through RDS(ON) (Figure 12) or R<sub>SENSE</sub> (Figure 13), a voltage drop is generated. After V<sub>GS</sub> exceeds V<sub>CB.EN</sub>, the MAX5924/MAX5925/MAX5926 monitor this voltage to detect overcurrent conditions. If this voltage exceeds the circuit-breaker threshold, the Figure 11. Maximum Circuit-Breaker Programming Resistor vs. Temperature ### 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor external MOSFET turns off and the power-good output(s) deassert(s). To accommodate different MOSFETs, sense resistors, and load currents, the MAX5924/MAX5925/MAX5926 voltage across $R_{CB}$ can be set between 10mV and 500mV. The value of the circuit-breaker voltage must be carefully selected based on $V_{S}$ (Figure 11). #### No R<sub>SENSE</sub> Mode When operating without RSENSE, calculate the circuitbreaker threshold using the MOSFET's RDS(ON) at the worst possible operating condition, and add a 20% overcurrent margin to the maximum circuit current. For example, if a MOSFET has an $R_{DS(ON)}$ of $0.06\Omega$ at $T_A$ = +25°C, and a normalized on-resistance factor of 1.75 at $T_A = +105$ °C, the R<sub>DS(ON)</sub> used for calculation is the product of these two numbers, or $(0.06\Omega)$ x (1.75) = $0.105\Omega$ . Then, if the maximum current is expected to be 2A, using a 20% margin, the current for calculation is $(2A) \times (1.2) = 2.4A$ . The resulting minimum circuit-breaker threshold is then a product of these two numbers, or $(0.105\Omega) \times (2.4A) = 0.252V$ . Using this method to choose a circuit-breaker threshold allows the circuit to operate under worst-case conditions without causing a circuit-breaker fault, but the circuitbreaker function will still detect a short circuit or a gross overcurrent condition. Figure 12. Circuit Breaker Using R<sub>DS(ON)</sub> To determine the proper circuit-breaker resistor value use the following equation, which refers to Figure 12: $$RCB = \frac{\left(ITRIPSLOW \times RDS(ON)(T)\right) + \left|V_{CB,OS}\right|}{I_{CB}}$$ where $I_{TRIPSLOW}$ is the desired slow-comparator trip current. The fast-comparator trip current is determined by the selected $R_{CB}$ value and cannot be adjusted independently. The fast-comparator trip current is given by: $$I_{TRIPFAST} = \frac{I_{CB} x (R_{CBF} + R_{CB}) \pm V_{CB,OS}}{R_{DS(ON)(T)}}$$ SC\_DET must be connected to OUT through the selected R<sub>SC</sub> when not using R<sub>SENSE</sub>. #### **RSENSE Mode** When operating with R<sub>SENSE</sub>, calculate the circuit-breaker threshold using the worst possible operating conditions, and add a 20% overcurrent margin to the maximum circuit current. For example, with a maximum expected current of 2A, using a 20% margin, the current for calculation is $(2A) \times (1.2) = 2.4A$ . The resulting minimum circuit- Figure 13. Circuit Breaker Using R<sub>SENSE</sub> ### 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor breaker threshold is then a product of this current and $R_{SENSE} = 0.06\Omega$ , or $(0.06\Omega)$ x (2.4A) = 0.144V. Using this method to choose a false circuit-breaker threshold allows the circuit to operate under worst-case conditions without causing a circuit-breaker fault, but the circuit-breaker function will still detect a short-circuit or a gross overcurrent condition. To determine the proper circuit-breaker resistor value, use the following equation, which refers to Figure 13: $$R_{CB} = \frac{\left(I_{TRIPSLOW} \times R_{SENSE}\right) + \left|V_{CB,OS}\right|}{I_{CB}}$$ where, I<sub>TRIPSLOW</sub> is the desired slow-comparator trip current. The fast-comparator trip current is determined by the selected R<sub>CB</sub> value and cannot be adjusted independently. The fast-comparator trip current is given by: $$I_{TRIPFAST} = \frac{I_{CB} x (R_{CBF} + R_{CB}) \pm V_{CB,OS}}{R_{SENSE}}$$ SC\_DET should be connected to $V_{CC}$ when using RSENSE. #### **Circuit-Breaker Temperature Coefficient** In applications where the external MOSFET's on-resistance is used as a sense resistor to determine overcurrent conditions, a 3300ppm/°C temperature coefficient is desirable to compensate for the $R_{DS(ON)}$ temperature coefficient. Use the MAX5926's TC input to select the circuit-breaker programming current's temperature coefficient, $TC_{ICB}$ (see Table 2). The MAX5924 temperature coefficient is preset to $0ppm/^{\circ}C$ , and the MAX5925's is preset to $3300ppm/^{\circ}C$ . Setting $TC_{ICB}$ to 3300ppm/°C allows the circuit-breaker threshold to track and compensate for the increase in the MOSFET's $R_{DS(ON)}$ with increasing temperature. Most MOSFETs have a temperature coefficient within a 3000ppm/°C to 7000ppm/°C range. Refer to the MOSFET data sheet for a device-specific temperature coefficient. $R_{DS(ON)}$ and $I_{CB}$ are temperature dependent, and can therefore be expressed as functions of temperature. At a given temperature, the MAX5925/MAX5926 indicate an overcurrent condition when: $I_{TRIPSLOW} \times R_{DS(ON)}(T) \ge I_{CB}(T) \times R_{CB} + |V_{CB,OS}|$ Table 2. Programming the Temperature Coefficient (MAX5926) | TC | TC <sub>ICB</sub> (ppm/°C) | |------|----------------------------| | High | 0 | | Low | 3300 | **Table 3. Suggested External MOSFETs** | APPLICATION<br>CURRENT (A) | PART | DESCRIPTION | |----------------------------|---------------------------------|-------------| | 1 | International Rectifier IRF7401 | SO-8 | | 2 | Siliconix Si4378DY | SO-8 | | 5 | Siliconix SUD40N02-06 | DPAK | | 10 | Siliconix SUB85N02-03 | D2PAK | Figure 14. Circuit-Breaker Trip Point and Current-Sense Voltage vs. Temperature where V<sub>CB,OS</sub> is the worst-case offset voltage. Figure 14 graphically portrays operating conditions for a MOSFET with a 4500ppm/°C temperature coefficient. ### **Applications Information** #### **Component Selection** #### **nMOSFET** Most circuit component values may be calculated with the aid of the devices. The "Design calculator for choosing component values" software can be downloaded from the MAX5924—MAX5926 Quickview on the Maxim website. **Table 4. Component Manufacturers** | COMPONENT | MANUFACTURER | PHONE | WEBSITE | |-----------------|-------------------------|--------------|-----------------------| | Sense Resistors | Dale-Vishay | 402-564-3131 | www.vishay.com | | Sense Resisions | IRC | 828-264-8861 | www.irctt.com | | MOSFETs | Fairchild | 888-522-5372 | www.fairchildsemi.com | | IVIUSFEIS | International Rectifier | 310-233-3331 | www.irf.com | Select the external nMOSFET according to the application's current and voltage level. $\underline{\text{Table 3}}$ lists some recommended components. Choose the MOSFET's onresistance, $R_{DS(ON)}$ , low enough to have a minimum voltage drop at full load to limit the MOSFET power dissipation. High $R_{DS(ON)}$ can cause undesired power loss and output ripple if the board has pulsing loads or triggers an external undervoltage reset monitor at full load. Determine the device power-rating requirement to accommodate a short circuit on the board at startup with the device configured in autoretry mode. Using the devices in latched mode allows the consideration of MOSFETs with higher $R_{DS(ON)}$ and lower power ratings. A MOSFET can typically withstand single-shot pulses with higher dissipation than the specified package rating. Low MOSFET gate capacitance is not necessary since the inrush current limiting is achieved by limiting the gate $dv/dt. \ \underline{Table} \ \underline{4}$ lists some recommended manufacturers and components. Be sure to select a MOSFET with an appropriate gate drive (see the <u>Typical Operating Characteristics</u>). Typically, for $V_{CC}$ less than 3V, select a 2.5V $V_{GS}$ MOSFET. #### **Optional Sense Resistor** Select the sense resistor in conjunction with R<sub>CB</sub> to set the slow and fast circuit-breaker thresholds (see the <u>Selecting a Circuit-Breaker Threshold</u> section). The sense-resistor power dissipation depends on the device configuration. If latched mode is selected, P<sub>RSENSE</sub> = $(I_{OVERLOAD})^2$ x R<sub>SENSE</sub>; if autoretry is selected, then P<sub>RSENSE</sub> = $(I_{OVERLOAD})^2$ x R<sub>SENSE</sub> x $(t_{ON}/t_{RETRY})$ . Choose a sense-resistor power rating of twice the P<sub>RSENSE</sub> for long-term reliable operation. In addition, ensure that the sense resistor has an adequate I<sup>2</sup>T rating to survive instantaneous short-circuit conditions. #### **No-Load Operation** The internal circuitry is capable of sourcing a current at the OUT terminal of up to 120 $\mu$ A from a voltage V<sub>IN</sub> + V<sub>GS</sub>. If there is no load on the circuit, the output capacitor will charge to a voltage above $V_{IN}$ until the external MOSFET's body diode conducts to clamp the capacitor voltage at $V_{IN}$ plus the body-diode $V_F$ . When testing or operating with no load, it is therefore recommended that the output capacitor be paralleled with a resistor of value: $$R = V_X/120\mu A$$ where $V_X$ is the maximum acceptable output voltage prior to hot-swap completion. #### **Design Procedure** Given: - $V_{CC} = V_S = 5V$ - $C_I = 150 \mu F$ - Full-Load Current = 5A - No Rsense - I<sub>INRUSH</sub> = 500mA Procedures: 1) Calculate the required slew rate and corresponding C<sub>SLEW</sub>: $$SR = \frac{I_{INRUSH}}{1000 \times C_L} = 3.3 \frac{V}{ms}$$ $$C_{SLEW} = \frac{330 \times 10^{-9}}{SR} = \frac{330 \times 10^{-9}}{3.3 \frac{V}{ms}} = 0.1 \mu F$$ - 2) Select a MOSFET and determine the worst-case power dissipation. - Minimize power dissipation at full load current and at high temperature by selecting a MOSFET with an appropriate R<sub>DS(ON)</sub>. Assume a 20°C temperature difference between the devices and the MOSFET. For example, at room temperature the IRF7822's $R_{DS(ON)}$ = 6.5m $\Omega$ . The temperature coefficient for this device is 4000ppm/°C. The maximum $R_{DS(ON)}$ for the MOSFET at $T_{J(MOSFET)}$ = +105°C is: R<sub>DS(ON)105</sub> = 6.5mΩ× $$\left(1 + (105^{\circ}C - 25^{\circ}C) \times 4000 \frac{ppm}{^{\circ}C}\right)$$ = 8.58mΩ ### 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor The power dissipation in the MOSFET at full load is: $$P_D = I^2 R = (5A)^2 \times 8.58 m\Omega = 215 mW$$ #### 4) Select RCB. Since the MOSFET's temperature coefficient is 4000 ppm/°C, which is greater than $TC_{ICB}$ (3300 ppm/°C), calculate the circuit-breaker threshold at high temperature so the circuit breaker is guaranteed not to trip at lower temperature during normal operation (Figure 15). $$I_{TRIPSLOW} = I_{FULL\ LOAD} + 20\% = 5A + 20\% = 6A$$ $R_{DS(ON)105} = 8.58mΩ \text{ (max), from step 2}$ $I_{CB85} = 58\mu A \text{ x (1 + (3300ppm/°C x (85 - 25)°C)}$ $= 69.5\mu A \text{ (min)}$ $$R_{CB} = \frac{\left(I_{TRIPSLOW} \times R_{DS(ON)105}\right) + \left|V_{CB,OS}\right|}{I_{CB85}}$$ $R_{CB} = ((6A \times 8.58m\Omega) + 4.7mV)/69.5\mu A = 808\Omega$ #### **Layout Considerations** Keep all traces as short as possible and maximize the highcurrent trace dimensions to reduce the effect of undesirable parasitic inductance. Place the MAX5924/MAX5925/ MAX5926 close to the card's connector. Use a ground plane to minimize impedance and inductance. Minimize the current-sense resistor trace length (<10mm), and ensure accurate current sensing with Kelvin connections. When the output is short circuited, the voltage drop across the external MOSFET becomes large. Hence, the power dissipation across the switch increases, as does the die temperature. An efficient way to achieve good power dissipation on a surface-mount package is to lay out two copper pads directly under the MOSFET package on both sides of the board. Connect the two pads to the ground plane through vias, and use enlarged copper mounting pads on the top side of the board. It is important to maximize the thermal coupling between the MOSFET and the MAX5925/MAX5926 to balance the device junction temperatures. When the temperatures of the two devices are equal, the circuit-breaker trip threshold is most accurate. Keep the MOSFET and the MAX5925/MAX5926 as close to each other as possible to facilitate thermal coupling. Figure 15. Kelvin Connection for the Current-Sense Resistor #### **Selector Guide** | | CIRCUIT-BREAKER | | POWER-GOOD OUTPUT | | | |----------|------------------------|-----------------------------------|-----------------------|-----------------------|--| | PART | TEMPCO<br>(ppm/°C) | FAULT MANAGEMENT | PGOOD<br>(OPEN-DRAIN) | PGOOD<br>(OPEN-DRAIN) | | | MAX5924A | 0 | Latched | ✓ | _ | | | MAX5924B | 0 | Latched | _ | ✓ | | | MAX5924C | 0 | Autoretry | ✓ | _ | | | MAX5924D | 0 | Autoretry | _ | ✓ | | | MAX5925A | 3300 | Latched | ✓ | _ | | | MAX5925B | 3300 | Latched | _ | ✓ | | | MAX5925C | 3300 | Autoretry | ✓ | _ | | | MAX5925D | 3300 | Autoretry | _ | ✓ | | | MAX5926 | 0 or 3300 (Selectable) | Latched or Autoretry (Selectable) | ✓ | ✓ | | ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | | |--------------|----------------|--------------|--| | MAX5924AEUB | -40°C to +85°C | 10 μMAX | | | MAX5924BEUB | -40°C to +85°C | 10 μMAX | | | MAX5924CEUB* | -40°C to +85°C | 10 μMAX | | | MAX5924DEUB* | -40°C to +85°C | 10 μMAX | | | MAX5925AEUB | -40°C to +85°C | 10 μMAX | | | MAX5925BEUB* | -40°C to +85°C | 10 μMAX | | | MAX5925CEUB* | -40°C to +85°C | 10 μMAX | | | MAX5925DEUB* | -40°C to +85°C | 10 μMAX | | | MAX5926EEE | -40°C to +85°C | 16 QSOP-EP** | | <sup>\*</sup>Future product—contact factory for availability. ### **Chip Information** TRANSISTOR COUNT: 3751 PROCESS: BICMOS ### **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. | |--------------|--------------|----------------| | 10 μMAX | U10CN+1 | <u>21-0061</u> | | 10 QSOP-EP | E16E-1 | 21-0112 | <sup>\*\*</sup>EP = Exposed pad. ### 1V to 13.2V, n-Channel Hot-Swap Controllers Require No Sense Resistor ### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 0 | 8/05 | Initial release | _ | | 1 | 6/06 | Revised data sheet title, <i>General Description</i> , <i>Features</i> , EC table, <i>Typical Operating Circuit</i> , and added <i>No-Load Operation</i> section. | 1–13, 15–18 | | 2 | 10/06 | Initial release of MAX5924BEUB and revised EC table. | 1–4, 10–12 | | 3 | 4/10 | Revised EC table. | 2–4 | | 4 | 1/16 | Updated Circuit-Breaker Programming Current, Circuit-Breaker Trip Gate Pulldown Current, External Gate Drive and EN, EN1 Reference Threshold specifications of the Electrical Characteristics table. | 2–3 | For pricing, delivery, and ordering information, please contact Maxim Direct at 1-888-629-4642, or visit Maxim Integrated's website at www.maximintegrated.com. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.