



The Future of Analog IC Technology

The MP2392 is a fully integrated, high-

frequency, synchronous, rectified, step-down,

switch-mode converter with internal power

MOSFETs. The MP2392 offers a very compact

solution that achieves 2A of continuous output

current with excellent load and line regulation

over a wide input range. The MP2392 uses

efficiency over the output current-load range.

(COT)

provides very fast transient response, easy loop

Full protection features include short-circuit

protection (SCP), over-current protection (OCP),

under-voltage protection (UVP), and thermal

The MP2392 requires a minimal number of

components and is available in a space-saving

standard.

operation for

control

operation

external

mode

design, and very tight output regulation.

DESCRIPTION

synchronous

shutdown.

readily

Constant-on-time

SOT583 package.

# with PG and Soft Start In SOT583

**FEATURES** 

Wide 4.2V to 24V Operating Input Range

High-Efficiency, 2A, 24V, 650kHz Synchronous, Step-Down Converter

- 110m $\Omega$ /45m $\Omega$  Low R<sub>DS(ON)</sub> Internal Power MOSFETs
- 200μA Low I<sub>Q</sub>
- High-Efficiency Synchronous Mode Operation
- Power-Save Mode (PSM) at Light Load
- Fast Load Transient Response
- 650kHz Switching Frequency
- Programmable Soft-Start Time
- Power Good (PG) Indication
- Output Over-Voltage Protection (OVP)
- Over-Current Protection (OCP) and Hiccup
- Pre-Bias Start-Up
- Thermal Shutdown
- Available in a SOT583 (1.6mmx2.1mm) Package

## **APPLICATIONS**

- Game Consoles
- Digital Set-Top Boxes
- Flat-Panel Televisions and Monitors
- General Purposes

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc.

# TYPICAL APPLICATION

available.







## **ORDERING INFORMATION**

| Part Number* | Package | Top Marking |
|--------------|---------|-------------|
| MP2392GTL    | SOT583  | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP2392GTL-Z)

### **TOP MARKING**

# **AZTY**

# LLL

AZT: Product code of MP2392GTL

Y: Year code LLL: Lot number

# **PACKAGE REFERENCE**





# ABSOLUTE MAXIMUM RATINGS (1) V<sub>IN</sub>.....-0.3V to 26V $V_{SW}$ ......-0.3V (-5V for <10ns, -0.6V for <2 $\mu$ s) to 26V (28V for <10ns) V<sub>BST</sub> ......V<sub>SW</sub> + 5V V<sub>FN</sub> .....-0.3V to 5V <sup>(2)</sup> All other pins.....-0.3V to 4V Continuous power dissipation $(T_A = +25^{\circ}C)^{(3)(5)}$ .....2.2W Junction temperature ...... 150°C Lead temperature ......260°C Storage temperature.....-65°C to 150°C Recommended Operating Conditions (4) Supply voltage $(V_{IN})$ ...... 4.2V to 24V Output voltage ( $V_{OUT}$ ).................................. 0.8V to 0.9 \* $V_{IN}$ or 13V max Operating junction temp. (T<sub>J</sub>) ... -40°C to +125°C

### Thermal Resistance

| SOT583                  | $oldsymbol{	heta}_{JA}$ |         |
|-------------------------|-------------------------|---------|
| EV2392-TL-00A (5)       | 55                      | 21 °C/W |
| JESD51-7 <sup>(6)</sup> | 130                     | 60 °C/W |

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- For details on EN's ABS max rating, please refer to the Enable Control section on page 12.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 5) Measured on EV2392-TL-00A, 2-layer PCB.
- 6) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $T_J = -40$ °C to +125°C  $^{(7)}$ , typical value is tested at  $T_J = +25$ °C, unless otherwise noted

| Parameter                                      | Symbol                 | Condition                                     | Min  | Тур  | Max  | Units             |
|------------------------------------------------|------------------------|-----------------------------------------------|------|------|------|-------------------|
| Supply current (shutdown)                      | I <sub>IN</sub>        | $V_{EN} = 0V$                                 |      |      | 10   | μA                |
| Supply current (quiescent)                     | lα                     | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 0.85V |      | 200  |      | μΑ                |
| HS switch-on resistance                        | HS <sub>RDS-ON</sub>   | V <sub>BST-SW</sub> = 3.3V                    |      | 110  |      | mΩ                |
| LS switch-on resistance                        | LS <sub>RDS-ON</sub>   |                                               |      | 45   |      | mΩ                |
| Switch leakage                                 | SWLKG                  | $V_{EN} = 0V$ , $V_{SW} = 0V$                 |      |      | 1    | μA                |
| Low-side switching current limit OCP           | ILIMIT_LS_OC           |                                               | 2.5  |      |      | Α                 |
| ZCD                                            | Izco                   |                                               |      | 20   |      | mA                |
| Oscillator frequency                           | fsw                    | V <sub>FB</sub> = 0.75V, in CCM               | 485  | 650  | 815  | kHz               |
| Max duty cycle                                 | D <sub>MAX</sub>       |                                               |      | 90.8 |      | %                 |
| Minimum on time (8)                            | TON_MIN                |                                               |      | 45   |      | ns                |
| Minimum off time (8)                           | Toff_MIN               |                                               |      | 190  |      | ns                |
| Feedback voltage                               | V <sub>REF</sub>       | T <sub>J</sub> = +25°C                        | 789  | 805  | 821  | mV                |
| Feedback current                               | I <sub>FB</sub>        |                                               |      | 10   | 80   | nA                |
| Hiccup duty cycle (8)                          |                        |                                               |      | 25   |      | %                 |
| EN rising threshold                            | V <sub>EN_RISING</sub> |                                               | 1.16 | 1.23 | 1.29 | V                 |
| EN hysteresis                                  | V <sub>EN_HYS</sub>    |                                               |      | 100  |      | mV                |
|                                                |                        | V <sub>EN</sub> = 2V                          |      | 2    |      | μА                |
| EN input current                               | I <sub>EN</sub>        | $V_{EN} = 0V$                                 |      | 0    |      |                   |
| VIN under-voltage lockout threshold rising     | INUV <sub>Vth</sub>    |                                               |      | 4    |      | V                 |
| VIN under-voltage lockout threshold hysteresis | INUV <sub>HYS</sub>    |                                               |      | 330  |      | mV                |
| Power good rising threshold UV                 | PG <sub>UV_R</sub>     |                                               | 87   | 92   | 97   | %V <sub>REF</sub> |
| Power good falling threshold UV                | PG <sub>UV_F</sub>     |                                               | 82   | 87   | 92   | %V <sub>REF</sub> |
| Power good rising threshold OV                 | PG <sub>ov_R</sub>     |                                               | 115  | 120  | 125  | %V <sub>REF</sub> |
| Power good falling threshold OV                | PG <sub>OV_F</sub>     |                                               | 102  | 107  | 112  | %V <sub>REF</sub> |
| Power good rising delay                        |                        |                                               |      | 50   |      | μs                |
| Power good falling delay                       |                        |                                               |      | 35   |      | μs                |
| Power good sink current capability             | $V_{PG}$               | Sink 1mA                                      |      | 0.13 | 0.4  | V                 |
| Power good leakage current                     | I <sub>PG_LEK</sub>    |                                               |      |      | 3    | μΑ                |
| Soft-start current                             | I <sub>SS</sub>        |                                               | 5.3  | 7.3  | 9.3  | μΑ                |
| Thermal shutdown (8)                           |                        |                                               |      | 150  |      | °C                |
| Thermal hysteresis (8)                         |                        |                                               |      | 20   |      | °C                |

### NOTES:

<sup>7)</sup> Not tested in production. Guaranteed by over-temperature correlation.

<sup>8)</sup> Guaranteed by design and engineering sample characterization.



### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = 19V$ ,  $V_{OUT} = 3.3V$ ,  $L = 4.7\mu H$ ,  $T_A = +25^{\circ}C$ , unless otherwise noted.





 $V_{IN} = 19V$ ,  $V_{OUT} = 3.3V$ ,  $L = 4.7\mu H$ ,  $T_A = +25^{\circ}C$ , unless otherwise noted.



# Line Regulation V<sub>IN</sub> = 4.5V to 24V



# **Case Temperature Rise vs. Load Current**



# Enabled Supply Current vs. Input Voltage



# Disabled Supply Current vs. Input Voltage





 $V_{IN} = 19V$ ,  $V_{OUT} = 3.3V$ ,  $L = 4.7\mu H$ ,  $T_A = +25^{\circ} C$ , unless otherwise noted.





 $V_{IN} = 19V$ ,  $V_{OUT} = 3.3V$ ,  $L = 4.7\mu H$ ,  $T_A = +25^{\circ} C$ , unless otherwise noted.





 $V_{IN} = 19V$ ,  $V_{OUT} = 3.3V$ ,  $L = 4.7\mu H$ ,  $T_A = +25^{\circ} C$ , unless otherwise noted.

## **Load Transient**

I<sub>OUT</sub> = 1A to 2A





# **PIN FUNCTIONS**

| Package<br>Pin # | Name | Description                                                                                                                                                               |
|------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                | PG   | <b>Power good output.</b> The output of PG is an open drain. Decouple PG with a 1nF capacitor.                                                                            |
| 2                | IN   | <b>Supply voltage.</b> The MP2392 operates from a 4.2V to 24V input rail. A capacitor (C1) is required to decouple the input rail. Connect IN using a wide PCB trace.     |
| 3                | SW   | Switch output. Connect SW using a wide PCB trace.                                                                                                                         |
| 4                | GND  | <b>System ground.</b> GND is the reference ground of the regulated output voltage and requires extra care during the PCB layout. Connect GND with copper traces and vias. |
| 5                | BST  | <b>Bootstrap.</b> Connect a capacitor and a resistor between SW and BST to form a floating supply across the high-side switch driver. Use a $1\mu F$ BST capacitor.       |
| 6                | EN   | <b>Enable.</b> Drive EN high to enable the MP2392. For automatic start-up, connect EN to IN through a $604k\Omega$ pull-up resistor.                                      |
| 7                | SS   | <b>Soft start.</b> Connect an external capacitor to SS to program the soft-start time for the converter.                                                                  |
| 8                | FB   | <b>Feedback.</b> Connect FB to the tap of an external resistor divider from the output to GND to set the output voltage.                                                  |



# **BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



### **OPERATION**

The MP2392 is a fully integrated, synchronous, rectified, step-down, switch-mode converter. Constant-on-time (COT) control is employed to provide fast transient response and ease loop stabilization.

At the beginning of each cycle, the high-side MOSFET (HS-FET) is turned on when the FB voltage (V<sub>FB</sub>) drops below the reference voltage (V<sub>REF</sub>). The HS-FET is turned on for a fixed interval determined by the one-shot on-timer. The on-timer is determined by both the output voltage and input voltage to make the switching frequency fairly constant over the input voltage range. After the on period elapses, the HS-FET is turned off until the next period begins. By repeating this operation, the converter regulates the output voltage.

Continuous conduction mode (CCM) occurs when the output current is high and the inductor current is always above zero amps. The low-side MOSFET (LS-FET) is turned on when the HS-FET is in its off state to minimize conduction loss. There is a dead short between the input and GND if both the HS-FET and LS-FET are turned on at the same time. This is called a shoot-through. To prevent a shoot-through, a dead time is generated internally between the HS-FET off and LS-FET on, or LS-FET off and HS-FET on.

When the MP2392 works in pulse-frequency modulation (PFM) mode during light-load operation, the MP2392 reduces the switching frequency automatically to maintain high efficiency, and the inductor current drops almost to zero. When the inductor current reaches zero, the low-side driver enters tri-state (Hi-Z). The output capacitors discharge slowly to GND through the resistors R1 and R2. When V<sub>FB</sub> drops below the reference voltage, the HS-FET is turned on. This operation improves device efficiency greatly when the output current is low.

Light-load operation is also called skip mode because the HS-FET does not turn on as frequently as it does in heavy-load conditions. The frequency at which the HS-FET turns on is a function of the output current. As the output current increases, the current modulator regulation time period becomes shorter, and the

HS-FET turns on more frequently. The switching frequency increases in turn. The output current reaches critical levels when the current modulator time is zero and can be determined with Equation (1):

$$I_{OUT} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L \times F_{SW} \times V_{IN}}$$
 (1)

The MP2392 reverts to pulse-width modulation (PWM) mode once the output current exceeds the critical level. Afterward, the switching frequency remains fairly constant over the output current range.

### **Enable (EN) Control**

EN is a digital control pin that turns the regulator on and off. Drive EN high to turn on the regulator. Drive EN low to turn off the regulator. EN is clamped internally using a 2.8V series Zener diode (see Figure 2). Connecting the EN input through a pull-up resistor to  $V_{\text{IN}}$  limits the EN input current below 40μA to prevent damage to the Zener diode. For example, when connecting a 604kΩ pull-up resistor to  $12V_{\text{IN}}$ , then  $I_{\text{Zener}} = (12V - 2.8V) / (604kΩ + 35kΩ) = 14μA.$ 



Figure 2: Zener Diode between EN and GND

### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MP2392 UVLO comparator monitors the output voltage of the internal regulator (VCC). The UVLO rising threshold is about 4V, while its falling threshold is 3.67V.

### Soft Start (SS)

The MP2392 employs a soft start (SS) mechanism to ensure a smooth output ramping during power-up. When the MP2392 starts up, an internal current source (typically 7.3 $\mu$ A) charges up the SS capacitor to generate a soft-start voltage (Vss). When Vss/2 is below VREF, Vss/2 overrides VREF. The error amplifier uses Vss/2 as the reference. The output voltage smoothly ramps up. Once Vss/2 rises above



 $V_{\text{REF}}$ , the error amplifier uses  $V_{\text{REF}}$  as the reference. At this point, the soft start finishes, and the MP2392 enters steady-state operation.

The SS capacitor value can be determined with Equation (2):

$$C_{ss}(nF) = \frac{T_{ss}(ms) \times I_{ss}(uA)}{2V_{REF}}$$
 (2)

### **Output Over-Voltage Protection (OVP)**

The MP2392 monitors  $V_{FB}$  to detect output over-voltage. When  $V_{FB}$  becomes higher than the reference voltage, the MP2392 stops switching.

# Over-Current Protection (OCP) and Short-Circuit Protection (SCP)

The MP2392 has a valley-limit control. The inductor current is monitored during the LS-FET on state. When the sensed inductor current reaches the valley current limit, the LS limit comparator turns over, and the MP2392 enters over-current protection (OCP) mode. The HS-FET waits until the valley current limit disappears before turning on again. Meanwhile, the output voltage drops until  $V_{FB}$  is below the under-voltage (UV) threshold (typically 44% below the reference). Once UV is triggered, the MP2392 enters hiccup mode to restart the part periodically.

During OCP, the device tries to recover from the over-current fault with hiccup mode. In hiccup mode, the chip disables the output power stage, discharges soft start, and then attempts to soft start again automatically. If the over-current condition still remains after the soft start ends, the MP2392 repeats this operation cycle until the over-current condition is removed. Then the output rises back to the regulation level. OCP is a non-latch protection.

### Power Good (PG)

Power good (PG) indicates whether the output voltage is in the normal range or not compared to the internal reference voltage. PG is an open-drain structure and requires an external pull-up supply. During power-up, the power good output is pulled low. This indicates to the system to remain off and keeps the load on the output to a minimum. This helps reduce in-rush current at start-up.

When the output voltage is higher than 92% and lower than 120% of the internal reference voltage and the soft start is finished, the power good signal is pulled high. When the output voltage is lower than 87% after the soft start is finished, the PG signal remains low. When the output voltage is higher than 120% of the internal reference, PG is switched low. The PG signal rises high again after the output voltage drops below 107% of the internal reference voltage. The PG output is pulled low when either EN UVLO, input UVLO, OCP, or overtemperature protection (OTP) is triggered.

### **Pre-Bias Start-Up**

The MP2392 is designed for monotonic start-up into pre-biased loads. If the output is pre-biased to a certain voltage during start-up, the BST voltage is refreshed and charged, and the soft-start voltage is charged as well. If the BST voltage exceeds its rising threshold voltage and  $V_{\rm SS}/2$  exceeds the sensed output voltage at FB, the MP2392 starts to work normally.

#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 150°C, the entire chip shuts down. When the temperature falls below its lower threshold (typically 130°C), the chip is enabled again.

### Floating Driver and Bootstrap Charging

An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection with a rising threshold of 2.2V and a hysteresis of 150mV.  $V_{\rm IN}$  regulates the bootstrap capacitor voltage internally through D1, M1, R4, C3, L1, and C2 (see Figure 3). If  $V_{\rm IN}$  -  $V_{\rm SW}$  exceeds 3.3V, U2 regulates M1 to maintain a 3.3V BST voltage across C3.





Figure 3: Internal Bootstrap Charger

### Start-Up and Shutdown

If both  $V_{\text{IN}}$  and EN exceed their respective thresholds, the chip starts up. The reference block starts first, generating a stable reference voltage and current, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuits.

Three events can shut down the chip: EN low,  $V_{\text{IN}}$  low, and thermal shutdown. The shutdown procedure starts by initially blocking the signaling path to avoid any fault triggering. The internal supply rail is then pulled down.



### APPLICATION INFORMATION

### **Setting the Output Voltage**

The external resistor divider is used to set the output voltage. First, choose a value for R2. R2 should be chosen reasonably, since a small R2 leads to considerable quiescent current loss, but a large R2 makes FB noise-sensitive. Typically, an R2 value between 5 -  $30\mu$ A provides a good balance between system stability and no-load loss. Then determine R1 with Equation (3):

$$R1 = \frac{V_{OUT} - V_{REF}}{V_{REF}} \times R2$$
 (3)

The feedback circuit is shown in Figure 4.



Figure 4: Feedback Network

Table 1 and Table 2 list the recommended parameters for common output voltages.

Table 1: Parameters Selection for Common Output Voltages, V<sub>IN</sub> = 19V <sup>(9)</sup>

| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | RT (kΩ) | L (µH) |
|----------------------|---------|---------|---------|--------|
| 1.0                  | 33      | 133     | 120     | 1.5    |
| 1.2                  | 40.2    | 82      | 75      | 2.2    |
| 1.5                  | 40.2    | 45.3    | 47      | 2.2    |
| 1.8                  | 40.2    | 32.4    | 36      | 3.3    |
| 2.5                  | 40.2    | 19.1    | 24      | 3.3    |
| 3.3                  | 40.2    | 13      | 20      | 4.7    |
| 5                    | 40.2    | 7.68    | 15      | 6.5    |

#### NOTE:

Table 2: Parameters Selection for Common Output Voltages, VIN = 5V

| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | RT (kΩ) | L (µH) |
|----------------------|---------|---------|---------|--------|
| 1.0                  | 33      | 133     | 120     | 1.5    |
| 1.2                  | 40.2    | 82      | 75      | 1.5    |
| 1.5                  | 40.2    | 45.3    | 47      | 2.2    |
| 1.8                  | 40.2    | 32.4    | 36      | 2.2    |
| 2.5                  | 40.2    | 19.1    | 24      | 2.2    |
| 3.3                  | 40.2    | 13      | 30      | 1.5    |
| 5 (10)               | 40.2    | 7.68    | 15      | 2.2    |

#### NOTE:

10) For  $V_{OUT} = 5V$ ,  $V_{IN}$  should be no lower than  $V_{OUT}/D_{MAX}$ .

### Selecting the Inductor

The inductor is necessary for supplying constant current to the output load while being driven by the switched input voltage. A larger inductor results in less ripple current and a lower output ripple voltage. However, a larger inductor also has a larger physical footprint, higher series resistance, and lower saturation current. A good rule for determining the inductance value is to design the peak-to-peak ripple current in the inductor to be in the range of 30 - 60% of the maximum output current. The peak inductor current should be below the maximum switch current limit. The inductance value can be calculated Equation (4):

$$L = \frac{V_{OUT}}{F_{SW} \times \Delta I_{L}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (4)

Where  $\Delta I_{\perp}$  is the peak-to-peak inductor ripple current.

The inductor should not saturate under the maximum inductor peak current, where the peak inductor current can be calculated with Equation (5):

$$I_{LP} = I_{OUT} + \frac{V_{OUT}}{2F_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (5)

### Selecting the Input Capacitor

The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the step-down converter while maintaining the DC input voltage. For the best performance, use ceramic capacitors placed as close to VIN as possible. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable with temperature fluctuations.

<sup>9)</sup> Different output inductor values and output capacitor values may affect the selection of R1, R2, and RT. For additional component parameters, please refer to the Typical Application Circuits on page 18 to page 20.



The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter. The input ripple current can be estimated with Equation (6):

$$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$
 (6)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (7):

$$I_{CIN} = \frac{I_{OUT}}{2} \tag{7}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose an input capacitor that meets the specification.

The input voltage ripple can be estimated with Equation (8):

$$\Delta V_{IN} = \frac{I_{OUT}}{F_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$
 (8)

The worst-case scenario occurs at  $V_{IN} = 2V_{OUT}$ , shown in Equation (9):

$$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{F_{SW} \times C_{IN}}$$
 (9)

### **Selecting the Output Capacitor**

The output capacitor is required to maintain the DC output voltage. Ceramic or POSCAP capacitors are recommended. The output voltage ripple can be estimated with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times F_{\text{SW}} \times C_{\text{OUT}}}) \quad (10)$$

In the case of ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is mainly caused by the capacitance.

For simplification, the output voltage ripple can be estimated with Equation (11):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times F_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})$$
 (11)

The output voltage ripple caused by the ESR is very small. In the case of POSCAP capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (12):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{F_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \quad (12)$$

Choose a larger output capacitor for a better load transient response, but be sure to consider the maximum output capacitor limitation in the design application. If the output capacitor value is too high, the output voltage cannot reach the design value during the soft-start time and fails to regulate. The maximum output capacitor value ( $C_{o_max}$ ) can be limited approximately with Equation (13):

$$C_{\text{O MAX}} = (I_{\text{LIM AVG}} - I_{\text{OUT}}) \times T_{\text{ss}} / V_{\text{OUT}} \quad (13)$$

Where  $I_{\text{LIM\_AVG}}$  is the average start-up current during the soft-start period, and  $T_{\text{ss}}$  is the soft-start time.

### **PCB Layout Guidelines**

Efficient PCB layout of the switching power supplies is critical for stable operation. A poor layout design can result in poor line or load regulation and stability issues. For best results, refer to Figure 5 and follow the guidelines below.

- Place the high-current paths (GND, IN, and SW) as close to the device as possible with short, direct, and wide traces.
- 2. Place the input capacitor as close to IN and GND as possible (within 1mm).
- Place the external feedback resistors next to FB.
- 4. Keep the switching node (SW) short and away from the feedback network.



**Top Layer** 



Bottom Layer Figure 5: Recommended Layout

### **Design Example**

Table 3 shows a design example when ceramic capacitors are applied.

Table 3: Design Example

| V <sub>IN</sub>  | 19V  |
|------------------|------|
| V <sub>OUT</sub> | 3.3V |
| Іоит             | 2A   |

The detailed application schematics are shown in Figure 6 through Figure 12. The typical performance and waveforms are shown in the Typical Characteristics section. For more devices applications, please refer to the related evaluation board datasheet.



# TYPICAL APPLICATION CIRCUITS (11)



Figure 6:  $V_{IN} = 19V$ ,  $V_{OUT} = 5V/2A$ 



Figure 7:  $V_{IN} = 19V$ ,  $V_{OUT} = 3.3V/2A$ 



Figure 8:  $V_{IN} = 19V$ ,  $V_{OUT} = 2.5V/2A$ 



# **TYPICAL APPLICATION CIRCUITS** (continued)



Figure 9:  $V_{IN} = 19V$ ,  $V_{OUT} = 1.8V/2A$ 



Figure 10:  $V_{IN} = 19V$ ,  $V_{OUT} = 1.5V/2A$ 



Figure 11:  $V_{IN} = 19V$ ,  $V_{OUT} = 1.2V/2A$ 



# **TYPICAL APPLICATION CIRCUITS** (continued)



Figure 12:  $V_{IN} = 19V$ ,  $V_{OUT} = 1V/2A$ 

#### NOTE:

11) PG is an open drain. It is recommended to pull PG to a 3.3V source through a pull-up resistor (e.g.:  $100k\Omega$ ).



## **PACKAGE INFORMATION**

### SOT583 (1.6mmx2.1mm)





#### **TOP VIEW**

**BOTTOM VIEW** 





#### **FRONT VIEW**

**SIDE VIEW** 



### **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
  2) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
  3) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
- 4) DRAWING IS NOT TO SCALE.

### **RECOMMENDED LAND PATTERN**

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.