# RENESAS

#### ISL1591

Fixed Gain, Dual Port, VDSL2 Line Driver

The ISL1591 provides 4 internal wideband op amps intended to be used as two pairs of fixed gain differential line drivers. The ISL1591's high bandwidth, and ultra low distortion enables the support of VDSL2 8b, 17a, and 30a in central office modem applications. This highly versatile line driver allows for operation from +14V to +24V nominal power supplies, while delivering exceptional MTPR distortion performance.

Using a single +24V supply, the ISL1591 MBPR distortion is below -62dBc in VDSL2 8b, -63dBc in VDSL2 17a, and -60dBc in VDSL2 30a profiles. Using a single +14V supply, ISL1591 supports 14.5dBm VDSL2 17a and 30a profiles at only a power consumption of 425mW. This capability is ideal for short loop, high bit rate VDSL2 applications where 14.5dBm transmit power is all that is required. For full power VDSL2 8b profile with 20dBm of transmit power, the line driver will require +24V single supply.

Each of the 4 internal op amps is a wideband current feedback amplifier offering very high slew rate intrinsic to that design using low quiescent current levels. Each of the two pair of amplifiers (ports) can also be power optimized to the application using two external quiescent control logic pins. Full power is nominally 14mA/port with options of medium power cutback to 9.7mA/port, a low power condition at 7.4mA/port, and an off state at <0.5mA/port.

High power push/pull line driver applications are best supported using a low headroom, high output current device. On +24V supplies, the ISL1591 offers a 1.6V headroom with >360mA peak output current. Driving differentially, this gives  $>42.4V_{\text{P-P}}$  swing to as low as 58 $\Omega$  differential load. The four amplifiers in ISL1591 are intended to be used as differential pairs and not as individual amplifiers.

#### Features

- Internal Fixed Gain of 11.6V/V at RLOAD
- ±360mA Output Drive Capability
- 42.4V<sub>P-P</sub> Differential Output Drive into 82.6 $\Omega$
- -62dBc MBPR (VDSL 8b Profile)
- ï -65dBc US1, -63dBc US2 MBPR (VDSL2 17a Profile)
- ï -64dBc US1, -62dBc US2, -60dBc US3 MBPR (VDSL 30a Profile)
- High Slew Rate of 2000V/us Differential
- Bandwidth (170MHz)
- Supply Current Control Pins
- K.20, GR-1089 Surge Robustness Validated
- Pb-Free (RoHS Compliant)

### [Applications](http://www.intersil.com/cda/deviceinfo/0,1477,ISL1539A,00.html#app)

- $\cdot$  ADSL2+
- VDSL2 Profiles: 8MHz, 17MHz, and 30MHz

#### Related Literature

• **[AN1325](http://www.intersil.com/data/an/an1325.pdf)** "Choosing and Using Bypass Capacitors"

#### TABLE 1. ALTERNATE SOLUTIONS







FN7625 Rev 1.00 October 31, 2012

### <span id="page-1-0"></span>Connection Diagram





#### <span id="page-1-1"></span>Pin Configuration



**THERMAL PAD CONNECTS TO GND**



#### Pin Descriptions



### Ordering Information



NOTES:

<span id="page-2-0"></span>1. Please refer to **[TB347](http://www.intersil.com/data/tb/tb347.pdf)** for details on reel specifications.

<span id="page-2-1"></span>2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

<span id="page-2-2"></span>3. For Moisture Sensitivity Level (MSL), please see device information page for **ISL1591**. For more information on MSL please see tech brief [TB363.](http://www.intersil.com/data/tb/tb363.pdf)

#### Absolute Maximum Ratings ( $T_A$  = +25°C) Thermal Information





#### Operating Conditions



*CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.*

#### NOTES:

<span id="page-3-0"></span>4.  $\theta_{JA}$  is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief [TB379](http://www.intersil.com/data/tb/tb379.pdf)

<span id="page-3-1"></span>5. For  $\theta_{\text{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

*IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: TJ = TC = TA*

### **Electrical Specifications**  $V_S = +24V$ ,  $R_L = 82.6\Omega$  differential,  $C_0 = C_1 = 0V$ ,  $T_A = +25$ °C. Amplifier pairs tested separately,

unless otherwise indicated.



<span id="page-3-2"></span>

#### **Electrical Specifications**  $V_S = +24V$ ,  $R_L = 82.6\Omega$  differential,  $C_0 = C_1 = 0V$ ,  $T_A = +25$ °C. Amplifier pairs tested separately, unless otherwise indicated. (Continued)

<span id="page-4-1"></span>

NOTE:

<span id="page-4-0"></span>6. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.



 $R_{\text{LOAD}}$  = 82.5 $\Omega$ ,  $T_A$  +25°C, C0 = C1 = 0V (full power) unless otherwise noted.













FIGURE 5. LARGE SIGNAL FREQUENCY RESPONSE



FIGURE 6. 1MHz HARMONIC DISTORTION vs OUTPUT AMPLITUDE FIGURE 7. 4MHz HARMONIC DISTORTION vs OUTPUT AMPLITUDE

<span id="page-5-0"></span>

 $R_{\text{LOAD}}$  = 82.5 $\Omega$ , T<sub>A</sub> +25°C, C0 = 3.3V, C1 = 0V (85% power) unless otherwise noted.



FIGURE 10. SMALL SIGNAL FREQUENCY RESPONSE vs GAIN AT THE LOAD





FIGURE 14. 8MHz HARMONIC DISTORTION vs OUTPUT AMPLITUDE FIGURE 15. HARMONIC DISTORTION vs FREQUENCY



FIGURE 11. LARGE SIGNAL FREQUENCY RESPONSE



FIGURE 12. 1MHz HARMONIC DISTORTION vs OUTPUT AMPLITUDE FIGURE 13. 4MHz HARMONIC DISTORTION vs OUTPUT AMPLITUDE



<span id="page-6-0"></span>

 $R_{LOAD}$  = 82.5 $\Omega$ , T<sub>A</sub> +25°C, C1 = 3.3V, C0 = 0V (50% power) unless otherwise noted.







FIGURE 18. 1MHz HARMONIC DISTORTION vs OUTPUT AMPLITUDE FIGURE 19. 4MHz HARMONIC DISTORTION vs OUTPUT AMPLITUDE



FIGURE 20. 8MHz HARMONIC DISTORTION vs OUTPUT AMPLITUDE FIGURE 21. HARMONIC DISTORTION vs FREQUENCY



FIGURE 17. LARGE SIGNAL FREQUENCY RESPONSE





<span id="page-7-0"></span>

 $R_{LOAD}$  = 82.5 $\Omega$ , T<sub>A</sub> +25°C, C0 = C1, C0 = 0V (Full power) unless otherwise noted.



<span id="page-8-0"></span>

FIGURE 22. SMALL SIGNAL BW vs SUPPLY VOLTAGE FIGURE 23. SMALL SIGNAL FREQUENCY RESPONSE vs C<sub>LOAD</sub> (AFTER RB)









 $R_{LOAD}$  = 82.5 $\Omega$ , T<sub>A</sub> +25°C, CO = 3.3V, C1 = 0V (85%power) unless otherwise noted.





(AFTER RB)

**14.5dBm, PAR = 6.08 FULL POWER MODE Avg US1 MTBR = -64dBc**

**-40 -30 -20 -10 0 10**

**MTBR (dB)**

**-80 -70 -60 -50**









<span id="page-9-0"></span>

 $R_{LOAD}$  = 82.5 $\Omega$ ,  $T_A$  +25°C, C1 = 3.3V, C0 = 0V (50%power) unless otherwise noted.







FIGURE 35. SMALL SIGNAL FREQUENCY RESPONSE vs R<sub>LOAD</sub> FIGURE 36. VDSL2+ 8b PROFILE MTBR



<span id="page-10-0"></span>

 $R_{LOAD}$  = 82.5 $\Omega$ , T<sub>A</sub> +25°C, CO and C1 Parametric unless otherwise noted.







FIGURE 38. CHANNEL-TO-CHANNEL X-TALK



FIGURE 39. POWER-UP TIME FIGURE 40. POWER-DOWN TIME



FIGURE 41. OFF-ISOLATION



**2V/DIV**

**5V/DIV**

 $R_{\text{LOAD}}$  = 82.5 $\Omega$ , T<sub>A</sub> +25°C, CO and C1 Varied unless otherwise noted.







FIGURE 44. DIFFERENTIAL OUTPUT SWING vs TEMPERATURE FIGURE 45. 8b MBPR vs TEMPERATURE









<span id="page-12-0"></span>



#### Test Circuit



FIGURE 48. FREQUENCY RESPONSE CHARACTERIZATION CIRCUIT

## Applications Information

#### Applying Wideband Current Feedback Op Amps as Differential Drivers

A current feedback amplifier (CFA) like the ISL1591 is particularly suited to the requirements of high output power, full power bandwidth, differential drivers. This topology offers a very high slew rate on low quiescent power. The ISL1591 is a fixed gain amplifier set to an optimized gain of 11.6V/V given  $R_{L}$  = 82.6 and  $R_{b}$  = 8.25, as shown in Figure [49](#page-14-0).

The ISL1591 provides 4 very power efficient, high output current, CFA's. These are intended to be connected as two pairs of differential drivers. The "Connection Diagram" on page 2 shows that Channels A and B are intended to operate as a pair while Channels C and D comprise the other pair. Power control is also provided through two pairs of control pins, which separately set the power for Channels A and B together and then the other pair controls Channels C and D together.

Very low output distortion can be provided by the differential configuration. The high slew rate intrinsic to the CFA topology also contributes to the exceptional performance shown in Figures [9,](#page-5-0) [15](#page-6-0) and [21.](#page-7-0) These swept frequency distortion plots show extremely low distortion at 200kHz holding to very low levels up through 20MHz. At the full operating power, (Figure [9,](#page-5-0) 7mA per amplifier or 14mA/port) we still see < -70dBc through 5MHz for a 5V<sub>P-P</sub> differential output swing.

#### Advanced Configurations - Active Termination

Where the best power efficiency is required in a full duplex DSL line interface application, it is common to apply the circuit shown in Figure [49](#page-14-0) to reduce the power loss in the matching loads,  $\mathsf{R}_{\mathsf{b}}$ , while retaining a higher impedance for the upstream signal coming into this output stage. This circuit acts to provide a higher apparent output impedance (through its cross-coupled positive feedback through the R<sub>p</sub> resistors integrated internally) while physically taking a smaller I<sub>R</sub> drop through the R<sub>b</sub> resistors for the output signal.





FIGURE 49. ACTIVE TERMINATION TEST CIRCUIT

<span id="page-14-0"></span>Figure [49](#page-14-0) shows one of two ports configured in an active termination circuit used for all characterization tests. This is showing the device operating in the full power mode, but data has been shown at the other power settings as well.

The 82.6 $\Omega$  differential load is intended to emulate a 100 $\Omega$  line load reflected through a 1:1.1 turns ratio transformer  $(100\Omega/(1.1^2)$  = 82.6 $\Omega$  load). The gain and output impedance for this circuit can be described by the following equations.

The ideal transfer function is set by the open circuit gain  $(R_L = infinite)$  and an equivalent output impedance  $Z_0$ .

$$
\frac{V_o}{V_i} = A_{oc} \frac{R_L}{R_L + Z_o}
$$
 (EQ. 1)

The goal of the positive feedback resistor,  $\mathsf{R}_{\mathsf{p}},$  is to provide some "gain" in the apparent output impedance over just the 2\*R<sub>b</sub>. It also will act to increase the  $A_{OC}$  over the simple differential gain equation if a synthesis factor (SF) is defined, as shown in Equation [2:](#page-14-1)

$$
SF = \frac{1}{1 - \frac{R_f - R_b}{R_p}}
$$
 (EQ. 2)

We can see this "gain" is achieved by letting R<sub>P</sub> be > R<sub>F</sub>. The closer  $\mathsf{R}_{\mathsf{p}}$  is to  $\mathsf{R}_{\mathsf{f}}$  -  $\mathsf{R}_{\mathsf{b}}$ , the more "gain" is achieved but at the risk of instability. Keeping a synthesis factor of < 4 is desirable. With SF defined in Equation [2](#page-14-1), the exact  $A_{OC}$  and  $Z_{O}$  will be as shown in Equations [3](#page-14-2) and [4](#page-14-3):

$$
A_{oc} = SF(1 + 2\frac{R_f}{R_g} + \frac{R_f - R_m}{R_p})
$$
 (EQ. 3)

$$
Z_o = SF(2R_b)
$$
 (EQ. 4)

The internal resistors and external  $\mathsf{R}_{\mathsf{b}}$  resistors shown in Figure [49](#page-14-0) were configured to achieve the following results.

$$
SF = 3.93
$$

 $A_{OC} = 20.9V/V$ 

$$
\text{Z}_0\!=\!66\Omega
$$

Putting these together into the gain to an 82.6 $\Omega$  load gives the following test condition as shown by Equation [5](#page-14-4).

<span id="page-14-4"></span>
$$
\frac{V_o}{V_i} = A_{oc} \frac{R_L}{R_L + Z_o} = 20.9 \frac{82.6 \Omega}{82.6 \Omega + 66 \Omega} = 11.6 \left(\frac{V}{V}\right)
$$
\n(EQ. 5)

The advantage offered by this technique is that for any swing desired at the load, there is less voltage drop through the physical output matching resistor than if we simply inserted two 33 $\Omega$  R<sub>b</sub> resistors to achieve the 66 $\Omega$  output impedance achieved in this test circuit. Any load current required in  $R_L$  will rise to the output pins through 2\*R<sub>b</sub>. The voltage rise from the load swing to the output pin swing is given by Equation [6](#page-14-5):

<span id="page-14-5"></span>
$$
\frac{R_L + 2R_b}{R_L}
$$
 (EQ. 6)

This was a factor of 1.36 for the test circuit shown in Figure [49](#page-14-0). Hence a ±10V swing at each output in Figure [49](#page-14-0) will produce a 40V<sub>P-P</sub> differential swing which will drop to the load divided by 1.36 or a 29.41V<sub>P-P</sub> differential swing at the load.

#### Distortion and MTPR/MBPR

The ISL1591 is intended to provide very low distortion levels under the demanding conditions required by the discrete multi-tone (DMT) characteristic of modern DSL modulations. The standard test for linearity is the Multi-Tone Power Ratio (MTPR) test where a specified PSD profile is loaded up with discrete carriers over the specified frequencies in such a way as to produce the maximum rated line power and Peak to Average Ratio (PAR) with some tones missing. The measure of linearity is the delta between the active tones vs a missing tone. To the extent that the amplifier is slightly non-linear, it will fold a small amount of power into the missing tones through intermodulation products for the active tones. Missing band power ratio (MBPR) is a similar measurement test comparing the added non-linearity in the missing frequency bands to the nearest tone. Any non-linearity in the missing band will affect the receive path performance in a DSL system. Figure [36](#page-10-0) shows the circuit operating at the low power setting used to test 8b VDSL2 frequency plan and power. For this test, the carriers are spaced at 5kHz.

<span id="page-14-1"></span>This -62dBc average MBPR is exceptional for the very low 7mA total quiescent current used in this configuration. Operating at reduced power targets on the line will improve MBPR.

<span id="page-14-3"></span><span id="page-14-2"></span>When operating in full power mode of 14mA of total quiescent current, ISL1591 can deliver better than -60dBc average MBPR for 30a VDSL2 upstream band (US3), as shown in Figure [32.](#page-9-0)

FN7625 Rev 1.00 <br>October 31. 2012 **Page 15 of 18** 

#### Power Control Function



FIGURE 50. BIAS CONTROL CIRCUIT

 $CO_{AB}$  and  $C1_{AB}$  control the quiescent current for the port constructed from amplifiers A and B. If both control lines are unconnected externally, the internal  $50k\Omega$  pull-up will switch the differential pairs to divert the 100µA tail currents into the supply turning off the amplifiers. Taking both control pins low will pass both  $I_{BIAS}$  lines on into scaling current sources. When  $C_0$  and  $C_1$ are low, the typical 14mA total quiescent current for a port is shown in the "Electrical Specification" tables on [page 4.](#page-3-2) Taking  $C_0$  high (>2V) while leaving  $C_1$  low (<0.8V) will reduce the current into a port to a typical 9.7mA. Taking  $C_1$  high, while leaving  $C_0$ low will reduce the current in a port to a typical 7.4mA supply current. Table [2](#page-15-1) summarizes the operation modes for ISL1591 for each port.

#### TABLE 2. POWER MODES OF THE ISL1591

<span id="page-15-1"></span>

### Performance Considerations

#### Driving Capacitive Loads

All closed loop op amps are susceptible to reduced phase margin when driving capacitive loads. This shows up as peaking in the frequency response that can, in extreme situations, lead to oscillations. The ISL1591 is designed to operate successfully with small capacitive loads such as layout parasitics. As the parasitic capacitance increases, it is best consider a small resistor in series with the output to isolate the phase margin effects of the capacitor. Figure [23](#page-8-0) on [page 9](#page-8-0) shows the effect of capacitive load. With 22pF on each output, we see about 6dB peaking. This will increase quickly at higher C<sub>LOADS</sub>.

#### Output Headroom Model

Driving high voltages into heavy loads will require a careful consideration of the available output swing vs. load. Figure [51](#page-15-2)  shows a useful model for predicting the available output swing. If the output is modeled as ideal NPN and PNP transistors, the output swing limits can be described as no load headrooms ( $V_P$ and  $V_N$ ) and an equivalent impedance to the supplies (R<sub>P</sub> and  $R_N$ ).



FIGURE 51. HEADROOM MODEL

<span id="page-15-2"></span>The no load headrooms can be found in the "Electrical Specificationsî table on [page 5](#page-4-1) as 24V - 22.4V = 1.6V giving 0.8V to each supply.

The equivalent impedances for this model can be extracted from the reduced swings shown in the specification table for the  $100\Omega$ load. Looking at the typical  $100\Omega$  load swings, we see a +21.2V swing. Solving for the two resistors in the Headroom model shown in Figure [51](#page-15-2) gives Equation [7:](#page-15-0)

$$
R_p = 2.8\Omega \text{ and } R_n = 2.8\Omega \tag{Eq. 7}
$$

For the differential configuration, Figure [52](#page-15-3) shows the Headroom model that can be used to predict the maximum available swing for a given supply voltage and load resistor,  $\mathsf{R}_\mathsf{L}.$ 

<span id="page-15-0"></span>

<span id="page-15-4"></span>FIGURE 52. HEADROOM MODEL

<span id="page-15-3"></span>For equal bipolar supplies, the available peak output swing will be given by Equation [8](#page-15-4):

$$
V_p = \frac{2(V_s - V_p - V_n)}{1 + \frac{R_p + R_n}{R_L}}
$$
 (Eq. 8)

For example, to worst case the design using +24V supplies with  $±5%$  supply tolerance and a minimum expected load of 50 $\Omega$ , a maximum  $V_P$  can be calculated as shown in Equation [9:](#page-15-5)

<span id="page-15-5"></span>
$$
V_{peak} = \frac{(V_s - V_p - V_n)}{1 + \frac{R_p + R_n}{R_L}} = \frac{(22.8 - 1.6)}{1 + \frac{2.8 \Omega + 2.8 \Omega}{50 \Omega}} = 19.1 V_{peak}
$$
\n(EQ. 9)



The minimum  $V_{\text{P-P}}$  would be twice as much, or  $38.2V_{\text{P-P}}$ . While this extreme condition would normally not be encountered, it does show the importance of knowing your minimum expected load for high output swing conditions.

#### Board Design Recommendations

Close placement of the supply decoupling capacitors will minimize parasitic inductance in the supply path. High frequency load currents are typically pulled through these capacitors so close placement of 0.01µF capacitors on each of the supply pins will improve dynamic performance. Higher valued capacitors, 6.8µF typically, can be placed further from the package as they are providing more of the low frequency decoupling.

The thermal pad for the ISL1591 should be connected to either ground or the - $V_S$  power plane. The choice of which plane

depends on which one would have the more accessible thermal area.

While the ISL1591 is relatively robust in driving parasitic capacitive loads, it is always preferred to get any series output resistor needed in the design as physically close as possible to the output pins. Then trace capacitance on the other side of that resistor will have a much smaller effect on loop phase margin.

Protection devices that are intended to steer large load transients away from the ISL1591 output stage and into the power supplies or ground should have a short trace from their supply connections into the nearest supply capacitor - or should include their own supply capacitors to provide a low impedance path under fast transient conditions.

### Revision History

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.



#### Products

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to [www.intersil.com/products](http://www.intersil.com/product_tree) for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective product information page. Also, please check the product information page to ensure that you have the most updated datasheet: [ISL1591](http://www.intersil.com/products/ISL1591)

To report errors or suggestions for this datasheet, please go to: <www.intersil.com/askourstaff>

Reliability reports are available from our website at: <http://rel.intersil.com/reports/search.php>

© Copyright Intersil Americas LLC 2011-2012. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see [www.intersil.com/en/products.html](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

[Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted](http://www.intersil.com/en/products.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer) in the quality certifications found at [www.intersil.com/en/support/qualandreliability.html](http://www.intersil.com/en/support/qualandreliability.html?utm_source=Intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)

*Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.*

For information regarding Intersil Corporation and its products, see [www.intersil.com](http://www.intersil.com?utm_source=intersil&utm_medium=datasheet&utm_campaign=disclaimer-ds-footer)



# Package Outline Drawing

L24.4X4F

24 LEAD THIN QUAD FLAT NO-LEAD PLASTIC PACKAGE

Rev 2, 1/11



**TOP VIEW**





**SEE DETAIL "X" 0.10 C C 0.75 ±0.05 soooo**  $\Box$ **SEATING PLANE 0.08 C SIDE VIEW**



**NOTES:**

- **Dimensions in ( ) for Reference Only. 1. Dimensions are in millimeters.**
- **Dimensioning and tolerancing conform to ASME Y14.5m-1994. 2.**
- **Unless otherwise specified, tolerance : Decimal ± 0.05 3.**
- **between 0.15mm and 0.30mm from the terminal tip. Dimension applies to the metallized terminal and is measured 4.**

**Tiebar shown (if present) is a non-functional feature. 5.**

- **located within the zone indicated. The pin #1 identifier may be The configuration of the pin #1 identifier is optional, but must be 6. either a mold or mark feature.**
- **7. Compliant to JEDEC MO-220 VGGD-8.**

FN7625 Rev 1.00 <br>October 31, 2012 **Page 18 of 18**