# Quasi-Resonant Current-Mode Controller for High-Power Universal Off-Line Supplies

The NCP1380 hosts a high−performance circuitry aimed to powering quasi−resonant converters. Capitalizing on a proprietary valley−lockout system, the controller shifts gears and reduces the switching frequency as the power loading becomes lighter. This results in a stable operation despite switching events always occurring in the drain−source valley. This system works down to the 4th valley and toggles to a variable frequency mode beyond, ensuring an excellent standby power performance.

To improve the safety in overload situations, the controller includes an Over Power Protection (OPP) circuit which clamps the delivered power at high−line. Safety−wise, a fixed internal timer relies on the feedback voltage to detect a fault. Once the timer elapses, the controller stops and stays latched for option A and C or enters auto−recovery mode for option B and D.

Particularly well suited for adapter applications, the controller features a pin to implement either a combined overvoltage / overtemperature protection (Version A and B) or a combined brown−out/overvoltage protection (Version C and D).

### **Features**

- Quasi−Resonant Peak Current−Mode Control Operation
- Valley Switching Operation with Valley−Lockout for Noise−Immune Operation
- Frequency Foldback at Light Load to Improve the Light Load Efficiency
- Adjustable Over Power Protection
- Auto−Recovery or Latched Internal Output Short−Circuit Protection
- Fixed Internal 80 ms Timer for Short−Circuit Protection
- Combined Overvoltage and Overtemperature Protection (A and B Versions)
- Combined Overvoltage Protection and Brown−Out (C and D Versions)
- +500 mA/−800 mA Peak Current Source/Sink Capability
- Internal Temperature Shutdown
- Direct Optocoupler Connection
- Extended  $V_{CC}$  Range Operation Up to 28 V
- Extremely Low No−Load Standby Power
- SO−8 Package
- These Devices are Pb−Free and are RoHS Compliant

### **Typical Applications**

- High Power ac−dc Converters for TVs, Set−Top Boxes etc.
- Offline Adapters for Notebooks



# **ON Semiconductor®**

**[www.onsemi.com]( http://www.onsemi.com/)**

# **QUASI−RESONANT PWM CONTROLLER FOR HIGH POW-ER AC−DC WALL ADAPTERS**



**CASE 751**

### **MARKING DIAGRAMS**





- $x =$  Device Option  $(A, B, C, or D)$
- $A =$  Assembly Location
- $L = Water Lot$
- $Y = Year$

-

- $W = Work Week$ 
	- = Pb−Free Package

### **PIN CONNECTIONS**



### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page [25](#page-24-0) of this data sheet.

# **TYPICAL APPLICATION EXAMPLE**







# **PIN FUNCTION DESCRIPTION**



# **NCP1380 OPTIONS**



# **INTERNAL CIRCUIT ARCHITECTURE**



**Figure 3. Internal Circuit Architecture for Versions A and B**



**Figure 4. Internal Circuit Architecture for Versions C and D**

### **MAXIMUM RATINGS**



Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. This device series contains ESD protection and exceeds the following tests: Human Body Model 4000 V per JEDEC Standard JESD22, Method A114E Machine Model 200 V per JEDEC Standard JESD22, Method A115A Charged Device Model 2000 V per JEDEC Standard JESD22−C101D.

2. This device contains latchup protection and exceeds 100 mA per JEDEC Standard JESD78.

**ELECTRICAL CHARACTERISTICS** (Unless otherwise noted: For typical values T<sub>J</sub> = 25°C, V<sub>CC</sub> = 12 V, V<sub>ZCD</sub> = 0 V, V<sub>FB</sub> = 3 V, V<sub>CS</sub> = 0 V, V<sub>fault</sub> = 1.5 V, C<sub>T</sub> = 680 pF) For min/max values T<sub>J</sub> = –40°C to +125°C, Max T<sub>J</sub> = 150°C, V<sub>CC</sub> = 12 V)





#### **CURRENT COMPARATOR − CURRENT SENSE**







### **DRIVE OUTPUT − GATE DRIVE**



#### **DEMAGNETIZATION INPUT − ZERO VOLTAGE DETECTION CIRCUIT**



**TIMING CAPACITOR**



#### **FEEDBACK SECTION**



<span id="page-7-0"></span>



#### **FAULT PROTECTION (ALL VERSIONS)**



#### **FAULT PROTECTION A & B VERSIONS**



#### **FAULT PROTECTION C & D VERSIONS**



Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Guaranteed by design.

4. The peak current setpoint goes down as the load decreases. It is frozen below I<sub>peak(VCO)</sub> (I<sub>peak</sub> = cst)<br>5. If negative voltage in excess to –300 mV is applied to ZCD pin, the current setpoint decrease is no longer gu 6. Minimum value for  $T_J = 125^{\circ}C$ 

7. NTC with  $R_{110} = 8.8 \text{ k}\Omega$ .









# **APPLICATION INFORMATION**

The NCP1380 implements a standard current−mode architecture operating in quasi−resonant mode. Due to a proprietary circuitry, the controller prevents valley−jumping instability and steadily locks out in selected valley as the power demand goes down. Once the fourth valley is reached, the controller continues to reduce the frequency further down, offering excellent efficiency over a wide operating range. Thanks to a fault timer combined to an OPP circuitry, the controller is able to efficiently limit the output power at high−line.

- **Quasi−Resonance Current−mode operation**: implementing quasi−resonance operation in peak current−mode control, the NCP1380 optimizes the efficiency by switching in the valley of the MOSFET drain−source voltage. Thanks to a proprietary circuitry, the controller locks−out in a selected valley and remains locked until the output loading significantly changes. When the load becomes lighter, the controller jumps into the next valley. It can go down to the 4<sup>th</sup> valley if necessary. Beyond this point, the controller reduces its switching frequency by freezing the peak current setpoint. During quasi−resonance operation, in case of very damped valleys, a 5.5 µs timer emulates the missing valleys.
- **Frequency reduction in light−load conditions**: when the 4th valley is left, the controller reduces the switching frequency which naturally improves the standby power by a reduction of all switching losses.
- **Overpower protection (OPP)**: When the voltage on ZCD pin swings in flyback polarity, a direct image if the input voltage is applied on ZCD pin. We can thus reduce the peak current depending of  $V_{ZCD}$  during the on−time.
- **Internal soft−start**: A soft−start precludes the main power switch from being stressed upon startup. Its duration is fixed and equal to 4 ms.
- **Fault input (A and B versions)**: By combining a dual threshold on the Fault pin, the controller allows the direct connection of an NTC to ground plus a zener diode to a monitored voltage. In case the pin is brought below the OTP threshold by the NTC or above the OVP threshold by the zener diode, the circuit permanently latches–off and  $V_{CC}$  is clamped to 7.2 V.
- **Fault input (C and D versions)**: The C and D versions of NCP1380 include a brown−out circuit which safely stops the controller in case the input voltage is too low. Restart occurs via a complete startup sequence (latch reset and soft−start). During normal operation, the voltage on this pin is clamped to  $V_{\text{clamp}}$  to give enough room for OVP detection. If the voltage on this pin increases above 2.5 V, the part latches−off.
- **Short−circuit protection**: Short−circuit and especially over−load protections are difficult to implement when a strong leakage inductance between auxiliary and power windings affects the transformer (where the auxiliary winding level does not properly collapse in presence of an output short). Here, when the internal 0.8 V maximum peak current limit is activated, the timer starts counting up. If the fault disappears, the timer counts down. If the timer reaches completion while the error flag is still present, the controller stops the pulses. This protection is latched on A and C version (the user must unplug and re−plug the power supply to restart the controller) and auto−recovery on B and D versions (if the fault disappears, the SMPS automatically resumes operation). In addition, all versions feature a winding short−circuit protection, that senses the CS signal and stops the controller if  $V_{CS}$  reaches 1.5 x  $V_{ILIM}$  (after a reduced LEB of  $t_{BCS}$ ). This additional comparator is enabled only during the main LEB duration  $t_{LEB}$ , for noise immunity reason.

# **NCP1380 OPERATING MODES**

NCP1380 has two operating mode: quasi−resonant operation and VCO operation for the frequency foldback.

The operating mode is fixed by the FB voltage as portrayed by Figure [26:](#page-13-0)

- Quasi−resonant operation occurs for FB voltage higher than 0.8 V (FB decreasing) or higher than 1.4 V (FB increasing) which correspond to high output power and medium output power. The peak current is variable and is set by the FB voltage divided by 4.
- Frequency foldback or VCO mode occurs for FB voltage lower than 0.8 V (FB decreasing) or lower than 1.4 V (FB increasing). This corresponds to low output

power.

During VCO mode, the peak current decreases down to 17.5% of its maximum value and is then frozen. The switching frequency is variable and decreases as the output load decreases.

The switching frequency is set by the end of charge of the capacitor connected to the  $C_T$  pin. This capacitor is charged with a constant current source and the capacitor voltage is compared to an internal threshold fixed by FB voltage. When this capacitor voltage reaches the threshold the capacitor is rapidly discharged down to 0 V and a new period start.

<span id="page-13-0"></span>

**VALLEY DETECTION AND SELECTION**

The valley detection is done by monitoring the voltage of the auxiliary winding of the transformer. A valley is detected when the voltage on pin 1 crosses down the 55 mV internal

threshold. When a valley is detected, an internal counter is incremented. The operating valley  $(1<sup>st</sup>, 2<sup>nd</sup>, 3<sup>rd</sup>$  or  $4<sup>th</sup>$ ) is determined by the FB voltage as shown by Figure 26.



As the output load decreases (FB voltage decreases), the valleys are incremented from the first to the fourth. When the fourth valley is reached, if FB voltage further decreases below 0.8 V, the controller enters VCO mode.

During VCO operation, the peak current continues to decrease until it reaches 17.5% of the maximum peak current: the switching frequency expands to deliver the

necessary output power. This allows achieving very low standby power consumption.

The Figure 28 shows a simulation case where the output current of a 19 V, 60 W adapter decreases from 2.8 A to 0.1 A. No instability is seen during the valley transitions (Figures [29,](#page-15-0) [30,](#page-15-0) [31](#page-16-0) and [32](#page-16-0))



**Figure 28. Output Load is Decreased from 2.8 A Down to 100 mA at 120 Vdc Input Voltage**

<span id="page-15-0"></span>





**Figure 30. Zoom 2: 2nd to 3rd Valley Transition**

<span id="page-16-0"></span>

**Figure 32. Zoom 4: 4th Valley to VCO Mode Transition**

#### **Time Out**

In case of extremely damped free oscillations, the ZCD comparator can be unable to detect the valleys. To avoid such situation, NCP1380 integrates a Time Out function that acts as a substitute clock for the decimal counter inside the logic bloc. The controller thus continues its normal operation. To avoid having a too big step in frequency, the time out duration is set to  $5.5 \,\mu s$ . Figures [34](#page-17-0) and [35](#page-18-0) detail the time out operation.

The NCP1380 also features an extended time out during the soft−start.

Indeed, at startup, the output voltage reflected on the auxiliary winding is low. Because of the voltage drop introduced by the Over Power Compensation diode (Figure [40\)](#page-21-0), the voltage on the ZCD pin is very low and the ZCD comparator might be unable to detect the valleys. In this condition, setting the DRV Latch with the  $5.5 \mu s$ time−out can lead to a continuous conduction mode operation (CCM) at the beginning of the soft−start. This CCM operation only last a few cycles until the voltage on ZCD pin becomes high enough to be detected by the ZCD comparator. To avoid this, the time−out duration is extended to 40 µs during the soft–start in order to ensure that the transformer is fully demagnetized before the MOSFET is turned−on.

<span id="page-17-0"></span>

**Figure 33. Time Out Circuit**



**Figure 34. Time Out Case n**-**1: the 3rd Valley is Missing**

<span id="page-18-0"></span>

**Figure 35. Time Out Case n**-**2: the 3rd and 4th Valley are Missing**

#### **VCO MODE OR FREQUENCY FOLDBACK**

VCO operation occurs for FB voltage lower than 0.8 V (FB decreasing), or lower than 1.4 V (FB increasing). This corresponds to low output power.

During VCO operation, the peak current is fixed to 17.5% of his maximum value and the frequency is variable and expands as the output power decreases.

The frequency is set by the end of charge of the capacitor connected to the  $C_T$  pin. This capacitor is charged with a constant current source and its voltage is compared to an internal threshold  $(V_{FBth})$  fixed by FB voltage (see

Figure [27](#page-13-0)). When this capacitor voltage reaches the threshold, the capacitor is rapidly discharged down to 0 V and a new period start. The internal threshold is inversely proportional to FB voltage. The relationship between VFB and VFBth is given by Equation 1.

$$
V_{FBth} = 6.5 - (10/3)V_{FB}
$$
 (eq. 1)

When  $V_{FB}$  is lower than 0.3 V,  $V_{CT}$  is clamped to  $V_{CT(MAX)}$  which is typically 5.5 V. Figure 36 shows the VCO mode at works.



**Figure 36. In VCO Mode, as the Power Output Decreases, the Frequency Expands**

#### **SHORT−CIRCUIT OR OVERLOAD MODE**

Figure 37 shows the implementation of the fault timer.



**Figure 37. Overload Detection Schematic**

When the current in the MOSFET is higher than  $V<sub>ILIM</sub>$  / Rsense, "Max Ip" comparator trips and the digital timer starts counting: the timer count is incremented each 10 ms. When the current comes back within safe limits, "Max Ip" comparator becomes silent and the timer count down: the timer count is decremented each 10 ms. In normal overload conditions the timer reaches its completion when it has counted up 8 times 10 ms.

On B and D version, when the timers reaches its completion, the circuit enter auto−recovery mode: the circuit stops all operations and  $V_{CC}$  decreases via the circuit own consumption  $(I_{CC1})$ . When  $V_{CC}$  reaches  $V_{CC(off)}$ , the circuit goes in startup mode and restart switching. (see Figure [38](#page-20-0)) This ensures a low duty−cycle burst operation in fault mode.

On A and C versions, when the timers finishes counting 80 ms, the circuit goes in latch mode (Figure [39\)](#page-20-0): the DRV pulses stop and  $V_{CC}$  is pulled down to  $V_{CC(latch)}$  which is 7.2 V typically. The circuit un−latches when the current circulating in  $V_{CC}$  pin drops below  $I_{CC(latch)}$ .

In parallel to the cycle−by−cycle sensing of the CS pin, another comparator with a reduced LEB  $(t_{BCS})$  and a threshold of 1.2 V is able to sense winding short−circuit and immediately shut down the controller. Depending on the version, this additional protection is either latched or auto−recovery, according to the overload protection behavior.

<span id="page-20-0"></span>

**Figure 38. Auto−Recovery Short−Circuit Protection on B and D Versions**





#### **OVER POWER COMPENSATION**

<span id="page-21-0"></span>The over power compensation is achieved by monitoring the signal on ZCD pin (pin 1). Indeed, a negative voltage applied on this pin directly affects the internal voltage reference setting the maximum peak current (Figure 40).

When the power MOSFET is turned−on, the auxiliary winding voltage becomes a negative voltage proportional to

> Rz cd Ropu CS ZCD/OPP OPP IpFlag 1 ESD protection Ropl <sup>V</sup> IL IMIT Au x + Demag − Vt h leakage blanking DRV N<br>DRV N  $\mathbf{H}$ ⇒

**Figure 40. Over Power Compensation Circuit**

To ensure optimal zero−crossing detection, a diode is needed to bypass R<sub>opu</sub> during the off–time.

If we apply the resistor divider law on the pin 1 during the on−time, we obtain the following relationship:

$$
\frac{R_{ZCD} + R_{opl}}{R_{opl}} = -\frac{N_{p,aux}V_{in} - V_{OPP}}{V_{OPP}} \qquad (eq. 2)
$$

Where:

 $N_{p,aux}$  is the auxiliary to primary turn ration:  $N_{p,aux} = N_{aux}$  $/ N_p$ 

Vin is the DC input voltage

V<sub>OPP</sub> is the negative OPP voltage

By selecting a value for  $R_{\text{opl}}$ , we can easily deduce  $R_{\text{opu}}$ using Equation 2. While selecting the value for  $R_{\text{opl}}$ , we must be careful not choosing a too low value for this resistor in order to have enough voltage for zero−crossing detection during the off−time. We recommend having at least 8 V on ZCD pin, the maximum voltage being 10 V.

During the off−time, ZCD pin voltage can be expressed as follows:

$$
V_{ZCD} = \frac{R_{\text{opl}}}{R_{ZCD} + R_{\text{opl}}} (V_{\text{aux}} - V_{\text{d}}) \quad (eq. 3)
$$

We can thus deduce the relationship between  $R_{\text{opl}}$  and  $R_{ZCD}$ :

$$
\frac{R_{ZCD}}{R_{\text{opl}}} = \frac{V_{\text{aux}} - V_d - V_{ZCD}}{V_{ZCD}} \tag{eq. 4}
$$

the input voltage. As the auxiliary winding is already connected to ZCD pin for the valley detection, by selecting the right values for  $R_{\text{opu}}$  and  $R_{\text{opl}}$ , we can easily perform over power compensation.

Design example:  
\n
$$
V_{\text{aux}} = 18 \text{ V}
$$
  
\n $V_{\text{d}} = 0.6 \text{ V}$   
\n $N_{\text{p,aux}} = 0.18$ 

If we want at least 8 V on ZCD pin, we have:

$$
\frac{R_{ZCD}}{R_{\text{opl}}} = \frac{V_{\text{aux}} - V_{\text{d}} - V_{\text{ZCD}}}{V_{\text{ZCD}}}
$$
  
= 
$$
\frac{18 - 0.6 - 8}{8} \approx 1.2
$$
 (eq. 5)

We can choose:  $R_{ZCD} = 1 k\Omega$  and  $R_{opl} = 1 k\Omega$ .

For the over power compensation, we need to decrease the peak current by 37.5% at high line (370 Vdc). The corresponding OPP voltage is:

$$
V_{OPP} = 0.375 \times V_{ILIM} = -300 \text{ mV}
$$
 (eq. 6)

Using Equation 2, we have:

$$
\frac{R_{ZCD} + R_{opu}}{R_{opt}} = -\frac{N_{p,aux}V_{lin} - V_{OPP}}{V_{OPP}}
$$
  
= 
$$
\frac{-0.18 \times 370 - (-0.3)}{(-0.3)} = 221
$$
 (eq. 7)

Thus,

$$
R_{opu} = 221_{Ropl} - R_{ZCD} = 221 \times 1k - 1k = 220 k\Omega
$$
\n(eq. 8)

#### **OVERVOLTAGE/OVERTEMPERATURE DETECTION (A AND B VERSIONS)**

Overvoltage and overtemperature detection is achieved by reading the voltage on pin 7 (See Figure 41).



**Figure 41. OVP/OTP Circuitry**

The  $I_{\text{OTP}(\text{REF})}$  current (91 µA typ.) biases the Negative Temperature Coefficient sensor (NTC), naturally imposing a dc voltage on the OTP pin. An internal clamp limit the pin 7 voltage to 1.2 V when the NTC resistance is high (For example, at 25 $\degree$ C, R<sub>NTC</sub> > 100 k $\Omega$ ). When the temperature increases, the NTC's resistance reduces bringing the pin 7 voltage down until it reaches a typical value of 0.8 V: the comparator trips and latches−off the controller (see Figure 42).

In case of overvoltage, the zener diode starts to conduct and inject current inside the internal clamp resistor Rclamp thus causing the pin 7 voltage to increase. When this voltage reaches the OVP threshold (2.5 V typ), the controller is latched–off: all the DRV pulses stops and V<sub>CC</sub> is pulled-down to V<sub>CC(latch)</sub> (7.2 V typ). The circuit un–latches when the current circulating in  $V_{CC}$  pin drops below  $I_{CC(latch)}$ , thus the user must unplug and replug the power supply.

![](_page_22_Figure_7.jpeg)

**Figure 42. Overvoltage and Overtemperature Chronograms**

### **OVERVOLTAGE PROTECTION/BROWN−OUT (C AND D VERSIONS)**

The C and D versions of NCP1380 combine brown−out and overvoltage detection on pin 7.

![](_page_23_Figure_3.jpeg)

**Figure 43. Brown−out and Overvoltage Protection**

In order to protect the power supply against low input voltage condition, the pin 7 permanently monitors a fraction of the bulk voltage through a voltage divider. When this image of bulk voltage is below the  $V_{BO}$  threshold, the controller stops switching. When the bulk voltage comes back within safe limits, the circuit will restart pulsing only

when  $V_{CC}$  reaches  $V_{CC(on)}$  (Figure 44): this ensures a clean startup sequence with soft−start. The hysteresis for the brown−out function is implemented with a high side current source sinking 10 µA when the brown–out comparator is high  $(V_{bulk} < V_{bulk (on)})$ 

![](_page_23_Figure_7.jpeg)

**Figure 44. Brown−out Operating Chronograms**

In order to avoid having a too high voltage on pin 7 if the bulk voltage is high, an internal clamp limits the voltage.

In case of overvoltage, the zener diode will start to conduct and inject current inside the internal clamp resistor Rclamp thus causing pin 7 voltage to increase. When this voltage reaches V<sub>OVP</sub>, the controller latches-off and stays latched until the user cycles down the power supply (Figure [45\)](#page-24-0).

<span id="page-24-0"></span>![](_page_24_Figure_1.jpeg)

**Figure 45. Operating Chronograms in Case of Overvoltage**

The following equations show how to calculate the brownout resistors.

First of all, select the bulk voltage value at which the controller must start switching  $(V_{\text{bulk}(on)})$  and the bulk voltage for shutdown ( $V_{\text{bulk(off)}}$ ). Then use the following equation to calculate  $R_{\text{bou}}$  and  $R_{\text{bol}}$ .

$$
R_{bol} = \frac{V_{BO}(V_{bulk(on)} - V_{bulk(off)})}{I_{BO}(V_{bulk(on)} - V_{BO})}
$$
 (eq. 9)

$$
R_{\text{bou}} = \frac{R_{\text{bol}}(V_{\text{bulk(on)}} - V_{\text{BO}})}{V_{\text{BO}}} \tag{eq. 10}
$$

#### **ORDERING INFORMATION**

![](_page_24_Picture_200.jpeg)

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **PACKAGE DIMENSIONS**

![](_page_25_Figure_2.jpeg)

\*For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and

Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and <sup>[]</sup>N] are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns tne rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent<br>coverage may be accessed at <u>www.onsemi.com/si</u> ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability<br>arising out of the application or use of Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or<br>specifications can and do vary in different applications application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification<br>in a foreign jurisdiction or any devices application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such<br>claim alleges that ON Semiconductor was literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### **LITERATURE FULFILLMENT**:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA **Phone**: 303−675−2175 or 800−344−3860 Toll Free USA/Canada **Fax**: 303−675−2176 or 800−344−3867 Toll Free USA/Canada **Email**: orderlit@onsemi.com

**N. American Technical Support**: 800−282−9855 Toll Free USA/Canada **Europe, Middle East and Africa Technical Support:**

Phone: 421 33 790 2910

**ON Semiconductor Website**: **www.onsemi.com**

DIMENSION A AND B DO NOT INCLUDE

PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

**MIN MAX MIN MAX**<br>4.80 5.00 0.189 0.197

4.80 5.00 0.189 0.197 **B** 3.80 4.00 0.150 0.157

**C** 1.35 1.75 0.053 0.069<br>**D** 0.33 0.51 0.013 0.020 **D** 0.33 0.51 0.013 0.020

**H** 0.10 0.25 0.004 0.010<br>**J** 0.19 0.25 0.007 0.010 **J** 0.19 0.25 0.007 0.010<br>**K** 0.40 1.27 0.016 0.050

**M**  $\begin{array}{|c|c|c|c|c|} \hline 0 & 0 & 8 & 0 \\ \hline \end{array}$ **N** 0.25 0.50 0.010 0.020<br>**S** 5.80 6.20 0.228 0.244

**INCHES**

0.050 BSC

 $\sqrt{0.244}$ 

1.27 0.016 0.050

 $\circ$  8  $\circ$  0  $\circ$  8  $\circ$ 

MOLD PROTRUSION.

STANDARD IS 751−07.

**MILLIMETERS**

PER SIDE.

**DIM**  $\frac{A}{B}$ 

**Order Literature**: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative