SCAS069B - AUGUST 1988 - REVISED APRIL 1996

- Inputs Are TTL-Voltage Compatible
- Generates Either Odd or Even Parity for Nine Data Lines
- Cascadable for n-Bits Parity
- Center-Pin V<sub>CC</sub> and GND Configurations Minimize High-Speed Switching Noise
- EPIC™ (Enhanced-Performance Implanted CMOS) 1-μm Process
- 500-mA Typical Latch-Up Immunity at 125°C
- Package Options Include Plastic Small-Outline (D) Packages and Standard Plastic 300-mil DIPs (N)



#### description

The 74ACT11286 universal 9-bit parity generator/checker features a local output for parity checking and a bus-driving parity I/O port for parity generation/checking. The word-length capability is easily expanded by cascading.

The XMIT control input is implemented specifically to accommodate cascading. When the XMIT is low, the parity tree is disabled and the PARITY ERROR output remains at a high logic level, regardless of the input levels. When XMIT is high, the parity tree is enabled. PARITY ERROR indicates a parity error when either an even number of inputs (A through I) are high and PARITY I/O is forced to a low logic level, or when an odd number of inputs are high and PARITY I/O is forced to a high logic level.

The I/O control circuitry is designed so that the I/O port remains in the high-impedance state during power up or power down, to prevent bus glitches.

The 74ACT11286 is characterized for operation from -40°C to 85°C.

#### **FUNCTION TABLE**

| NUMBER OF INPUTS<br>(A-I ) THAT<br>ARE HIGH | XMIT<br>INPUT | PARITY<br>I/O | PARITY<br>ERROR<br>OUTPUT |
|---------------------------------------------|---------------|---------------|---------------------------|
| 0, 2, 4, 6, 8                               | I             | Н             | Н                         |
| 1, 3, 5, 7, 9                               | I             | L             | Н                         |
| 0.0.4.0.0                                   | h             | h             | Н                         |
| 0, 2, 4, 6, 8                               | h             | 1             | L                         |
| 40570                                       | h             | h             | L                         |
| 1, 3, 5, 7, 9                               | h             | I             | Н                         |

 $h=\mbox{high input level},\, H=\mbox{high output level},\, I=\mbox{low input level},\, L=\mbox{low output level}$ 



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated.



## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)





## 74ACT11286 9-BIT PARITY GENERATOR/CHECKER WITH BUS DRIVER PARITY I/O PORTS

SCAS069B - AUGUST 1988 - REVISED APRIL 1996

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub>                                                     | 0.5 V to 7 V                               |
|-------------------------------------------------------------------------------------------|--------------------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                          |                                            |
| Output voltage range, V <sub>O</sub> (see Note 1)                                         | $-0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                             | ±20 mA                                     |
| Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ )                            | ±50 mA                                     |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )                                |                                            |
| Continuous current through V <sub>CC</sub> or GND                                         | ±100 mA                                    |
| Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 2): D package | 1.25 W                                     |
| N package                                                                                 | 1.1 W                                      |
| Storage temperature range, T <sub>stg</sub>                                               | –65°C to 150°C                             |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils, except for the N package, which has a trace length of zero.

#### recommended operating conditions

|                     |                                    | MIN | MAX | UNIT |
|---------------------|------------------------------------|-----|-----|------|
| Vcc                 | Supply voltage                     | 4.5 | 5.5 | V    |
| VIH                 | High-level input voltage           | 2   |     | V    |
| VIL                 | Low-level input voltage            |     | 8.0 | V    |
| VI                  | Input voltage                      | 0   | VCC | V    |
| VO                  | Output voltage                     | 0   | VCC | V    |
| IOH                 | High-level output current          |     | -24 | mA   |
| loL                 | Low-level output current           |     | 24  | mA   |
| $\Delta t/\Delta v$ | Input transition rise or fall rate | 0   | 10  | ns/V |
| TA                  | Operating free-air temperature     | -40 | 85  | °C   |

## 74ACT11286 9-BIT PARITY GENERATOR/CHECKER WITH BUS DRIVER PARITY I/O PORTS

SCAS069B - AUGUST 1988 - REVISED APRIL 1996

## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                                     |                       | TEST CONDITIONS                                               |       | T,   | <b>Վ = 25°</b> C | ;    |      | MAX  |      |
|-----------------------------------------------|-----------------------|---------------------------------------------------------------|-------|------|------------------|------|------|------|------|
|                                               |                       |                                                               |       | MIN  | TYP              | MAX  | MIN  |      | UNIT |
|                                               |                       | J                                                             | 4.5 V | 4.4  |                  |      | 4.4  |      |      |
|                                               |                       | IOH = -50 μA                                                  | 5.5 V | 5.4  |                  |      | 5.4  |      |      |
| Voн                                           |                       | 1 24 m A                                                      | 4.5 V | 3.94 |                  |      | 3.8  |      | V    |
|                                               |                       | I <sub>OH</sub> = -24 mA                                      | 5.5 V | 4.94 |                  |      | 4.8  |      |      |
|                                               |                       | I <sub>OH</sub> = -75 mA <sup>†</sup>                         | 5.5 V |      |                  |      | 3.85 |      |      |
|                                               |                       |                                                               | 4.5 V |      |                  | 0.1  |      | 0.1  |      |
|                                               |                       | I <sub>L</sub> = 50 μA                                        |       |      |                  | 0.1  |      | 0.1  |      |
| VOL                                           |                       |                                                               | 4.5 V |      |                  | 0.36 |      | 0.44 | V    |
|                                               |                       | $I_{OL} = 24 \text{ mA}$                                      | 5.5 V |      |                  | 0.36 |      | 0.44 |      |
|                                               |                       | I <sub>OL</sub> = 75 mA <sup>†</sup>                          | 5.5 V |      |                  |      |      | 1.65 |      |
| loz                                           | PARITY I/O            | $V_O = V_{CC}$ or GND                                         | 5.5 V |      |                  | ±0.5 |      | ±5   | μΑ   |
| IĮ                                            | Except PARITY I/O     | $V_I = V_{CC}$ or GND                                         | 5.5 V |      |                  | ±0.1 |      | ±1   | μΑ   |
| $I_{CC}$ $V_{I} = V_{CC}$ or GND, $I_{O} = 0$ |                       | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V |      |                  | 8    |      | 80   | μΑ   |
|                                               |                       | One input at 3.4 V,<br>Other inputs at GND or V <sub>CC</sub> | 5.5 V |      |                  | 0.9  |      | 1    | mA   |
| Ci                                            | $V_I = V_{CC}$ or GND |                                                               | 5 V   |      | 3.5              |      |      |      | pF   |
| Co                                            | PARITY I/O            | $V_O = V_{CC}$ or GND                                         | 5 V   |      | 8                |      |      |      | pF   |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

# switching characteristics over recomended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1)

| DADAMETED        | FROM       | то           | T,  | <sub>Δ</sub> = 25°C | ;    |     | MAY  |      |
|------------------|------------|--------------|-----|---------------------|------|-----|------|------|
| PARAMETER        | (INPUT)    | (OUTPUT)     | MIN | TYP                 | MAX  | MIN | MAX  | UNIT |
| <sup>t</sup> PLH | A A . I    | DADITY I/O   | 2.7 | 6.1                 | 9    | 2.7 | 10.4 |      |
| t <sub>PHL</sub> | Any A–I    | PARITY I/O   | 3.6 | 7.3                 | 10.8 | 3.6 | 12   | ns   |
| <sup>t</sup> PLH | A A . I    | DADITY EDDOD | 3   | 6.9                 | 9.7  | 3   | 11.3 |      |
| <sup>t</sup> PHL | Any A–I    | PARITY ERROR | 3.9 | 7.7                 | 11.4 | 3.9 | 12.9 | ns   |
| t <sub>PLH</sub> | DADITY I/O | DADITY EDDOD | 2.2 | 4.6                 | 6.8  | 2.2 | 7.7  |      |
| t <sub>PHL</sub> | PARITY I/O | PARITY ERROR | 3.1 | 5.6                 | 8.3  | 3.1 | 9.1  | ns   |
| <sup>t</sup> PZH | XMIT       | DADITY I/O   | 1.8 | 4.2                 | 6.3  | 1.8 | 7.3  |      |
| <sup>t</sup> PZL | XIVII I    | PARITY I/O   | 3   | 6.3                 | 9.4  | 3   | 11.4 | ns   |
| <sup>t</sup> PHZ | XMIT       | DADITY I/O   | 4.7 | 6.5                 | 7.9  | 4.7 | 8.5  | 20   |
| t <sub>PLZ</sub> | AIVII I    | PARITY I/O   | 4.1 | 6                   | 7.3  | 4.1 | 7.8  | ns   |

## operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

|                 | PARAMETER                     | TEST CON         | NDITIONS               | TYP       | UNIT |    |
|-----------------|-------------------------------|------------------|------------------------|-----------|------|----|
|                 |                               | Outputs enabled  | 0 50 5                 |           | 56   | 1  |
| C <sub>pd</sub> | Power dissipation capacitance | Outputs disabled | $C_L = 50 \text{ pF},$ | f = 1 MHz | 50   | pF |



<sup>‡</sup> This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0 V to V<sub>CC</sub>.

SCAS069B - AUGUST 1988 - REVISED APRIL 1996

#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f = 3 \ ns$ ,  $t_f = 3 \ ns$ .
- D. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms





i.com 23-Apr-2007

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| 74ACT11286D      | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11286DE4    | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11286DG4    | ACTIVE                | SOIC            | D                  | 14   | 50             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11286DR     | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11286DRE4   | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11286DRG4   | ACTIVE                | SOIC            | D                  | 14   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74ACT11286N      | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| 74ACT11286NE4    | ACTIVE                | PDIP            | N                  | 14   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| 74ACT11286DR | SOIC | D                  | 14 | 2500 | 330.0                    | 16.0                     | 7.0     | 9.0     | 2.0     | 8.0        | 16.0      | Q1               |





#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74ACT11286DR | SOIC         | D               | 14   | 2500 | 346.0       | 346.0      | 33.0        |

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## D (R-PDSO-G14)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AB.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mamt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf

| Applications       |                           |
|--------------------|---------------------------|
| Audio              | www.ti.com/audio          |
| Automotive         | www.ti.com/automotive     |
| Broadband          | www.ti.com/broadband      |
| Digital Control    | www.ti.com/digitalcontrol |
| Medical            | www.ti.com/medical        |
| Military           | www.ti.com/military       |
| Optical Networking | www.ti.com/opticalnetwork |
| Security           | www.ti.com/security       |
| Telephony          | www.ti.com/telephony      |
| Video & Imaging    | www.ti.com/video          |
| Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated