

DM9374 7-Segment Decoder/Driver/Latch with Constant Current Sink Outputs

# DM9374

| ruth Table |    |          |       |    |    |    |   |   |   |      |      |      |   |            |         |
|------------|----|----------|-------|----|----|----|---|---|---|------|------|------|---|------------|---------|
| Binary     |    | l        | nputs |    |    |    |   |   |   |      | Outp | outs |   |            | Disular |
| State      | LE | RBI      | A3    | A2 | A1 | A0 | a | b | c | d    | e    | f    | g | RBO        | Display |
| —          | Н  | (Note 1) | Х     | Х  | Х  | Х  |   |   | S | TABL | E    |      |   | Н          | Stable  |
| 0          | L  | L        | L     | L  | L  | L  | н | н | н | н    | н    | н    | н | L          | Blank   |
| 0          | L  | Н        | L     | L  | L  | L  | L | L | L | L    | L    | L    | н | Н          | 0       |
| 1          | L  | Х        | L     | L  | L  | н  | н | L | L | н    | Н    | н    | н | н          | 1       |
| 2          | L  | х        | L     | L  | н  | L  | L | L | н | L    | L    | н    | L | н          | 2       |
| 3          | L  | Х        | L     | L  | н  | н  | L | L | L | L    | н    | н    | L | н          | 3       |
| 4          | L  | Х        | L     | н  | L  | L  | н | L | L | н    | н    | L    | L | н          | 4       |
| 5          | L  | х        | L     | н  | L  | н  | L | н | L | L    | н    | L    | L | н          | 5       |
|            |    |          |       |    |    |    |   |   |   |      |      |      |   |            |         |
| 6          | L  | Х        | L     | н  | Н  | L  | L | н | L | L    | L    | L    | L | н          | 6       |
| 7          | L  | Х        | L     | н  | н  | н  | L | L | L | Н    | Н    | н    | Н | Н          | 7       |
| 8          | L  | Х        | н     | L  | L  | L  | L | L | L | L    | L    | L    | L | н          | 8       |
| 9          | L  | Х        | н     | L  | L  | н  | L | L | L | L    | н    | L    | L | н          | 9       |
| 10         | L  | Х        | н     | L  | Н  | L  | н | н | Н | Н    | Н    | Н    | L | н          | —       |
| 11         | L  | х        | н     | L  | н  | н  | L | н | н |      |      | L    | L | н          | Е       |
| 12         | L  | X        | н     | Н  | L  | L  | н | Ľ | L | н    | 1    | L    | L | н          | н       |
| 13         | L  | X        | н     | н  | L  | н  | н | н | н | L    | -    | L    | н | н          | L       |
| 14         | L  | X        | н     | н  | н  | L  | L | L | н | н    | L    | L    | L | н          | P       |
| 15         | L  | x        | н     | н  | н  | Н  | н | н | н | н    | н    | н    | Н | н          | BLANK   |
| Х          | Х  | Х        | Х     | Х  | Х  | Х  | Н | Н | Н | Н    | Н    | Н    | Н | L (Note 2) | BLANK   |

H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial

Note 1: The  $\overline{\text{RBI}}$  will blank the display only if a binary zero is stored in the latches.

Note 2: RBO used as an input overrides all other input conditions.



Numerical Designations



#### **Functional Description**

The DM9374 is a 7-segment decoder/driver with latches on the address inputs and active LOW constant current outputs to drive LEDs directly. This device accepts a 4-bit binary code and produces output drive to the appropriate segments of the 7-segment display. It has a decode format which produces numeric codes "0" through "9" and other codes

Latches on the four data inputs are controlled by an active LOW Latch Enable, LE. When LE is LOW, the state of the outputs is determined by the input data. When  $\overline{\text{LE}}$  goes HIGH, the last data present at the inputs is stored in the latches and the outputs remain stable. The  $\overline{\text{LE}}$  pulse width necessary to accept and store data is typically 50 ns, which allows data to be strobed into the DM9374 at normal TTL speeds. This feature means that data can be routed directly from high speed counters and frequency dividers into the display without slowing down the system clock or providing intermediate data storage.

The latch/decoder combination is a simple system which drives LED displays with multiplexed data inputs from MOS time clocks, DVMs, calculator chips, etc. Data inputs are multiplexed while the displays are in static mode. This lowers component and insertion costs, since several circuitsseven resistors per display, strobe drivers, a separate display voltage source, and clock failure detect circuits-traditionally found in multiplexed display systems are eliminated. It also allows low strobing rates to be used without display flicker.

Another DM9374 feature is the reduced loading on the data inputs when the Latch Enable is HIGH (only 10 µA typ). This allows many DM9374s to be driven from a MOS device in multiplex mode without the need for drivers on the data lines. The DM9374 also provides automatic blanking of the leading and/or trailing-edge zeroes in a multidigit decimal number, resulting in an easily readable decimal display conforming to normal writing practice. In an 8-digit mixed integer fraction decimal representation, using the automatic blanking capability 0060.0300 would be displayed as 60.03. Leading-edge zero suppression is obtained by connecting the Ripple Blanking Output (RBO) of a decoder to the Ripple Blanking Input (RBI) of the next lower stage device. The most significant decoder stage should have the RIB input grounded; and since suppression of the least significant integer zero in a number is not usually desired, the RBI input of this decoder stage should be left open. A similar procedure for the fractional part of a display will provide automatic suppression of trailing-edge zeroes. The RBO terminal of the decoder can be OR-tied with a modulating signal via an isolating buffer to achieve duration intensity modulation. A suitable signal can be generated for this purpose by forming a variable frequency multivibrator with a cross coupled pair of TTL or DTL gates.





www.fairchildsemi.com

### Applications

It is possible with common anode 7-segment LED displays and constant current sink decoder drivers to save substantial amounts of power by carefully choosing operating points on display supply voltage. First, examine the power used in the normal display driving method where the display and decoder driver are both operated from a +5.0V regulated supply ( $V_{CC} = V_S$ ).

The power dissipated by the LED and the driver outputs is (V<sub>CC</sub> x  $I_{seg}$  x n Segments). The total power dissipated with a 15 mA LED displaying an eight (8) would be:

$$P_{TOT} = 5.0V \text{ x } 15 \text{ mA x } 7$$

= 525 mW

Of this 525 mW, the power actually required to drive the LED is dependent on the  $V_F$  drop of each segment. Most GaAsP LEDs exhibit either a 1.7V or a 3.4V forward voltage drop. Therefore, the required total power for seven segments would be:

$$P_{(1.7)} = 1.7V \text{ x } 15 \text{ mA x } 7$$
  
= 178.5 mW

 $P_{(3.4)}$ = 3.4V x 15 mA x 7 = 357 mW

= 357 11100

The remaining power is dissipated by the driver outputs which are maintaining the 15 mA constant current required by the LEDs. Most of this power is wasted, since the driver

can maintain approximately 15 mA with as little as 0.5V across the output device. By using a separate power source (V<sub>S</sub>, Figure 1) for the LEDs, which is set to the LED V<sub>F</sub> plus the offset voltage of the driver, as much as 280 mW can be saved per digit. i.e.,

$$S = V_F (Max) + V_{offset}$$
  
= 2.0V + 0.5V

 $P_{T}$ = 2.5V x 14 mA (from Figure 6) x 7

V

These figures show that using a separate supply to drive the LEDs can offer significant display power savings. In battery powered equipment, two rechargeable nickel-cadmium cells in series would be sufficient to drive the display, while four such cells would be needed to operate the logic units.

Another method to save power is to apply intensity modulation to the displays (Figure 2). It is well known that LED displays are more efficient when operated in pulse mode. There are two reasons: one, the quantum efficiency of the LED material is better; secondly the eye tends to peak detect. Typically a 20% off duty cycle to displays (GaAsP) will produce the same brightness as operating under dc conditions.



Low Power, Low Cost Display Power Sources—In small line operated systems using TTL/MSI and LED or incandescent displays, a significant portion of the total dc power is consumed to drive the displays. Since it is irrelevant whether displays are driven from unfiltered dc or pulsed dc (at fast rates), a dual power system can be used that makes better utilization of transformer rms ratings. The system utilizes a full wave rectified but unsmoothed dc voltage to provide the displays with 120 Hz pulsed power while the reset of the system is driven by a conventional dc power circuit. The frequency of 120 Hz is high enough to avoid display flicker problems. The main advantages of this system are:

- Reduced transformer rating
- · Much smaller smoothing capacitor
- · Increased LED light output due to pulsed operation

With the standard capacitor filter circuit, the rms current (full wave) loading of the transformer is approximately twice the dc output. Most commercial transformer manufacturers rate transformers with capacitive input filters as follows:

Full Wave Bridge Rectifier Circuit

Transformer rms current = 1.8 x dc current required

Full Wave Center Tapped Rectifier Circuit

Transformer rms current =  $1.2 \times dc$  current required Therefore, the removal of a large portion of the filtered dc current requirement (display power) substantially reduces the transformer loading.

There are two basic approaches. First (Figure 3) is the direct full wave rectified unregulated supply to power the displays. The '74 decoder driver constant current feature maintains the specified segment current after the LED diode drop and 0.5V saturation voltage has been reached ( $\equiv$ 2.2V). Care must be exercised not to exceed the '74 power ratings and the maximum voltage that the decoder driver sees in both the "on" and "off" modes.

The second approach (Figure 4) uses a 3-terminal voltage regulator such as the 7805 to provide dc pulsed power to the display with the peak dc voltage limited to +5.0V. This approach allows easier system thermal management by heat sinking the regulator rather than the display or display drivers. When this power source is used with an intensity modulation scheme or with a multiplexed display system, the frequencies must be chosen such that they do not beat with the 120 Hz full wave rectified power frequency.



www.fairchildsemi.com

DM9374

# Absolute Maximum Ratings(Note 3)

| Supply Voltage                       | 7V                             |
|--------------------------------------|--------------------------------|
| Input Voltage                        | 5.5V                           |
| Operating Free Air Temperature Range | $0^{\circ}C$ to $+70^{\circ}C$ |
| Storage Temperature Range            | -65°C to +150°C                |

Note 3: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

## **Recommended Operating Conditions**

| Symbol             | nbol Parameter               |      |    | Nom  | Max        | Units |
|--------------------|------------------------------|------|----|------|------------|-------|
| V <sub>CC</sub>    | Supply Voltage               | 4.75 | 5  | 5.25 | V          |       |
| V <sub>OUT</sub>   | Output Voltage Applied       | OFF  |    |      | 10         | V     |
|                    |                              | ON   |    |      | (Figure 5) |       |
| V <sub>IH</sub>    | HIGH Level Input Voltage     | •    | 2  |      |            | V     |
| V <sub>IL</sub>    | LOW Level Input Voltage      |      |    | 0.8  | V          |       |
| I <sub>OH</sub>    | HIGH Level Output Current, a |      |    | 250  | μA         |       |
| I <sub>OL</sub>    | LOW Level Output Current, a  | 12   |    | 18   | mA         |       |
| T <sub>A</sub>     | Free Air Operating Temperate | ure  | 0  |      | 70         | °C    |
| t <sub>S</sub> (H) | Setup Time HIGH or LOW       |      | 75 |      |            |       |
| t <sub>S</sub> (L) | An to LE                     | 30   |    |      | ns         |       |
| t <sub>H</sub> (H) | Hold Time HIGH or LOW        |      | 0  |      |            |       |
| t <sub>H</sub> (L) | An to LE                     | 0    |    |      | ns         |       |
| t <sub>W</sub> (L) | LE Pulse Width LOW           | 85   |    |      | ns         |       |

## **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol          | Parameter                         | Conditions                                       | Min | Typ<br>(Note 4) | Max  | Units |
|-----------------|-----------------------------------|--------------------------------------------------|-----|-----------------|------|-------|
| VI              | Input Clamp Voltage               | $V_{CC} = Min, I_I = -12 \text{ mA}$             |     |                 | -1.5 | V     |
| V <sub>OH</sub> | HIGH Level Output Voltage         | $V_{CC} = Min, I_{OH} = Max, V_{IL} = Max$       | 2.4 | 3.4             |      | V     |
| V <sub>OL</sub> | LOW Level Output Voltage          | $V_{CC} = Min, I_{OL} = Max, V_{IH} = Min$       |     | 0.2             | 0.4  | V     |
| l <sub>l</sub>  | Input Current @ Max Input Voltage | $V_{CC} = Max, V_I = 5.5V$                       |     |                 | 1    | mA    |
| IIH             | HIGH Level Input Current          | $V_{CC} = Max, V_I = 2.4V$                       |     |                 | 40   | μΑ    |
| Ι <sub>ΙL</sub> | LOW Level Input Current           | $V_{CC} = Max, V_I = 0.4V$                       |     |                 | -1.6 | mA    |
| los             | Short Circuit Output Current      | V <sub>CC</sub> = Max (Note 5)                   | -18 |                 | -57  | mA    |
| ICCH            | Supply Current                    | $V_{CC} = Max, V_{IN} = 0V,$<br>$V_{OUT} = 3.0V$ |     |                 | 50   | mA    |

Note 4: All typicals are at V<sub>CC</sub> = 5V,  $T_A = 25^{\circ}C$ .

Note 5: Not more than one output should be shorted at a time.

| Switching Characteristics  |                   |                  |       |    |  |  |  |
|----------------------------|-------------------|------------------|-------|----|--|--|--|
| V <sub>CC</sub> = +5.0V, T | A = +25°C         |                  |       |    |  |  |  |
| Symbol                     |                   | C <sub>L</sub> = | Units |    |  |  |  |
|                            | Parameter         | R <sub>L</sub> = |       |    |  |  |  |
|                            |                   | Min              | Max   | 1  |  |  |  |
| t <sub>PLH</sub>           | Propagation Delay |                  | 140   |    |  |  |  |
| t <sub>PHL</sub>           | An to a–g         |                  | 140   | ns |  |  |  |
| t <sub>PLH</sub>           | Propagation Delay |                  | 140   | ns |  |  |  |
| t <sub>PHL</sub>           | LE to a-g         |                  | 140   |    |  |  |  |

## **Typical Performance Characteristics**











www.fairchildsemi.com