

# **IS810N2521**

### **DATA SHEET**

### **General Description**

DT

The ICS810N252I-02 device uses IDT's fourth generation FemtoClock® NG technology for optimal high clock frequency and low phase noise performance, combined with a low power consumption and high power supply noise rejection. The ICS810N252I-02 is a PLL based synchronous multiplier that is optimized for PDH or SONET to Ethernet clock jitter attenuation and frequency translation.

The ICS810N252I-02 contains two internal frequency multiplication stages that are cascaded in series. The first stage is a jitter attenuator, capable of jitter attenuation down to 10Hz using the external loop filter. The second stage is a FemtoClock NG® frequency multiplier that provides the low jitter, high frequency Ethernet output clock that easily meets Gigabit and 10 Gigabit Ethernet jitter requirements. Pre-divider and output divider multiplication ratios are selected using device selection control pins. The multiplication ratios are optimized to support most common clock rates used in PDH, SONET and Ethernet applications. The device requires the use of an external, inexpensive fundamental mode 27MHz crystal. The device is packaged in a space-saving 32-VFQFN package and supports industrial temperature range.

### **Pin Assignment**



#### **Features**

- **•** Fourth generation FemtoClock® NG technology
- **•** Two single-ended LVCMOS/LVTTL outputs
- **•** Each output supports independent frequency selection at 25MHz, 125MHz, 156.25MHz and 312.5MHz
- **•** Two differential inputs support the following input types: LVPECL, LVDS, LVHSTL, HCSL
- **•** Accepts input frequencies from 8kHz to 155.52MHz including 8kHz, 1.544MHz, 2.048MHz, 19.44MHz, 25MHz, 77.76MHz, 125MHz and 155.52MHz
- **•** Crystal interface designed for a 27MHz crystal
- **•** Attenuates the phase jitter of the input clock by using a low-cost fundamental mode crystal
- **•** Customized settings for jitter attenuation and reference tracking using an external loop filter connection
- **•** FemtoClock NG frequency multiplier provides low jitter, high frequency output
- **•** Absolute pull range: ±50ppm
- **•** Power supply noise ratio (PSNR): -85dB
- **•** FemtoClock NG VCO frequency: 625MHz
- **•** RMS phase jitter @ 125MHz, using a 27MHz crystal (12kHz – 20MHz): 0.67ps (typical)
- **•** 3.3V supply voltage
- **•** -40°C to 85°C ambient operating temperature
- **•** Available in lead-free (RoHS 6) package

## **Block Diagram**



# **Pin Description and Pin Characteristic Tables**

#### **Table 1. Pin Descriptions**



NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.



#### **Table 2. Pin Characteristics**

### **Function Tables**

#### **Table 3A. Pre-Divider Selection Function Table**



#### **Table 3B. Output Divider Function Table**



#### **Table 3C. Frequency Function Table**



### **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.



## **DC Electrical Characteristics**

#### **Table 4A. LVPECL Power Supply DC Characteristics,**  $V_{DD} = V_{DDO} = V_{DDX} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}$ C to 85°C



#### **Table 4B. LVCMOS/LVTTL DC Characteristics,**  $V_{DD} = V_{DDO} = V_{DDX} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to 85°C



NOTE 1: Outputs terminated with 50 $\Omega$  to V<sub>DDO</sub>/2. See Parameter Measurement Information section, Output Load Test Circuit diagram.





NOTE 1. Common mode voltage is defined at the crosspoint.

### **AC Electrical Characteristics**

**Table 5. AC Characteristics,**  $V_{DD} = V_{DDO} = V_{DDX} = 3.3V \pm 5\%$ ,  $T_A = -40^{\circ}C$  to 85°C



NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE: Characterized with outputs at the same frequency using the loop filter components for the 44Hz loop bandwidth.

Refer to Jitter Attenuator Loop Bandwidth Selection Table.

NOTE 1: Outputs switching to same frequency. Refer to the Phase Noise Plot.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points.

NOTE 4: Lock Time measured from power-up to stable output frequency, LOW bandwidth setting.

### **Typical Phase Noise at 125MHz**



Offset Frequency (Hz)

### **Parameter Measurement Information**



**3.3V LVCMOS Output Load Test Circuit**



**VCXO & FemtoClock PLL Lock Time**



**Output Skew**



**Output Duty Cycle/Pulse Width/Period**



**Differential Input Level**



**RMS Phase Jitter**



**LVCMOS Output Rise/Fall Time**

### **Applications Information**

### **Wiring the Differential Input to Accept Single-Ended Levels**

Figure 1 shows how a differential input can be wired to accept single ended levels. The reference voltage  $V_1= V_{DD}/2$  is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the V<sub>1</sub>in the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{DD} = 3.3V$ , R1 and R2 value should be adjusted to set  $V_1$  at 1.25V. The values below are for when both the single ended swing and  $V_{DD}$  are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line

impedance. For most 50 $\Omega$  applications, R3 and R4 can be 100 $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however  $V_{\parallel L}$  cannot be less than -0.3V and  $V_{\text{IH}}$  cannot be more than  $V_{\text{DD}}$  + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal.



**Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels**

### **Differential Clock Input Interface**

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, HCSL and other differential signals. Both differential signals must meet the  $V_{PP}$  and V<sub>CMR</sub> input requirements. Figures 2A to 2E show interface examples for the input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example, in Figure 2A, the input termination applies for IDT open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



**Figure 2A. CLK/nCLK Input Driven by an IDT Open Emitter LVHSTL Driver**



**Figure 2C. CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



**Figure 2E. CLK/nCLK Input Driven by a 3.3V HCSL Driver**



**Figure 2B. CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



**Figure 2D. CLK/nCLK Input Driven by a 3.3V LVDS Driver**

#### **Recommendations for Unused Input and Output Pins**

#### **Inputs:**

#### **CLK/nCLK Inputs**

For applications not requiring the use of both differential inputs, it is recommended that the CLK1 and nCLK1 inputs be used for optimal performance. CLK0 and nCLK0 can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from CLK0 to ground.

#### **LVCMOS Control Pins**

All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A 1 $k\Omega$  resistor can be used.

#### **Outputs:**

#### **LVCMOS Outputs**

All unused LVCMOS outputs can be left floating. There should be no trace attached.

### **VFQFN EPAD Thermal Release Path**

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 3. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific

and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology.



**Figure 3. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)**

#### **Jitter Attenuator EXTERNAL COMPONENTS**

Choosing the correct external components and having a proper printed circuit board (PCB) layout is a key task for quality operation of the Jitter Attenuator. In choosing a crystal, special precaution must be taken with load capacitance  $(C_{L})$ , frequency accuracy and temperature range.

The crystal's  $C_{\mathsf{L}}$  characteristic determines its resonating frequency and is closely related to the center tuning of the crystal. The total external capacitance  $(C_{EXTENAL})$  seen by the crystal when installed on a PCB is the sum of the stray board capacitance, IC package lead capacitance, internal device capacitance and any installed tuning capacitors (C<sub>TUNE</sub>). The recommended C<sub>L</sub>in the Crystal Parameter Table balances the tuning range by centering the tuning curve for a typical PCB. If the crystal  $C_{L}$  is greater than the total external capacitance (C $_{\mathsf{L}}$  > C $_{\mathsf{EXTERNAL}}$ ), the crystal will oscillate at a higher frequency than the specification. If the crystal  $C_\mathsf{L}$  is lower than the total external capacitance (C<sub>L</sub> < C<sub>EXTERNAL</sub>), the crystal will oscillate at a lower frequency than the specification. Mismatches between  $C_I$ and  $C_{\text{EXTFRNA}}$  require adjustments in  $C_{\text{TUNE}}$  in order to center the

tuning curve. In addition, the frequency accuracy specification in the crystal characteristics table are used to calculate the APR (Absolute Pull Range). It is recommended that the crystal CL is not to exceed the value stated in the Crystal Parameter Table because it can lead to a reduced APR.



#### **Crystal Characteristics**



The VCXO-PLL Loop Bandwidth Selection Table shows  $R_S$ ,  $C_S$ ,  $C_P$ and  $R_{\text{SET}}$  values for recommended high, mid and low loop bandwidth configurations. The device has been characterized using these parameters. In addition, the digital VCXO gain (K<sub>VCXO</sub>) has been provided for additional loop filter requirements.

#### **Jitter Attenuator Characteristics Table**



#### **Jitter Attenuator Loop Bandwidth Selection Table (2nd Order Loop Filter)**



NOTE: See Application Schematic to identify loop filter components  $R_S$ ,  $C_S$ ,  $C_P$ , R3, C3 and  $R_{SET}$ .

For applications in which there is substantial low frequency jitter in the input reference and the phase detector frequency of 8kHz or 10kHz lies in or near a jitter mask, a three pole filter is recommended. Suggested part values are in the table below. Note that the option of a three pole filter can be left open by laying out the three pole filter but setting R3 to  $0\Omega$  and not populating C3. Refer to the application schematic for a specific example.

#### **Jitter Attenuator Loop Bandwidth Selection Table (3rd Order Loop Filter)**



NOTE: See Application Schematic to identify loop filter components  $R_S$ ,  $C_S$ ,  $C_P$ , R3, C3 and  $R_{SET}$ .

The crystal and external loop filter components should be kept as close as possible to the device. Loop filter and crystal traces should be kept short and separated from each other. Other signal traces

should be kept separate and not run underneath the device, loop filter or crystal components.

### **Schematic Example**

Figure 4 shows an example of the ICS810N252I-02 application schematic. In this example, the device is operated at  $V_{DD} = V_{DDA} =$  $V_{DDX} = V_{DDO} = 3.3V$ . The inputs are driven by a 3.3V LVPECL driver and an LVDS driver.

A three pole loop filter is used for the greater reduction of 8kHz or 10kHz phase detector spurs relative to that afforded by a two pole loop filter. It is recommended that the loop filter components be laid out for the 3-pole option, which will also allow a 2-pole filter to be used The loop filter components are to be laid out on the ICS810N252I-02 side of the PCB directly adjacent to the LF0 and LF1 pins.

As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS810N252I-02 provides separate  $V_{DD}$ ,  $V_{DDA}$ ,  $V_{DDX}$  and  $V_{DDO}$  power supplies for each jitter attenuator to isolate any high switching noise from coupling into the internal PLLs.

In order to achieve the best possible filtering, it is highly recommended that the 0.1uF capacitors on the device side of the ferrite beads be placed on the device side of the PCB as close to the power pins as possible. This is represented by the placement of these capacitors in the schematic. If space is limited, the ferrite beads, 10uF and 0.1uF capacitor connected to 3.3V can be placed on the opposite side of the PCB. If space permits, place all filter components on the device side of the board.

Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for a wide range of noise frequencies. This low-pass filter starts to attenuate noise at approximately 10kHz. If a specific frequency noise component is known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally, good general design practices for power plane voltage stability suggests adding bulk capacitance in the local area of all devices.



**Figure 4. ICS810N252I-02 Application Schematic.**

### **Power Considerations**

This section provides information on power dissipation and junction temperature for the ICS810N252I-02. Equations and example calculations are also provided.

#### **1. Power Dissipation.**

The total power dissipation for the ICS810N252I-02 is the sum of the core power plus the power dissipation due to the load. The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

#### **Core Output Power Dissipation**

- Power (core)<sub>MAX</sub> =  $V_{DD}$  <sub>MAX</sub>  $*$  ( $I_{DD}$  +  $I_{DDA}$ ) = 3.465V  $*$ (230mA + 30mA) = **900.9mW**
- Power (output) $_{MAX}$  =  $V_{DDO, MAX}$  \*  $I_{DDO, MAX}$  = 3.465V \* 15mA = 51.98mW

#### **LVCMOS Output Power Dissipation**

- Output Impedance  $R_{OUT}$  Power Dissipation due to Loading 50 $\Omega$  to  $V_{DD}/2$ Output Current  $I_{\text{OUT}} = V_{\text{DD}}$  <sub>MAX</sub> / [2 \* (50 $\Omega$  + R<sub>OUT</sub>)] = 3.465V / [2 \* (50 $\Omega$  + 14 $\Omega$ )] = **27.07mA**
- Power Dissipation on the  $R_{\text{OUT}}$  per LVCMOS output Power (R<sub>OUT</sub>) = R<sub>OUT</sub> \* (I<sub>OUT</sub>)<sup>2</sup> = 14 $\Omega$  \* (27.07mA)<sup>2</sup> = **10.26mW per output** Total Power  $(R_{\text{OUT}}) = 10.26 \text{mW}$  \* 2 = 20.52mW
- Dynamic Power Dissipation at 312.5MHz Power (312.5MHz) = C<sub>PD</sub> \* Frequency \* (V<sub>DDO</sub>)<sup>2</sup> = 8pF \* 312.5MHz \* (3.465V)<sup>2</sup> = **30.02mW per output** Total Power (312.5MHz) =  $30.02$ mW  $*$  2 =  $60.04$ mW

#### **Total Power**

- = Power (core)<sub>MAX</sub> + Power (output)<sub>MAX</sub> + Power (R<sub>OUT</sub>) + Total Power (312.5MHz)
- $= 900.0$ mW + 51.98mW + 20.52mW + 60.04mW
- **= 1033.4mW**

#### **2. Junction Temperature.**

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

 $Tj =$  Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

 $T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 33.1°C/W per Table 76 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

85°C + 1.033W  $*$  33.1°C/W = 119.2°C. This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 6. Thermal Resistance  $\theta_{JA}$  for 32 Lead VFQFN, Forced Convection



# **Reliability Information**

Table 7.  $\theta_{JA}$  vs. Air Flow Table for a 32 Lead VFQFN



#### **Transistor Count**

The transistor count for ICS810N252I-02 is: 44,740

### **Package Outline and Package Dimensions**

**Package Outline - K Suffix for 32 Lead VFQFN**





There are 2 methods of indicating pin 1 corner at the back of the VFQFN package:

- 1. Type A: Chamfer on the paddle (near pin 1)
- 2. Type C: Mouse bite on the paddle (near pin 1)



Reference Document: JEDEC Publication 95, MO-220

**Table 8. Package Dimensions** NOTE: The following package mechanical drawing is a generic drawing that applies to any pin count VFQFN package. This drawing is not intended to convey the actual pin count or pin layout of this device. The pin count and pin out are shown on the front page. The package dimensions are in Table 8.

 $N-1$ 

N

RADIUS

# **Ordering Information**

#### **Table 9. Ordering Information**



# **We've Got Your Timing Solution**



6024 Silver Creek Valley Road San Jose, California 95138

#### **Sales**

800-345-7015 (inside USA) +408-284-8200 (outside USA) Fax: 408-284-2775 www.IDT.com/go/contactIDT

#### **Technical Support**

netcom@idt.com +480-763-2056

DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this doc including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not c

IDT's products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective party owners.