

# Filterless, High Efficiency, Mono 2.8 W, Class-D Audio Amplifier

Data Sheet SSM2305

#### **FEATURES**

Filterless Class-D amplifier with  $\Sigma$ - $\Delta$  modulation No sync necessary when using multiple Class-D amplifiers from Analog Devices, Inc.

2.8 W into 4 Ω load and 1.6 W into 8 Ω load at 5.0 V supply with <10% total harmonic distortion (THD)
89% efficiency at 5.0 V, 1.3 W into 8 Ω speaker
>98 dB signal-to-noise ratio (SNR)
Single-supply operation from 2.5 V to 5.5 V
20 nA ultralow shutdown current
Short-circuit and thermal protection
Available in 8-lead, 3 mm × 3 mm LFCSP and MSOP
Pop-and-click suppression
Built-in resistors reduce board component count
Fixed and user-adjustable gain configurations

# **APPLICATIONS**

Mobile phones MP3 players Portable gaming Portable electronics Educational toys

# **GENERAL DESCRIPTION**

The SSM2305 is a fully integrated, high efficiency, Class-D audio amplifier designed to maximize performance for mobile phone applications. The application circuit requires a minimum of external components and operates from a single 2.5 V to 5.5 V supply. It is capable of delivering 2.2 W of continuous output power with less than 1% THD + N driving a 4  $\Omega$  load from a 5.0 V supply. It has built-in thermal shutdown and output short-circuit protection.

The SSM2305 features a high efficiency, low noise modulation scheme that does not require external LC output filters. The modulation provides high efficiency even at low output power. The SSM2305 operates with 90% efficiency at 1.3 W into 8  $\Omega$  or 83% efficiency at 2.2 W into 4  $\Omega$  from a 5.0 V supply and has an SNR of >98 dB. Spread-spectrum pulse density modulation is used to provide lower EMI-radiated emissions compared with other Class-D architectures.

The SSM2305 has a micropower shutdown mode with a maximum shutdown current of 30 nA. Shutdown is enabled by applying a Logic 0 to the  $\overline{\text{SD}}$  pin. The device also includes pop-and-click suppression circuitry. This minimizes voltage glitches at the output during turn-on and turn-off, thus reducing audible noise on activation and deactivation.

The fully differential input of the SSM2305 provides excellent rejection of common-mode noise on the input. Input coupling capacitors can be omitted if the dc input common-mode voltage is approximately  $V_{\rm DD}/2$ .

The SSM2305 has excellent rejection of power supply noise, including noise caused by GSM transmission bursts and RF rectification. PSRR is typically 60 dB at 217 Hz.

The default gain of the SSM2305 is 18 dB, but users can reduce the gain by using a pair of external resistors.

The SSM2305 is specified over the commercial temperature range ( $-40^{\circ}$ C to  $+85^{\circ}$ C). It is available in both an 8-lead, 3 mm  $\times$  3 mm lead frame chip scale package (LFCSP) and an 8-lead mini small outline package (MSOP).

#### **FUNCTIONAL BLOCK DIAGRAM**



Figure 1.

# **TABLE OF CONTENTS**

| Features                                                             |
|----------------------------------------------------------------------|
| Applications                                                         |
| General Description                                                  |
| Functional Block Diagram 1                                           |
| Revision History                                                     |
| Specifications                                                       |
| Absolute Maximum Ratings                                             |
| Thermal Resistance                                                   |
| ESD Caution                                                          |
| Pin Configurations and Function Descriptions                         |
| Typical Performance Characteristics                                  |
|                                                                      |
|                                                                      |
| REVISION HISTORY                                                     |
|                                                                      |
| REVISION HISTORY  5/2016—Rev. A to Rev. B  Changed CP-8-2 to CP-8-13 |
| REVISION HISTORY  5/2016—Rev. A to Rev. B  Changed CP-8-2 to CP-8-13 |
| REVISION HISTORY  5/2016—Rev. A to Rev. B  Changed CP-8-2 to CP-8-13 |

| Applications Information       | 11 |
|--------------------------------|----|
| Overview                       | 11 |
| Gain                           | 12 |
| Pop-and-Click Suppression      | 12 |
| Output Modulation Description  | 12 |
| Layout                         | 12 |
| Input Capacitor Selection      | 12 |
| Proper Power Supply Decoupling | 13 |
| Outline Dimensions             | 14 |
| Ordering Guide                 | 14 |

3/2008—Revision 0: Initial Version

# **SPECIFICATIONS**

 $V_{\text{DD}}$  = 5.0 V,  $T_{\text{A}}$  = 25°C,  $R_{\text{L}}$  = 8  $\Omega$  + 33  $\mu H$ , unless otherwise noted.

Table 1.

| Parameter                          | Symbol              | Test Conditions/Comments                                                                | Min | Тур  | Max        | Unit |
|------------------------------------|---------------------|-----------------------------------------------------------------------------------------|-----|------|------------|------|
| DEVICE CHARACTERISTICS             |                     |                                                                                         |     |      |            |      |
| Output Power                       | Po                  | $R_L = 8 \Omega$ , THD = 1%, f = 1 kHz, BW = 20 kHz                                     |     | 1.34 |            | W    |
|                                    |                     | $R_L = 8 \Omega$ , THD = 1%, f = 1 kHz, BW = 20 kHz, $V_{DD} = 3.6 V$                   |     | 0.68 |            | W    |
|                                    |                     | $R_L = 8 \Omega$ , THD = 10%, f = 1 kHz, BW = 20 kHz                                    |     | 1.67 |            | W    |
|                                    |                     | $R_L = 8 \Omega$ , THD = 10%, f = 1 kHz, BW = 20 kHz, $V_{DD} = 3.6 \text{ V}$          |     | 0.85 |            | W    |
|                                    |                     | $R_L = 4 \Omega$ , THD = 1%, f = 1 kHz, BW = 20 kHz                                     |     | 2.22 |            | W    |
|                                    |                     | $R_L = 4 \Omega$ , THD = 1%, f = 1 kHz, BW = 20 kHz, $V_{DD} = 3.6 \text{ V}$           |     | 1.1  |            | W    |
|                                    |                     | $R_L = 4 \Omega$ , THD = 10%, f = 1 kHz, BW = 20 kHz                                    |     | 2.8  |            | W    |
|                                    |                     | $R_L = 4 \Omega$ , THD = 10%, f = 1 kHz, BW = 20 kHz, $V_{DD} = 3.6 V$                  |     | 1.3  |            | W    |
| Efficiency                         | η                   | $P_0 = 1.3 \text{ W}, 8 \Omega$                                                         |     | 89   |            | %    |
| Total Harmonic Distortion + Noise  | THD + N             | $P_0 = 1 \text{ W into } 8 \Omega, f = 1 \text{ kHz}$                                   |     | 0.02 |            | %    |
|                                    |                     | $P_0 = 0.5 \text{ W} \text{ into } 8 \Omega, f = 1 \text{ kHz}, V_{DD} = 3.6 \text{ V}$ |     | 0.02 |            | %    |
| Input Common-Mode Voltage Range    | $V_{CM}$            |                                                                                         | 1.0 |      | $V_{DD}-1$ | V    |
| Common-Mode Rejection Ratio        | CMRR <sub>GSM</sub> | $V_{CM} = 2.5 \text{ V} \pm 100 \text{ mV}$ at 217 Hz, output referred                  |     | 55   |            | dB   |
| Average Switching Frequency        | f <sub>SW</sub>     |                                                                                         |     | 280  |            | kHz  |
| Differential Output Offset Voltage | Voos                | G = 18 dB                                                                               |     | 2.0  |            | mV   |
| POWER SUPPLY                       |                     |                                                                                         |     |      |            |      |
| Supply Voltage Range               | $V_{DD}$            | Guaranteed from PSRR test                                                               | 2.5 |      | 5.5        | V    |
| Power Supply Rejection Ratio       | PSRR                | $V_{DD} = 2.5 \text{ V}$ to 5.0 V, dc input floating                                    | 70  | 85   |            | dB   |
| ,                                  | PSRR <sub>GSM</sub> | $V_{RIPPLE} = 100 \text{ mV}$ at 217 Hz, inputs ac GND, $C_{IN} = 0.1 \mu F$            |     | 60   |            | dB   |
| Supply Current                     | I <sub>SY</sub>     | $V_{IN} = 0 V$ , no load                                                                |     | 3.2  |            | mA   |
| ,                                  |                     | $V_{IN} = 0 V$                                                                          |     | 3.3  |            | mA   |
|                                    |                     | $V_{IN} = 0 \text{ V, no load, } V_{DD} = 3.6 \text{ V}$                                |     | 2.8  |            | mA   |
|                                    |                     | $V_{IN} = 0 \text{ V}, V_{DD} = 3.6 \text{ V}$                                          |     | 2.9  |            | mA   |
|                                    |                     | $V_{IN} = 0 \text{ V, no load, } V_{DD} = 2.5 \text{ V}$                                |     | 2.4  |            | mA   |
|                                    |                     | $V_{IN} = 0 \text{ V}, V_{DD} = 2.5 \text{ V}$                                          |     | 2.4  |            | mA   |
| Shutdown Current                   | I <sub>SD</sub>     | SD = GND                                                                                |     | 20   | 30         | nA   |
| GAIN CONTROL                       |                     |                                                                                         |     |      |            |      |
| Closed-Loop Gain                   | Av                  |                                                                                         |     | 18   |            | dB   |
| Differential Input Impedance       | Z <sub>IN</sub>     | $\overline{SD} = V_{DD}$                                                                |     | 37   |            | kΩ   |
| SHUTDOWN CONTROL                   | 2.11                | 100                                                                                     |     |      |            | 1422 |
| Input Voltage High                 | VIH                 | I <sub>SY</sub> ≥ 1 mA                                                                  |     | 1.2  |            | V    |
| Input Voltage Low                  | VIL                 | $I_{SY} \le 300 \text{ nA}$                                                             |     | 0.5  |            | V    |
| Wake-Up Time                       | t <sub>w∪</sub>     | SD rising edge from GND to V <sub>DD</sub>                                              |     | 30   |            | ms   |
| Shutdown Time                      |                     | SD falling edge from V <sub>DD</sub> to GND                                             |     | 5    |            |      |
|                                    | t <sub>SD</sub>     | SD = GND                                                                                |     |      |            | μs   |
| Output Impedance                   | Z <sub>оит</sub>    | עווט = עכ                                                                               |     | >100 |            | kΩ   |
| NOISE PERFORMANCE                  |                     | W 2 5 W 6 20 W 1 20 W 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2                             |     | 4.0  |            | , .  |
| Output Voltage Noise               | e <sub>n</sub>      | $V_{DD} = 3.6 \text{ V}$ , $f = 20 \text{ Hz}$ to 20 kHz, inputs are ac grounded,       |     | 40   |            | μV   |
| Signal-to-Noise Patio              | SNR                 | $A_V = 18$ dB, A-weighted $P_O = 1.4$ W, $R_L = 8$ $\Omega$                             |     | 98   |            | dB   |
| Signal-to-Noise Ratio              | אווכ                | r 0 - 1.4 vv, INL - 0 12                                                                |     | 90   |            | ub   |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings apply at  $T_A = 25$ °C, unless otherwise noted.

Table 2.

| Parameter                            | Rating          |
|--------------------------------------|-----------------|
| Supply Voltage                       | 6 V             |
| Input Voltage                        | $V_{DD}$        |
| Common-Mode Input Voltage            | V <sub>DD</sub> |
| Storage Temperature Range            | −65°C to +150°C |
| Operating Temperature Range          | −40°C to +85°C  |
| Junction Temperature Range           | −65°C to +165°C |
| Lead Temperature (Soldering, 60 sec) | 300°C           |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

# THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages.

Table 3.

| Package Type              | θја | θις  | Unit |
|---------------------------|-----|------|------|
| 8-Lead, 3 mm × 3 mm LFCSP | 62  | 20.8 | °C/W |
| 8-Lead MSOP               | 210 | 45   | °C/W |

# **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

# PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



- NOTES:

  1. NC = NO CONNECT.

  2. EXPOSED PAD IS NOT CONNECTED INTERNALLY.
  FOR INCREASED RELIABILITY OF THE SOLDER
  JOINTS AND MAXIMUM THERMAL CAPABILITY IT IS RECOMMENDED THAT THE PAD BE SOLDERED TO THE GROUND PLANE.

Figure 2. LFSCP Pin Configuration



Figure 3. MSOP Pin Configuration

# **Table 4. Pin Function Descriptions**

| Pin No. |                  |                      |                                                                                                                                                                                                         |
|---------|------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LFCSP   | MSOP             | Mnemonic Description |                                                                                                                                                                                                         |
| 1       | 1                | SD                   | Shutdown Input. Active low digital input.                                                                                                                                                               |
| 2       | 2                | NC                   | No Connect. This pin has no function; tie it to GND.                                                                                                                                                    |
| 3       | 3                | IN+                  | Noninverting Input.                                                                                                                                                                                     |
| 4       | 4                | IN-                  | Inverting Input.                                                                                                                                                                                        |
| 5       | 5                | OUT+                 | Noninverting Output.                                                                                                                                                                                    |
| 6       | 6                | VDD                  | Power Supply.                                                                                                                                                                                           |
| 7       | 7                | GND                  | Ground.                                                                                                                                                                                                 |
| 8       | 8                | OUT-                 | Inverting Output.                                                                                                                                                                                       |
| 0       | N/A <sup>1</sup> | EPAD                 | Exposed Pad. The exposed pad is not connected internally. For increased reliability of the solder joints and maximum thermal capability it is recommended that the pad be soldered to the ground plane. |

<sup>&</sup>lt;sup>1</sup> N/A means not applicable.

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 4. THD + N vs. Output Power into 4  $\Omega$  + 33  $\mu$ H,  $A_V$  = 18 dB



Figure 5. THD + N vs. Output Power into  $4 \Omega + 33 \mu H$ ,  $A_V = 6 dB$ 



Figure 6. THD + N vs. Output Power into  $8 \Omega + 33 \mu H$ ,  $A_V = 18 dB$ 



Figure 7. THD + N vs. Output Power into 8  $\Omega$  + 33  $\mu$ H,  $A_V$  = 6 dB



Figure 8. THD + N vs. Frequency,  $V_{DD}$  = 5 V,  $R_L$  = 4  $\Omega$  + 33  $\mu$ H,  $A_V$  = 18 dB



Figure 9. THD + N vs. Frequency,  $V_{DD} = 5 V$ ,  $R_L = 8 \Omega + 33 \mu H$ ,  $A_V = 18 dB$ 



Figure 10. THD + N vs. Frequency,  $V_{DD}$  = 3.6 V,  $R_L$  = 4  $\Omega$  + 33  $\mu$ H,  $A_V$  = 18 dB



Figure 11. THD + N vs. Frequency,  $V_{DD} = 3.6 \text{ V}$ ,  $R_L = 8 \Omega + 33 \mu\text{H}$ ,  $A_V = 18 \text{ dB}$ 



Figure 12. THD + N vs. Frequency,  $V_{DD}$  = 2.5 V,  $R_L$  = 4  $\Omega$  + 33  $\mu$ H,  $A_V$  = 18 dB



Figure 13. THD + N vs. Frequency,  $V_{DD}$  = 2.5 V,  $R_L$  = 8  $\Omega$  + 33  $\mu$ H,  $A_V$  = 18 dB



Figure 14. Supply Current vs. Supply Voltage



Figure 15. Shutdown Current vs. Shutdown Voltage



Figure 16. Maximum Output Power vs. Supply Voltage,  $R_L = 4~\Omega + 33~\mu\text{H}, A_V = 18~d\text{B}$ 



Figure 17. Maximum Output Power vs. Supply Voltage,  $R_L = 4 \Omega + 33 \mu H$ ,  $A_V = 6 dB$ 



Figure 18. Maximum Output Power vs. Supply Voltage,  $R_L = 8~\Omega + 33~\mu\text{H}, A_V = 18~d\text{B}$ 



Figure 19. Maximum Output Power vs. Supply Voltage,  $R_L = 8 \Omega + 33 \mu H$ ,  $A_V = 6 dB$ 



Figure 20. Efficiency vs. Output Power into  $4\Omega + 33 \mu H$ 



Figure 21. Efficiency vs. Output Power into 8  $\Omega$  + 33  $\mu$ H



Figure 22. Power Dissipation vs. Output Power into 4  $\Omega$  + 33  $\mu$ H at  $V_{DD}$  = 5.0 V



Figure 23. Power Dissipation vs. Output Power into 8  $\Omega$  + 33  $\mu$ H at  $V_{DD}$  = 5.0 V



Figure 24. Power Dissipation vs. Output Power into 4  $\Omega$  + 33  $\mu$ H at  $V_{DD}$  = 3.6 V



Figure 25. Power Dissipation vs. Output Power into 8  $\Omega$  + 33  $\mu$ H at  $V_{DD}$  = 3.6 V



Figure 26. Supply Current vs. Output Power into 4  $\Omega$  + 33  $\mu$ H



Figure 27. Supply Current vs. Output Power into 8  $\Omega$  + 33  $\mu$ H



Figure 28. Power Supply Rejection Ratio vs. Frequency



Figure 29. Common-Mode Rejection Ratio vs. Frequency



Figure 30. Turn-On Response



Figure 31. Turn-Off Response

# APPLICATIONS INFORMATION

#### **OVERVIEW**

The SSM2305 mono Class-D audio amplifier features a filterless modulation scheme that greatly reduces the external components count that, in turn, conserves board space, thereby reducing systems cost. The SSM2305 does not require an output filter, relying instead on the inherent inductance of the speaker coil and the natural filtering of the speaker and human ear to fully recover the audio component of the square wave output. Most Class-D amplifiers use some variation of pulse-width modulation (PWM), but the SSM2305 uses  $\Sigma$ - $\Delta$  modulation to determine the switching pattern of the output devices, resulting in a number of

important benefits.  $\Sigma$ - $\Delta$  modulators do not produce a sharp peak with many harmonics in the AM frequency band, as pulse-width modulators often do.  $\Sigma$ - $\Delta$  modulation provides the benefits of reducing the amplitude of spectral components at high frequencies, that is, reducing EMI emission that might otherwise be radiated by speakers and long cable traces. Due to the inherent spread-spectrum nature of  $\Sigma$ - $\Delta$  modulation, the need for oscillator synchronization is eliminated for designs incorporating multiple SSM2305 amplifiers.

The SSM2305 also offers protection circuits for overcurrent and temperature protection.



Figure 32. Differential Input Configuration, User-Adjustable Gain



Figure 33. Single-Ended Input Configuration, User-Adjustable Gain

#### **GAIN**

The SSM2305 has a default gain of 18 dB that can be reduced by using a pair of external resistors with a value calculated as follows:

External Gain Settings = 296 k $\Omega$ /(37 k $\Omega$  +  $R_{EXT}$ )

# POP-AND-CLICK SUPPRESSION

Voltage transients at the output of audio amplifiers can occur when shutdown activates or deactivates. Voltage transients as low as 10 mV can be heard as audio pops in the speaker. Clicks and pops can also be classified as undesirable audible transients generated by the amplifier system and, therefore, as not coming from the system input signal. Such transients can be generated when the amplifier system changes its operating mode. For example, the following can be sources of audible transients: system power-up/power-down, mute/unmute, input source change, and sample rate change. The SSM2305 has a pop-and-click suppression architecture that reduces these output transients, resulting in noiseless activation and deactivation.

# **OUTPUT MODULATION DESCRIPTION**

The SSM2305 uses three-level,  $\Sigma$ - $\Delta$  output modulation. Each output is able to swing from GND to VDD, and vice versa. Ideally, when no input signal is present, the output differential voltage is 0 V because there is no need to generate a pulse. In a real-world situation, there are always noise sources present. Due to this constant presence of noise, a differential pulse generates when it is required in response to this stimulus. A small amount of current flows into the inductive load when the differential pulse is generated. However, most of the time output differential voltage is 0 V due to the Analog Devices patented three-level,  $\Sigma$ - $\Delta$  output modulation. This feature ensures that the current flowing through the inductive load is small.

When the user wants to send an input signal, an output pulse is generated to follow the input voltage. The differential pulse density is increased by raising the input signal level. Figure 34 depicts three-level,  $\Sigma$ - $\Delta$  output modulation with and without input stimuli.



Figure 34. 3-Level, Σ-Δ Output Modulation with and Without Input Stimuli

#### **LAYOUT**

As output power continues to increase, care needs to be taken to lay out PCB traces and wires properly between the amplifier, load, and power supply. A good practice is to use short, wide PCB tracks to decrease voltage drops and minimize inductance. Ensure that track widths are at least 200 mil for every inch of track length for lowest dc resistance (DCR), and use 1 oz or 2 oz of copper PCB traces to further reduce IR drops and inductance. A poor layout increases voltage drops, consequently affecting efficiency. Use large traces for the power supply inputs and amplifier outputs to minimize losses due to parasitic trace resistance.

Proper grounding guidelines help improve audio performance, minimize crosstalk between channels, and prevent switching noise from coupling into the audio signal. To maintain high output swing and high peak output power, the PCB traces that connect the output pins to the load and supply pins should be as wide as possible to maintain the minimum trace resistances. It is also recommended that a large ground plane be used for minimum impedances.

In addition, good PCB layouts isolate critical analog paths from sources of high interference. Separate high frequency circuits (analog and digital) from low frequency circuits.

Properly designed multilayer PCBs can reduce EMI emission and increase immunity to the RF field by a factor of 10 or more compared with double-sided boards. A multilayer board allows a complete layer to be used for the ground plane, whereas the ground plane side of a double-sided board is often disrupted with signal crossover.

If the system has separate analog and digital ground and power planes, place the analog ground plane underneath the analog power plane, and, similarly, place the digital ground plane underneath the digital power plane. There should be no overlap between analog and digital ground planes or analog and digital power planes.

# INPUT CAPACITOR SELECTION

The SSM2305 does not require input coupling capacitors if the input signal is biased from 1.0 V to  $V_{\rm DD}-1.0$  V. Input capacitors are required if the input signal is not biased within this recommended input dc common-mode voltage range, if high-pass filtering is needed, or if using a single-ended source. If high-pass filtering is needed at the input, the input capacitor, together with the input resistor of the SSM2305, forms a high-pass filter whose corner frequency is determined by the following equation:

$$f_C = 1/(2\pi \times R_{IN} \times C_{IN})$$

The input capacitor can significantly affect the performance of the circuit. Not using input capacitors degrades both the output offset of the amplifier and the dc PSRR performance.

# PROPER POWER SUPPLY DECOUPLING

To ensure high efficiency, low total harmonic distortion (THD), and high PSRR, proper power supply decoupling is necessary. Noise transients on the power supply lines are short duration voltage spikes. Although the actual switching frequency can range from 10 kHz to 100 kHz, these spikes can contain frequency components that extend into the hundreds of megahertz. The

power supply input needs to be decoupled with a good quality low ESL, low ESR capacitor, usually of around 4.7  $\mu E$  This capacitor bypasses low frequency noises to the ground plane. For high frequency transient noise, use a 0.1  $\mu E$  capacitor as close as possible to the VDD pin of the device. Placing the decoupling capacitor as close as possible to the SSM2305 helps maintain efficient performance.

# **OUTLINE DIMENSIONS**



Figure 35. 8-Lead Lead Frame Chip Scale Package [LFCSP] 3 mm × 3 mm Body and 0.75 mm Package Height (CP-8-13) Dimensions shown in millimeters



# COMPLIANT TO JEDEC STANDARDS MO-187-AA

Figure 36. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters

# **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description                          | Package Option | Branding |
|--------------------|-------------------|----------------------------------------------|----------------|----------|
| SSM2305CPZ-R2      | −40°C to +85°C    | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-13        | Y10      |
| SSM2305CPZ-REEL    | -40°C to +85°C    | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-13        | Y10      |
| SSM2305CPZ-REEL7   | -40°C to +85°C    | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-13        | Y10      |
| SSM2305RMZ-R2      | -40°C to +85°C    | 8-Lead Mini Small Outline Package [MSOP]     | RM-8           | Y10      |
| SSM2305RMZ-REEL    | -40°C to +85°C    | 8-Lead Mini Small Outline Package [MSOP]     | RM-8           | Y10      |
| SSM2305RMZ-REEL7   | -40°C to +85°C    | 8-Lead Mini Small Outline Package [MSOP]     | RM-8           | Y10      |
| SSM2305-EVALZ      |                   | Evaluation Board with LFCSP Model            |                |          |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

# **NOTES**

**NOTES**