



# **16-Bit ANALOG-TO-DIGITAL CONVERTER**

### **FEATURES**

- **16-BIT RESOLUTION**
- **LINEARITY ERROR:** ±**0.003% max (KG, BG)**
- **NO MISSING CODES GUARANTEED FROM –25**°**C TO +85**°**C**
- **17**µ**s CONVERSION TIME (16-Bit)**
- **SERIAL AND PARALLEL OUTPUTS**

### **DESCRIPTION**

The ADC76 is a high quality, 16-bit successive approximation analog-to-digital converter. The ADC76 uses state-of-the-art laser-trimmed IC thin-film resistors and is packaged in a hermetic 32-pin dual-in-line package. The converter is complete with internal reference, short cycling capabilities, serial output, and thin-film scaling resistors, which allow selection of analog input ranges of  $\pm 2.5V$ ,  $\pm 5V$ ,  $\pm 10V$ , 0 to  $\pm 5V$ , 0 to  $+10V$  and 0 to  $+20V$ .

**ADC76**

It is specified for operation over two temperature ranges:  $0^{\circ}$ C to +70 $^{\circ}$ C (J, K) and  $-25^{\circ}$ C to +85 $^{\circ}$ C (A, B).

Data is available in parallel and serial form with corresponding clock and status output. All digital inputs and outputs are TTL-compatible.

Power supply voltages are ±15VDC and +5VDC.



## **SPECIFICATIONS**

#### **ELECTRICAL**

At +25°C, and rated power supplies, unless otherwise noted.



\*Specification same as ADC76J, K.

NOTES: (1) CMOS/TTL compatible, i.e., Logic "0" = 0.8V, max, Logic "1" = 2.0V, min for inputs. For digital outputs Logic "0" = 0.4V, max, Logic "1' = 2.4V, min. (2) Adjustable to zero. See "Optional External Gain and Offset Adjustment" section. (3) FSR means Full Scale Range. For example, unit connected for ±10V range has 20V FSR. (4) Conversion time may be shortened with "Short Cycle" set for lower resolution and with use of Clock Rate Control. See "Optional Conversion Time Adjustment" section. The Clock Rate Control (pin 23) should be connected to Digital Common for specified conversion time. Short Cycle (pin 32) should be left open for 16-bit resolution or connected to the n + 1 digital output for n-bit resolution. For example, connect Short Cycle to Bit 15 (pin 15) for 14-bit resolution. For resolutions less than 16 bits, pin 32 should also be tied to +5V through a 2kΩ resistor. (5) See Table I. CSB = Complementary Straight Binary, COB = Complementary Offset Binary, CTC = Complementary Two's Complement. (6) CTC coding obtained by inverting MSB (pin 1). (7) Adjustable with Clock Rate Control from approximately 933kHz to 1.4MHz.



#### **PIN CONFIGURATION**



#### **ABSOLUTE MAXIMUM SPECIFICATIONS**



#### **PACKAGE INFORMATION**



NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book.

#### **ORDERING INFORMATION**



The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.





FIGURE 1. ADC76 Timing Diagram.



FIGURE 2. Timing Relationship of Serial Data to Clock. FIGURE 3. Timing Relationship of Valid Data to Status.





TABLE I. Input Voltages, Transition Values, LSB Values, and Code Definitions.



## **TYPICAL PERFORMANCE CURVES**

 $T_{\rm A}$  = +25°C, V<sub>cc</sub> = ±15V unless otherwise noted.



### **THEORY OF OPERATION**

The accuracy of a successive approximation A/D converter is described by the transfer function shown in Figure 1. All successive approximation A/D converters have an inherent quantization error of  $\pm 1/2LSB$ . The remaining errors in the A/D converter are combinations of analog errors due to the linear circuitry, matching and tracking properties of the ladder and scaling networks, power supply rejection, and reference errors. In summary, these errors consist of initial errors including Gain, Offset, Linearity, Differential Linearity, and Power Supply Sensitivity. Initial Gain and Offset errors may be adjusted to zero. Gain drift over temperature rotates the line (Figure l) about the zero or minus full scale point (all bits Off) and Offset drift shifts the line left or right over the operating temperature range. Linearity error is unadjustable and is the most meaningful indicator of A/D converter accuracy. Linearity error is the deviation of an actual bit transition from the ideal transition value at any level over the range of the A/D converter. A differential linearity error of ±1/2LSB means that the width of each bit step over the range of the A/D converter is 1LSB, ±1/2LSB.



FIGURE 1. Input vs Output for an Ideal Bipolar A/D Converter.



The *ABC*<sup>16</sup> is also monotonic assumed that the output<br>digital code either increases or remains the same for increasing an<mark>alog *in* put sfemale. Hurr-Brown as gu</mark>arantees that this converter will have no missing codes over a specified temperature range when short cycled for 14-bit operation

#### **TIMING CONSIDERATIONS**

The timing diagram in Figure 2 assumes an analog input such that the positive true digital word 1001 1000 1001 0110 exists. The output will be complementary as shown in Figure 2 (0110 0111 0110 1001 is the digital output). Figures 3 and 4 are timing diagrams showing the relationship of serial data to clock, and valid data to status.

#### **DIGITAL CODES**

#### **Parallel Data**

Two binary codes are available on the ADC76 parallel output: they are complementary (logic "0" is true) straight binary (CSB) for unipolar input signal ranges, and complementary offset binary (COB) for bipolar input signal ranges. Complementary two's complement (CTC) may be obtained by inverting the MSB (pin 1).

Table I shows the LSB, transition values, and code definitions for each possible analog input signal range for 12-, 13 and 14-bit resolutions. Figure 5 shows the connections for 14-bit resolution, parallel data output, with ±10V input.

#### **Serial Data**

Two straight binary (complementary) codes are available on the serial output line: CSB and COB. The serial data is available only during conversion and appears with MSB occurring first. The serial data is synchronous with the internal clock as shown in the timing diagrams of Figures 2 and 3. The LSB and transition values shown in Table I also apply to the serial data output except for the CTC code.





FIGURE 5. ADC76 Connections for: ±10V Analog Input, 14-Bit Resolution (Short-Cycled), Parallel Data Output.

## **DISCUSSION OF SPECIFICATIONS**

The ADC76 is specified to meet critical performance criteria for a wide variety of applications. The most critical specifications for an A/D converter are linearity, drift, gain and offset errors, and conversion speed effects on accuracy. This ADC is factory-trimmed and tested for all critical key specifications.

#### **GAIN AND OFFSET ERROR**

Initial Gain and Offset errors are factory-trimmed to typically  $\pm 0.1\%$  of FSR ( $\pm 0.05\%$  for unipolar offset) at 25°C. These errors may be trimmed to zero by connecting external trim potentiometers as shown in Figures 10 and 11.

#### **POWER SUPPLY SENSITIVITY**

Changes in the DC power supply voltages will affect accuracy. The ADC76 power supply sensitivity is specified at  $\pm 0.003\%$  of FSR/% V<sub>s</sub> for the  $\pm 15$ V supplies and  $\pm 0.0015\%$ of FSR/%V $_{\rm s}$  for the +5V supply. Normally, regulated power supplies with 1% or less ripple are recommended for use with this ADC. See Layout Precautions, Power Supply Decoupling, and Figure 7.

#### **LINEARITY ERROR**

Linearity error is not adjustable and is the most meaningful indicator of A/ D converter accuracy. Linearity is the deviation of an actual bit transition from the ideal transition value at any level over the range of the A/ D converter.

#### **DIFFERENTIAL LINEARITY ERROR**

Differential linearity describes the step size between transition values. A differential linearity error of ±0.003% of FSR indicates that the size of any step may not vary from the ideal step size by more than 0.003% of Full Scale Range.

#### **ACCURACY VERSUS SPEED**

In successive approximation  $A/D$  converters, the conversion speed affects linearity and differential linearity errors. Conversion speed and its effect on linearity and differential linearity errors for the ADC76 are shown in Figure 6.



FIGURE 6. Linearity Versus Conversion Time.



### **LAYOUT AND OPERATING INSTRUCTIONS**

#### **LAYOUT PRECAUTIONS**

Analog and digital common are not connected internally in the ADC76, but should be connected together as close to the unit as possible, preferably to a large plane under the ADC. If these grounds must be run separately, use a wide conductor pattern and a 0.01µF to 0.1µF nonpolarized bypass capacitor between analog and digital commons at the unit. Low impedance analog and digital common returns are essential for low noise performance. Coupling between analog inputs and digital lines should be minimized by careful layout. The comparator input (pin 27) is extremely sensitive to noise. Any connection to this point should be as short as possible and shielded by Analog Common or ±15VDC supply patterns.

#### **POWER SUPPLY DECOUPLING**

The power supplies should be bypassed with tantalum or electrolytic capacitors as shown in Figure 7 to obtain noise free operation. These capacitors should be located close to the ADC.



FIGURE 7. Recommended Power Supply Decoupling. FIGURE 9. Source Impedance Buffering.

#### **INPUT SCALING**

The analog input should be scaled as close to the maximum input signal range as possible in order to utilize the maximum signal resolution of the A/ D converter. Connect the input signal as shown in Table II. See Figure 8 for circuit details.



\*Obtained by inverting MSB pin 1.

TABLE II. ADC76 Input Scaling Connections.



FIGURE 8. ADC76 Input Scaling Circuit.

#### **OUTPUT DRIVE**

Normally all ADC76 logic outputs will drive two standard TTL loads; however, if long digital lines must be driven, external logic buffers are recommended.

#### **INPUT IMPEDANCE**

The input signal to the ADC76 should be low impedance, such as the output of an op amp, to avoid any errors due to the relatively low input impedance of the ADC76.

If this impedance is not low, a buffer amplifier should be added between the input signal and the direct input to the ADC76 as shown in Figure 9.



#### **OPTIONAL EXTERNAL GAIN AND OFFSET ADJUSTMENTS**

Gain and Offset errors may be trimmed to zero using external gain and offset trim potentiometers connected to the ADC as shown in Figures 10 and 11. Multiturn potentiometers with 100ppm/°C or better TCRs are recommended for minimum drift over temperature and time. These pots may be any value from  $10kΩ$  to  $100kΩ$ . All resistors should be 20% carbon or better. Pin 29 (Gain Adjust) and pin 27 (Offset Adjust) may be left open if no external adjustment is required; however, pin 29 should always be bypassed with 0.01µF to Analog Common.

#### **ADJUSTMENT PROCEDURE**

Offset—Connect the Offset potentiometer (make sure  $R_1$  is as close to pin 27 as possible) as shown in Figure 10.

Sweep the input through the end point transition voltage that should cause an output transition to all bits off  $(E_{\text{IN}}\text{Off})$ , Figure 1.





FIGURE 10. Two Methods of Connecting Optional Offset Adjust.



FIGURE 11. Connecting Optional Gain Adjust.

Adjust the Offset potentiometer until the actual end point transition voltage occurs at  $E_{IN}$  Off. The ideal transition voltage values of the input are given in Table I.

Gain—Connect the Gain adjust potentiometer as shown in Figure 11. Sweep the input through the end point transition voltage; that should cause an output transition to all bits on  $E_{1N}$  On. Adjust the Gain potentiometer until the actual end point transition voltage occurs at  $E_{1N}$  On.

Table I details the transition voltage levels required.

#### **CONVERT COMMAND CONSIDERATIONS**

Convert command resets the converter whenever taken high. This insures a valid conversion on the first conversion after power-up.

Convert command must stay low during a conversion unless it is desired to reset the converter during a conversion.

#### **OPTIONAL CONVERSION TIME ADJUSTMENT**

The ADC76 may be operated with faster conversion times for resolutions less than 14 bits by connecting the Short Cycle (pin 32) as shown in Table III. Typical conversion times for the resolution and connections are indicated.

| <b>Resolution (Bits)</b>       | 16              | 15     | 14               | 13            | 12            |
|--------------------------------|-----------------|--------|------------------|---------------|---------------|
| Connect Pin 32 to              | Open            | Pin 16 | <b>Pin 15</b>    | <b>Pin 14</b> | <b>Pin 13</b> |
| <b>Typical Conversion Time</b> | 17 <sub>µ</sub> | 16us   | 15 <sub>us</sub> | $13u$ s       | 12us          |

TABLE III. Short Cycle Connections for 12- to 16-Bit Resolutions.

Clock Rate Control may be connected to an external multiturn trim potentiometer with a TCR of  $\pm 10$ ppm/°C or less as shown in Figure 12. The typical conversion time versus the Clock Rate Control voltage is shown in Figure 13. The effect of varying the conversion time and the resolution on Linearity Error and Differential Linearity Error is shown in Figure 6.



FIGURE 12. Clock Rate Control, Optional Fine Adjust.



FIGURE 13. Conversion Time vs Clock Rate Control Voltage.

