<span id="page-0-0"></span>

# 14-Bit, 80 MSPS/105 MSPS/125 MSPS, 1.8 V Analog-to-Digital Converter

# AD9246

#### **FEATURES**

**1.8 V analog supply operation 1.8 V to 3.3 V output supply SNR = 71.7 dBc (72.7 dBFS) to 70 MHz input SFDR = 85 dBc to 70 MHz input Low power: 395 mW @ 125 MSPS Differential input with 650 MHz bandwidth On-chip voltage reference and sample-and-hold amplifier DNL = ±0.4 LSB Flexible analog input: 1 V p-p to 2 V p-p range Offset binary, Gray code, or twos complement data format Clock duty cycle stabilizer Data output clock Serial port control Built-in selectable digital test pattern generation Programmable clock and data alignment** 

#### **APPLICATIONS**

**Ultrasound equipment IF sampling in communications receivers IS-95, CDMA-One, IMT-2000 Battery-powered instruments Hand-held scopemeters Low cost digital oscilloscopes** 

### **GENERAL DESCRIPTION**

The AD9246 is a monolithic, single 1.8 V supply, 14-bit, 80 MSPS/ 105 MSPS/125 MSPS analog-to-digital converter (ADC), featuring a high performance sample-and-hold amplifier (SHA) and on-chip voltage reference. The product uses a multistage differential pipeline architecture with output error correction logic to provide 14-bit accuracy at 125 MSPS data rates and guarantees no missing codes over the full operating temperature range.

The wide bandwidth, truly differential SHA allows a variety of user-selectable input ranges and offsets, including single-ended applications. It is suitable for multiplexed systems that switch full-scale voltage levels in successive channels and for sampling single-channel inputs at frequencies well beyond the Nyquist rate. Combined with power and cost savings over previously available ADCs, the AD9246 is suitable for applications in communications, imaging, and medical ultrasound.

A differential clock input controls all internal conversion cycles. A duty cycle stabilizer (DCS) compensates for wide variations in the clock duty cycle while maintaining excellent overall ADC performance.

#### **Rev. A**

**Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.** 

## **FUNCTIONAL BLOCK DIAGRAM**



The digital output data is presented in offset binary, Gray code, or twos complement formats. A data output clock (DCO) is provided to ensure proper latch timing with receiving logic.

The AD9246 is available in a 48-lead LFCSP\_VQ and is specified over the industrial temperature range (−40°C to +85°C).

## **PRODUCT HIGHLIGHTS**

- 1. The AD9246 operates from a single 1.8 V power supply and features a separate digital output driver supply to accommodate 1.8 V to 3.3 V logic families.
- 2. The patented SHA input maintains excellent performance for input frequencies up to 225 MHz.
- 3. The clock DCS maintains overall ADC performance over a wide range of clock pulse widths.
- 4. A standard serial port interface supports various product features and functions, such as data formatting (offset binary, twos complement, or Gray coding), enabling the clock DCS, power-down, and voltage reference mode.
- 5. The AD9246 is pin-compatible with the AD9233, allowing a simple migration from 12 bits to 14 bits.

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 ©2006 Analog Devices, Inc. All rights reserved.** 

## **TABLE OF CONTENTS**





## <span id="page-2-0"></span>**REVISION HISTORY**





4/06-Revision 0: Initial Version

## <span id="page-3-0"></span>**SPECIFICATIONS**

## **DC SPECIFICATIONS**

AVDD = 1.8 V; DRVDD = 2.5 V, maximum sample rate, 2 V p-p differential input, 1.0 V internal reference; AIN = −1.0 dBFS, DCS enabled, unless otherwise noted.

#### **Table 1.**

<span id="page-3-1"></span>

1 Measured with a low input frequency, full-scale sine wave, with approximately 5 pF loading on each output bit.

2 Input capacitance refers to the effective capacitance between one differential input pin and AGND. Refer t[o Figure 4 f](#page-9-1)or the equivalent analog input structure.

<sup>3</sup> Standby power is measured with a dc input, the CLK pin inactive (set to AVDD or AGND).

### <span id="page-4-0"></span>**AC SPECIFICATIONS**

AVDD = 1.8 V; DRVDD = 2.5 V, maximum sample rate, 2 V p-p differential input, 1.0 V internal reference;AIN = −1.0 dBFS, DCS enabled, unless otherwise noted.

#### **Table 2.**



<sup>1</sup> Se[e AN-835](http://www.analog.com/AN-835), Understanding High Speed ADC Testing and Evaluation, for a complete set of definitions.

## <span id="page-5-0"></span>**DIGITAL SPECIFICATIONS**

AVDD = 1.8 V; DRVDD = 2.5 V, maximum sample rate, 2 V p-p differential input, 1.0 V internal reference; AIN = −1.0 dBFS, DCS enabled, unless otherwise noted.

#### **Table 3.**



### <span id="page-6-1"></span><span id="page-6-0"></span>**SWITCHING SPECIFICATIONS**

AVDD = 1.8 V, DRVDD = 2.5 V, unless otherwise noted.

#### **Table 4.**



<sup>1</sup> See [AN-835](http://www.analog.com/AN-835), Un*derstanding High Speed ADC Testing and Evaluation*, for a complete set of definitions.<br><sup>2</sup> Output propagation delay is measured from CLK 50% transition to DATA 50% transition, with 5 pF load.

 $^3$  Wake-up time is dependent on the value of the decoupling capacitors, values shown with 0.1 µF capacitor across REFT and REFB.

4 Se[e Figure 57 a](#page-23-1)nd the [Serial Port Interface \(SPI\) s](#page-22-1)ection.

### **TIMING DIAGRAM**



## <span id="page-7-0"></span>ABSOLUTE MAXIMUM RATINGS

**Table 5.** 



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **THERMAL RESISTANCE**

The exposed paddle must be soldered to the ground plane for the LFCSP\_VQ package. Soldering the exposed paddle to the customer board increases the reliability of the solder joints, maximizing the thermal capability of the package.

#### **Table 6. Thermal Resistance**



Typical  $\theta_{JA}$  and  $\theta_{JC}$  are specified for a 4-layer board in still air. Airflow increases heat dissipation effectively reducing  $\theta_{JA}$ . In addition, metal in direct contact with the package leads from metal traces, and through holes, ground, and power planes, reduces the  $\theta_{JA}$ .

### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



## <span id="page-8-0"></span>PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 3. Pin Configuration

#### **Table 7. Pin Function Description**



## <span id="page-9-1"></span><span id="page-9-0"></span>EQUIVALENT CIRCUITS



Figure 4. Equivalent Analog Input Circuit







Figure 6. Equivalent SDIO/DCS Input Circuit



Figure 7. Equivalent Digital Output Circuit



Figure 8. Equivalent SCLK/DFS, OEB, PDWN Input Circuit



Figure 9. Equivalent CSB Input Circuit



Figure 10. Equivalent Sense Circuit

05491-011



Figure 11. Equivalent VREF Circuit

## <span id="page-10-1"></span><span id="page-10-0"></span>TYPICAL PERFORMANCE CHARACTERISTICS

AVDD = 1.8 V; DRVDD = 2.5 V; maximum sample rate, DCS enabled, 1 V internal reference; 2 V p-p differential input; AIN =  $-1.0$  dBFS; 64k sample; T<sub>A</sub> = 25°C, unless otherwise noted. All figures show typical performance for all speed grades.





Figure 18. AD9246-125 Single-Tone FFT with  $f_{IN} = 225.3$  MHz







Figure 20. AD9246 Single-Tone SNR/SFDR vs. Input Amplitude (AIN) with  $f_{IN} = 2.4$  MHz



Figure 21. AD9246 Single-Tone SNR/SFDR vs. Input Frequency (f<sub>IN</sub>) and Temperature with 2 V p-p Full Scale



Figure 22. AD9246 Single-Tone SNR/SFDR vs. Input Frequency (f<sub>IN</sub>) and Temperature with 1 V p-p Full Scale





Figure 24. AD9246-125 Two-Tone FFT with  $f_{IN1} = 29.1$  MHz,  $f_{IN2} = 32.1$  MHz



Figure 25. AD9246-125 Two-Tone FFT with  $f_{IN1} = 169.1$  MHz,  $f_{IN2} = 172.1$  MHz



with  $f_{IN} = 215.04 \text{ MHz}, f_S = 122.88 \text{ MSPS}$ 



Figure 27. AD9246 Two-Tone SFDR/IMD vs. Input Amplitude (AIN) with  $F_{IN1} = 29.1$  MHz,  $F_{IN2} = 32.1$  MHz



Figure 28. AD9246 Two-Tone SFDR/IMD vs. Input Amplitude (AIN) with  $F_{IN1} = 169.1$  MHz,  $F_{IN2} = 172.11$  MHz



<span id="page-13-0"></span>





## <span id="page-14-0"></span>THEORY OF OPERATION

The AD9246 architecture consists of a front-end sample-andhold amplifier (SHA) followed by a pipelined switched capacitor ADC. The quantized outputs from each stage are combined into a final 14-bit result in the digital correction logic. The pipeline architecture permits the first stage to operate on a new input sample, while the remaining stages operate on preceding samples. Sampling occurs on the rising edge of the clock.

Each stage of the pipeline, excluding the last, consists of a low resolution flash ADC connected to a switched capacitor DAC and interstage residue amplifier (MDAC). The residue amplifier magnifies the difference between the reconstructed DAC output and the flash input for the next stage in the pipeline. One bit of redundancy is used in each stage to facilitate digital correction of flash errors. The last stage simply consists of a flash ADC.

The input stage contains a differential SHA that can be ac- or dc-coupled in differential or single-ended modes. The output staging block aligns the data, carries out the error correction, and passes the data to the output buffers. The output buffers are powered from a separate supply, allowing adjustment of the output voltage swing. During power down, the output buffers go into a high impedance state.

### <span id="page-14-1"></span>**ANALOG INPUT CONSIDERATIONS**

The analog input to the AD9246 is a differential switched capacitor SHA that has been designed for optimum performance while processing a differential input signal.

The clock signal alternately switches the SHA between sample mode and hold mode (see Figure 36). When the SHA is switched into sample mode, the signal source must be capable of charging the sample capacitors and settling within one-half of a clock cycle. A small resistor in series with each input can help reduce the peak transient current required from the output stage of the driving source.

A shunt capacitor can be placed across the inputs to provide dynamic charging currents. This passive network creates a lowpass filter at the ADC input; therefore, the precise values are dependent on the application.

In IF undersampling applications, any shunt capacitors should be reduced. In combination with the driving source impedance, these capacitors would limit the input bandwidth.

For more information, see Application Notes [AN-742](http://www.analog.com/AN-742), Frequency Domain Response of Switched-Capacitor ADCs; and [AN-827](http://www.analog.com/AN-827), A Resonant Approach to Interfacing Amplifiers to Switched-Capacitor ADCs, and the Analog Dialogue article, ["Transformer-](http://www.analog.com/analogdialogue39-04/transformer)[Coupled Front-End for Wideband A/D Converters."](http://www.analog.com/analogdialogue39-04/transformer)



Figure 36. Switched Capacitor SHA Input

For best dynamic performance, the source impedances driving VIN+ and VIN− should match such that common-mode settling errors are symmetrical. These errors are reduced by the common-mode rejection of the ADC.

An internal differential reference buffer creates two reference voltages used to define the input span of the ADC core. The span of the ADC core is set by the buffer to be  $2 \times$  VREF. The reference voltages are not available to the user. Two bypass points, REFT and REFB, are brought out for decoupling to reduce the noise contributed by the internal reference buffer. It is recommended that REFT be decoupled to REFB by a 0.1 μF capacitor, as described in the [Layout Considerations](#page-26-1) section.

#### **Input Common Mode**

The analog inputs of the AD9246 are not internally dc-biased. In ac-coupled applications, the user must provide this bias externally. Setting the device such that  $V_{CM} = 0.55 \times AVDD$  is recommended for optimum performance; however, the device functions over a wider range with reasonable performance (see [Figure 32\)](#page-13-0). An on-board, common-mode voltage reference is included in the design and is available from the CML pin. Optimum performance is achieved when the common-mode voltage of the analog input is set by the CML pin voltage (typically  $0.55 \times$  AVDD). The CML pin must be decoupled to ground by a 0.1 μF capacitor, as described in the [Layout](#page-26-1)  [Considerations](#page-26-1) section.

### <span id="page-15-1"></span>**DIFFERENTIAL INPUT CONFIGURATIONS**

Optimum performance is achieved by driving the AD9246 in a differential input configuration. For baseband applications, the [AD8138](http://www.analog.com/AD8138) differential driver provides excellent performance and a flexible interface to the ADC. The output common-mode voltage of the [AD8138](http://www.analog.com/AD8138) is easily set with the CML pin of the AD9246 (see Figure 37), and the driver can be configured in a Sallen-Key filter topology to provide band limiting of the input signal.



Figure 37. Differential Input Configuration Using the AD8138

<span id="page-15-0"></span>For baseband applications where SNR is a key parameter, differential transformer coupling is the recommended input configuration (see Figure 38). The CML voltage can be connected to the center tap of the secondary winding of the transformer to bias the analog input.

The signal characteristics must be considered when selecting a transformer. Most RF transformers saturate at frequencies below a few MHz, and excessive signal power can cause core saturation, which leads to distortion.



Figure 38. Differential Transformer-Coupled Configuration

At input frequencies in the second Nyquist zone and above, the noise performance of most amplifiers is not adequate to achieve the true SNR performance of the AD9246. For applications where SNR is a key parameter, transformer coupling is the recommended input.

For applications where SFDR is a key parameter, differential double balun coupling is the recommended input configuration (see [Figure 40\)](#page-16-2).

As an alternative to using a transformer-coupled input at frequencies in the second Nyquist zone, the [AD8352 d](http://www.analog.com/AD8352)ifferential driver can be used (se[e Figure 41\)](#page-16-2).

In any configuration, the value of the shunt capacitor, C, is dependent on the input frequency and source impedance and may need to be reduced or removed. [Table 8](#page-15-0) displays recommended values to set the RC network. However, these values are dependent on the input signal and should only be used as a starting guide.



#### **Table 8. RC Network Recommended Values**

#### **Single-Ended Input Configuration**

Although not recommended, it is possible to operate the AD9246 in a single-ended input configuration, as long as the input voltage swing is within the AVDD supply. Single-ended operation can provide adequate performance in cost-sensitive applications.

In this configuration, SFDR and distortion performance degrade due to the large input common-mode swing. If the source impedances on each input are matched, there should be little effect on SNR performance. Figure 39 details a typical single-ended input configuration.



Figure 39. Single-Ended Input Configuration

<span id="page-16-2"></span><span id="page-16-0"></span>

AD8352  $\rightarrow$   $\rightarrow$   $\rightarrow$   $\rightarrow$   $\rightarrow$   $\rightarrow$   $\rightarrow$  AD9246 **0Ω C<sup>D</sup> R<sup>D</sup> R<sup>G</sup> 0.1µF VINñ CML C 0.1µF 3 4 5 R 0.1µF 0.1µF 10 14 200Ω ANALOG INPUT**

Figure 41. Differential Input Configuration Using the AD8352

#### **Table 9. Reference Configuration Summary**

<span id="page-16-1"></span>

### <span id="page-16-3"></span>**VOLTAGE REFERENCE**

A stable and accurate voltage reference is built into the AD9246. The input range is adjustable by varying the reference voltage applied to the AD9246, using either the internal reference or an externally applied reference voltage. The input span of the ADC tracks reference voltage changes linearly. The various reference modes are summarized in the following sections. The [Reference](#page-26-2)  [Decoupling](#page-26-2) section describes the best practices and requirements for PCB layout of the reference.

#### **Internal Reference Connection**

A comparator within the AD9246 detects the potential at the SENSE pin and configures the reference into four possible states, as summarized in [Table 9](#page-16-1). If SENSE is grounded, the reference amplifier switch is connected to the internal resistor divider (se[e Figure 42\)](#page-17-3), setting VREF to 1 V.

Connecting the SENSE pin to VREF switches the reference amplifier input to the SENSE pin, completing the loop and providing a 0.5 V reference output.

If a resistor divider is connected external to the chip as shown i[n Figure 43,](#page-17-3) the switch sets to the SENSE pin. This puts the reference amplifier in a noninverting mode with the VREF output defined as

05491-081

$$
VREF=0.5\left(1+\frac{R2}{R1}\right)
$$

If the SENSE pin is connected to AVDD, the reference amplifier is disabled, and an external reference voltage can be applied to the VREF pin (see the [External Reference Operation](#page-17-2) section).

The input range of the ADC always equals twice the voltage at the reference pin for either an internal or an external reference.

<span id="page-17-3"></span><span id="page-17-2"></span><span id="page-17-0"></span>

Figure 42. Internal Reference Configuration



Figure 43. Programmable Reference Configuration

<span id="page-17-1"></span>If the internal reference of the AD9246 is used to drive multiple converters to improve gain matching, the loading of the reference by the other converters must be considered. Figure 44 depicts how the internal reference voltage is affected by loading.



#### **External Reference Operation**

The use of an external reference may be necessary to enhance the gain accuracy of the ADC or improve thermal drift characteristics. Figure 45 shows the typical drift characteristics of the internal reference in both 1 V and 0.5 V modes.



When the SENSE pin is tied to AVDD, the internal reference is disabled, allowing the use of an external reference. An internal resistor divider loads the external reference with an equivalent 6 kΩ load (see [Figure 11\)](#page-9-1). In addition, an internal buffer generates the positive and negative full-scale references for the ADC core. Therefore, the external reference must be limited to a maximum of 1 V.

#### **CLOCK INPUT CONSIDERATIONS**

For optimum performance, the AD9246 sample clock inputs (CLK+ and CLK−) should be clocked with a differential signal. The signal is typically ac-coupled into the CLK+ pin and the CLK− pin via a transformer or capacitors. These pins are biased internally (see [Figure 5\)](#page-9-1) and require no external bias.

#### **Clock Input Options**

The AD9246 has a very flexible clock input structure. The clock input can be a CMOS, LVDS, LVPECL, or sine wave signal. Regardless of the type of signal used, the jitter of the clock source is of the most concern (see the [Jitter Considerations](#page-19-2) section).

[Figure 46](#page-18-0) shows one preferred method for clocking the AD9246. A low jitter clock source is converted from singleended to a differential signal using an RF transformer. The back-to-back Schottky diodes across the transformer secondary limit clock excursions into the AD9246 to approximately 0.8 V p-p differential. This helps prevent the large voltage swings of the clock from feeding through to other portions of the AD9246, while preserving the fast rise and fall times of the signal, which are critical to a low jitter performance.

<span id="page-18-0"></span>

Figure 46. Transformer Coupled Differential Clock

If a low jitter clock source is not available, another option is to ac-couple a differential PECL signal to the sample clock input pins, as shown in Figure 47. The [AD9510/AD9511/AD9512/](http://www.analog.com/AD9510)  [AD9513/AD9514/AD9515](http://www.analog.com/AD9510) family of clock drivers offers excellent jitter performance.

<span id="page-18-1"></span>

Figure 47. Differential PECL Sample Clock

A third option is to ac-couple a differential LVDS signal to the sample clock input pins, as shown in Figure 48. The [AD9510/](http://www.analog.com/AD9510)  [AD9511/AD9512/AD9513/AD9514/AD9515](http://www.analog.com/AD9510) family of clock drivers offers excellent jitter performance.



Figure 48. Differential LVDS Sample Clock

In some applications, it is acceptable to drive the sample clock inputs with a single-ended CMOS signal. In such applications, directly drive CLK+ from a CMOS gate, while bypassing the CLK− pin to ground using a 0.1 μF capacitor in parallel with a 39 kΩ resistor (see Figure 49). CLK+ may be directly driven from a CMOS gate. This input is designed to withstand input voltages up to 3.6 V, making the selection of the drive logic voltage very flexible. When driving CLK+ with a 1.8 V CMOS signal, biasing the CLK− pin with a 0.1 μF capacitor in parallel with a 39 kΩ resistor (see Figure 49) is required. The 39 kΩ resistor is not required when driving CLK+ with a 3.3 V CMOS signal (see Figure 50).





### **Clock Duty Cycle**

Typical high speed ADCs use both clock edges to generate a variety of internal timing signals. As a result, these ADCs may be sensitive to clock duty cycle. Commonly, a ±5% tolerance is required on the clock duty cycle to maintain dynamic performance characteristics.

The AD9246 contains a duty cycle stabilizer (DCS) that retimes the nonsampling, or falling edge, providing an internal clock signal with a nominal 50% duty cycle. This allows a wide range of clock input duty cycles without affecting the performance of the AD9246. Noise and distortion performance are nearly flat for a wide range of duty cycles when the DCS is on, as shown in [Figure 31.](#page-13-0)

Jitter in the rising edge of the input is still of paramount concern and is not reduced by the internal stabilization circuit. The duty cycle control loop does not function for clock rates less than 20 MHz nominally. The loop has a time constant associated with it that needs to be considered in applications where the clock rate can change dynamically. This requires a wait time of 1.5 μs to 5 μs after a dynamic clock frequency increase (or decrease) before the DCS loop is relocked to the input signal. During the time period the loop is not locked, the DCS loop is bypassed, and the internal device timing is dependent on the duty cycle of the input clock signal. In such an application, it may be appropriate to disable the duty cycle stabilizer. In all other applications, enabling the DCS circuit is recommended to maximize ac performance.

<span id="page-19-3"></span><span id="page-19-0"></span>The DCS can be enabled or disabled by setting the SDIO/DCS pin when operating in the external pin mode (see [Table 10](#page-19-1)), or via the SPI, as described in [Table 13](#page-22-2).

<span id="page-19-1"></span>

## <span id="page-19-2"></span>**JITTER CONSIDERATIONS**

High speed, high resolution ADCs are sensitive to the quality of the clock input. The degradation in SNR at a given input frequency  $(f_{IN})$  due to jitter  $(t_J)$  is calculated as follows:

 $SNR = -20 \log (2\pi \times f_{IN} \times t_{J})$ 

In the equation, the rms aperture jitter represents the root mean square of all jitter sources, which include the clock input, analog input signal, and ADC aperture jitter specification. IF undersampling applications are particularly sensitive to jitter, as illustrated in Figure 51.





Treat the clock input as an analog signal in cases where aperture jitter may affect the dynamic range of the AD9246. Power supplies for clock drivers should be separated from the ADC output driver supplies to avoid modulating the clock signal with digital noise. The power supplies should also not be shared with analog input circuits, such as buffers, to avoid the clock modulating onto the input signal or vice versa. Low jitter, crystal-controlled oscillators make the best clock sources. If the clock is generated from another type of source (by gating, dividing, or other methods), it should be retimed by the original clock at the last step.

Refer to Application Notes [AN-501](http://www.analog.com/AN-501), Aperture Uncertainty and ADC System Performance, and [AN-756,](http://www.analog.com/AN-756) Sampled Systems and the Effects of Clock Phase Noise and Jitter, for more in-depth information about jitter performance as it relates to ADCs.

### **POWER DISSIPATION AND STANDBY MODE**

As shown in Figure 52 and Figure 53, the power dissipated by the AD9246 is proportional to its sample rate. The digital power dissipation is determined primarily by the strength of the digital drivers and the load on each output bit. The maximum DRVDD current (I<sub>DRVDD</sub>) can be calculated as:

$$
I_{DRVDD} = V_{DRVDD} \times C_{LOAD} \times \frac{f_{CLK}}{2} \times N
$$

where  $N$  is the number of output bits, 14 in the case of the AD9246.

This maximum current occurs when every output bit switches on every clock cycle, that is, a full-scale square wave at the Nyquist frequency, fcLK/2. In practice, the DRVDD current is established by the average number of output bits switching, which is determined by the sample rate and the characteristics of the analog input signal. Reducing the capacitive load presented to the output drivers can minimize digital power consumption. The data in Figure 52 and Figure 53 was taken under the same operating conditions as the data for the [Typical](#page-10-1)  [Performance Characteristics](#page-10-1) section, with a 5 pF load on each output driver.



Figure 52. AD9246-125 Power and Current vs. Clock Frequency  $f_{IN} = 30$  MHz



Figure 53. AD9246-105 Power and Current vs. Clock Frequency  $f_{IN} = 30$  MHz

<span id="page-20-0"></span>

Figure 54. AD9246-80 Power and Current vs. Clock Frequency  $f_{IN} = 30$  MHz

#### **Power-Down Mode**

By asserting the PDWN pin high, the AD9246 is placed in power-down mode. In this state, the ADC typically dissipates 1.8 mW. During power-down, the output drivers are placed in a high impedance state. Reasserting the PDWN pin low returns the AD9246 to its normal operational mode. This pin is both 1.8 V and 3.3 V tolerant.

Low power dissipation in power-down mode is achieved by shutting down the reference, reference buffer, biasing networks, and clock. The decoupling capacitors on REFT and REFB are discharged when entering power-down mode and then must be recharged when returning to normal operation. As a result, the wake-up time is related to the time spent in power-down mode; and shorter power-down cycles result in proportionally shorter wake-up times. With the recommended 0.1 μF decoupling capacitors on REFT and REFB, it takes approximately 0.25 ms to fully discharge the reference buffer decoupling capacitors and 0.35 ms to restore full operation.

### <span id="page-20-1"></span>**Standby Mode**

When using the SPI port interface, the user can place the ADC in power-down mode or standby mode. Standby mode allows the user to keep the internal reference circuitry powered when faster wake-up times are required (see the [Memory Map](#page-23-2) section).

## **DIGITAL OUTPUTS**

The AD9246 output drivers can be configured to interface with 1.8 V to 3.3 V logic families by matching DRVDD to the digital supply of the interfaced logic. The output drivers are sized to provide sufficient output current to drive a wide variety of logic families. However, large drive currents tend to cause current glitches on the supplies that may affect converter performance. Applications requiring the ADC to drive large capacitive loads or large fan-outs may require external buffers or latches.

The output data format can be selected for either offset binary or twos complement by setting the SCLK/DFS pin when operating in the external pin mode (see [Table 10](#page-19-1)).

As detailed in the [Interfacing to High Speed ADCs via SPI](http://www.analog.com/UserManual/SPI) User [Manual](http://www.analog.com/UserManual/SPI), the data format can be selected for either offset binary, twos complement, or Gray code when using the SPI control.

### **Out-of-Range (OR) Condition**

An out-of-range condition exists when the analog input voltage is beyond the input range of the ADC. OR is a digital output that is updated along with the data output corresponding to the particular sampled input voltage. Thus, OR has the same pipeline latency as the digital data.



Figure 55. OR Relation to Input Voltage and Output Data

OR is low when the analog input voltage is within the analog input range and high when the analog input voltage exceeds the input range, as shown in Figure 55. OR remains high until the analog input returns to within the input range, and another conversion is completed. By logically AND'ing the OR bit with the MSB and its complement, overrange high or underrange low conditions can be detected. [Table 11](#page-20-1) is a truth table for the overrange/ underrange circuit in Figure 56, which uses NAND gates.



Figure 56. Overrange/Underrange Logic

**Table 11. Overrange/Underrange Truth Table** 

| ΟR | <b>MSB</b> | <b>Analog Input Is:</b> |
|----|------------|-------------------------|
|    |            | Within range            |
|    |            | Within range            |
|    | O          | Underrange              |
|    |            | Overrange               |

### **Digital Output Enable Function (OEB)**

The AD9246 has three-state ability. If the OEB pin is low, the output data drivers are enabled. If the OEB pin is high, the output data drivers are placed in a high impedance state. This is not intended for rapid access to the data bus. Note that OEB is referenced to the digital supplies (DRVDD) and should not exceed that supply voltage.

### <span id="page-21-0"></span>**TIMING**

The lowest typical conversion rate of the AD9246 is 10 MSPS. At clock rates below 10 MSPS, dynamic performance can degrade.

The AD9246 provides latched data outputs with a pipeline delay of 12 clock cycles. Data outputs are available one propagation delay ( $t_{\text{PD}}$ ) after the rising edge of the clock signal.

The length of the output data lines and the loads placed on them should be minimized to reduce transients within the AD9246. These transients can degrade the dynamic performance of the converter.

### **Data Clock Output (DCO)**

The AD9246 provides a data clock output (DCO) intended for capturing the data in an external register. The data outputs are valid on the rising edge of DCO, unless the DCO clock polarity has been changed via the SPI. See [Figure 2](#page-6-1) for a graphical timing description.



#### **Table 12. Output Data Format**

## <span id="page-22-4"></span><span id="page-22-1"></span><span id="page-22-0"></span>SERIAL PORT INTERFACE (SPI)

The AD9246 serial port interface (SPI) allows the user to configure the converter for specific functions or operations through a structured register space provided inside the ADC. This provides the user added flexibility and customization, depending on the application. Addresses are accessed via the serial port and can be written to or read from via the port. Memory is organized into bytes that are further divided into fields, as documented in the [Memory Map](#page-23-2) section. For detailed operational information, see the [Interfacing to High Speed ADCs](http://www.analog.com/UserManual/SPI)  via SPI [User Manual](http://www.analog.com/UserManual/SPI).

### **CONFIGURATION USING THE SPI**

<span id="page-22-3"></span>As summarized in [Table 13](#page-22-2), three pins define the SPI of this ADC. The SCLK/DFS pin synchronizes the read and write data presented to the ADC. The SDIO/DCS dual purpose pin allows data to be sent and read from the internal ADC memory map registers. The CSB pin is an active low control that enables or disables the read and write cycles.

#### **Table 13. Serial Port Interface Pins**

<span id="page-22-2"></span>

The falling edge of the CSB, in conjunction with the rising edge of the SCLK, determines the start of the framing. [Figure 57 a](#page-23-1)nd [Table 14](#page-22-3) provide examples of the serial timing and its definitions.

Other modes involving the CSB are available. The CSB can be held low indefinitely to permanently enable the device (this is called streaming). The CSB can stall high between bytes to allow for additional external timing. When CSB is tied high, SPI functions are placed in a high impedance mode. This mode turns on any SPI pin secondary functions.

During an instruction phase, a 16-bit instruction is transmitted. Data follows the instruction phase, and the length is determined by the W0 bit and the W1 bit. All data is composed of 8-bit words. The first bit of each individual byte of serial data indicates whether a read or write command is issued. This allows the serial data input/output (SDIO) pin to change direction from an input to an output.

In addition to word length, the instruction phase determines if the serial frame is a read or write operation, allowing the serial port to be used to both program the chip as well as read the contents of the on-chip memory. If the instruction is a readback operation, performing a readback causes the serial data input/ output (SDIO) pin to change direction from an input to an output at the appropriate point in the serial frame.

Data can be sent in MSB- or in LSB-first mode. MSB first is the default on power up and can be changed via the configuration register. For more information, see the [Interfacing to High Speed](http://www.analog.com/UserManual/SPI)  [ADCs via SPI](http://www.analog.com/UserManual/SPI) User Manual.



#### **Table 14. SPI Timing Diagram Specifications**

## **HARDWARE INTERFACE**

The pins described in [Table 13](#page-22-2) comprise the physical interface between the user's programming device and the serial port of the AD9246. The SCLK and CSB pins function as inputs when using the SPI interface. The SDIO pin is bidirectional, functioning as an input during write phases and as an output during readback.

The SPI interface is flexible enough to be controlled by either PROM or PIC microcontrollers. This provides the user with the ability to use an alternate method to program the ADC. One method is described in detail in the Application Note [AN-812,](http://www.analog.com/AN-812) Microcontroller-based Serial Port Interface Boot Circuit.

When the SPI interface is not used, some pins serve a dual function. When strapped to AVDD or ground during device power-on, the pins are associated with a specific function.

## **CONFIGURATION WITHOUT THE SPI**

In applications that do not interface to the SPI control registers, the SDIO/DCS and SCLK/DFS pins serve as stand-alone CMOS-compatible control pins. When the device is powered up, it is assumed that the user intends to use the pins as static control lines for the output data format and duty cycle stabilizer (see [Table 10](#page-19-1)). In this mode, the CSB chip select should be connected to AVDD, which disables the serial port interface. For more information, see the [Interfacing to High Speed ADCs](http://www.analog.com/UserManual/SPI)  via SPI [User Manual](http://www.analog.com/UserManual/SPI).

## <span id="page-23-2"></span><span id="page-23-1"></span><span id="page-23-0"></span>MEMORY MAP **READING THE MEMORY MAP REGISTER TABLE**

Each row in the memory map register table has eight address locations. The memory map is roughly divided into three sections: the chip configuration registers map (Address 0x00 to Address 0x02), the device index and transfer registers map (Address 0xFF), and the ADC functions map (Address 0x08 to Address 0x18).

<span id="page-23-3"></span>[Table 15](#page-24-1) displays the register address number in hexadecimal in the first column. The last column displays the default value for each hexadecimal address. The Bit 7 (MSB) column is the start of the default hexadecimal value given. For example, Hexadecimal Address 0x14, output\_phase, has a hexadecimal default value of 0x00. This means Bit  $3 = 0$ , Bit  $2 = 0$ , Bit  $1 = 1$ , and Bit  $0 = 1$  or 0011 in binary. This setting is the default output clock or DCO phase adjust option. The default value adjusts the DCO phase 90° relative to the nominal DCO edge and 180° relative to the data edge. For more information on this function, consult the [Interfacing to High Speed ADCs via SPI](http://www.analog.com/UserManual/SPI) User Manual.

#### **Open Locations**

Locations marked as open are currently not supported for this device. When required, these locations should be written with 0s. Writing to these locations is required only when part of an address location is open (for example, Address 0x14). If the entire address location is open (Address 0x13), then the address location does not need to be written.

### **Default Values**

Coming out of reset, critical registers are loaded with default values. The default values for the registers are shown in [Table 15](#page-24-1).

### **Logic Levels**

An explanation of two registers follows:

- "Bit is set" is synonymous with "Bit is set to Logic 1" or "Writing Logic 1 for the bit."
- "Clear a bit" is synonymous with "Bit is set to Logic 0" or "Writing Logic 0 for the bit."

#### **SPI-Accessible Features**

A list of features accessible via the SPI and a brief description of what the user can do with these features follow. These features are described in detail in the [Interfacing to High Speed ADCs via](http://www.analog.com/UserManual/SPI)  SPI [User Manual](http://www.analog.com/UserManual/SPI).

- **Modes:** Set either power-down or standby mode.
- **Clock:** Access the DCS via the SPI.
- **Offset:** Digitally adjust the converter offset.
- **Test I/O:** Set test modes to have known data on output bits.
- **Output Mode:** Set up outputs; vary the strength of the output drivers.
- **Output Phase:** Set the output clock polarity.
- **VREF:** Set the reference voltage.



Figure 57. Serial Port Interface Timing Diagram

### <span id="page-24-0"></span>**MEMORY MAP REGISTER TABLE**



<span id="page-24-1"></span>



1 External output enable (OEB) pin must be high.

## <span id="page-26-1"></span><span id="page-26-0"></span>LAYOUT CONSIDERATIONS **POWER AND GROUND RECOMMENDATIONS**

When connecting power to the AD9246, it is recommended that two separate supplies be used: one for analog (AVDD, 1.8 V nominal) and one for digital (DRVDD, 1.8 V to 3.3 V nominal). If only a single 1.8 V supply is available, it is routed to AVDD first, then tapped off and isolated with a ferrite bead or filter choke with decoupling capacitors proceeding connection to DRVDD. The user can employ several different decoupling capacitors to cover both high and low frequencies. These should be located close to the point of entry at the PC board level and close to the parts with minimal trace length.

A single PC board ground plane is sufficient when using the AD9246. With proper decoupling and smart partitioning of analog, digital, and clock sections of the PC board, optimum performance is easily achieved.

#### **Exposed Paddle Thermal Heat Slug Recommendations**

<span id="page-26-2"></span>It is required that the exposed paddle on the underside of the ADC be connected to analog ground (AGND) to achieve the best electrical and thermal performance of the AD9246. An exposed, continuous copper plane on the PCB should mate to the AD9246 exposed paddle, Pin 0. The copper plane should have several vias to achieve the lowest possible resistive thermal path for heat dissipation to flow through the bottom of the PCB. These vias should be solder-filled or plugged.

To maximize the coverage and adhesion between the ADC and PCB, partition the continuous plane by overlaying a silkscreen on the PCB into several uniform sections. This provides several tie points between the two during the reflow process. Using one continuous plane with no partitions guarantees only one tie point between the ADC and PCB. See Figure 58 for a PCB layout example. For detailed information on packaging and the PCB layout of chip scale packages, see [Application Note AN-772,](http://www.analog.com/AN-772) A Design and Manufacturing Guide for the Lead Frame Chip Scale Package.



Figure 58. Typical PCB Layout

### **CML**

The CML pin should be decoupled to ground with a 0.1 μF capacitor, as shown i[n Figure 38.](#page-15-1)

## **RBIAS**

The AD9246 requires the user to place a 10 kΩ resistor between the RBIAS pin and ground. This resistor sets the master current reference of the ADC core and should have at least a 1% tolerance.

### **REFERENCE DECOUPLING**

The VREF pin should be externally decoupled to ground with a low ESR 1.0 μF capacitor in parallel with a 0.1 μF ceramic low ESR capacitor. In all reference configurations, REFT and REFB are bypass points provided for reducing the noise contributed by the internal reference buffer. It is recommended that an external 0.1 μF ceramic capacitor be placed across REFT/REFB. While placement of this 0.1 μF capacitor is not required, the SNR performance degrades by approximately 0.1 dB without it. All reference decoupling capacitors should be placed as close to the ADC as possible with minimal trace lengths.

## <span id="page-27-0"></span>EVALUATION BOARD

The AD9246 evaluation board provides all of the support circuitry required to operate the ADC in its various modes and configurations. The converter can be driven differentially through a double balun configuration (default) or through the [AD8352](http://www.analog.com/AD8352)  differential driver. The ADC can also be driven in a single-ended fashion. Separate power pins are provided to isolate the DUT from the [AD8352](http://www.analog.com/AD8352) drive circuitry. Each input configuration can be selected by proper connection of various components (see [Figure 60](#page-30-1) to [Figure 70\)](#page-38-1). Figure 59 shows the typical bench characterization setup used to evaluate the ac performance of the AD9246.

It is critical that the signal sources used for the analog input and clock have very low phase noise (<1 ps rms jitter) to realize the optimum performance of the converter. Proper filtering of the analog input signal to remove harmonics and lower the integrated or broadband noise at the input is also necessary to achieve the specified noise performance.

Se[e Figure 60 t](#page-30-1)o [Figure 64](#page-34-0) for the complete schematics and layout diagrams that demonstrate the routing and grounding techniques that should be applied at the system level.

## **POWER SUPPLIES**

This evaluation board comes with a wall-mountable switching power supply that provides a 6 V, 2 A maximum output. Connect the supply to the rated 100 V ac to 240 V ac wall outlet at 47 Hz to 63 Hz. The other end is a 2.1 mm inner diameter jack that connects to the PCB at P500. Once on the PC board, the 6 V supply is fused and conditioned before connecting to five low dropout linear regulators that supply the proper bias to each of the various sections on the board.

When operating the evaluation board in a nondefault condition, L501, L503, L504, L508, and L509 can be removed to disconnect the switching power supply. This enables the user to individually bias each section of the board. Use P501 to connect a different supply for each section. At least one 1.8 V supply is needed with a 1 A current capability for AVDD\_DUT and DRVDD\_DUT; however, it is recommended that separate supplies be used for analog and digital. To operate the evaluation board using the [AD8352 o](http://www.analog.com/AD8352)ption, a separate 5.0 V supply (AMP\_VDD) with a 1 A current capability is needed. To operate the evaluation board using the alternate SPI options, a separate 3.3 V analog supply is needed, in addition to the other supplies. The 3.3 V supply (AVDD\_3.3V) should have a 1 A current capability, as well. Solder Jumpers J501, J502, and J505 allow the user to combine these supplies (see [Figure 64](#page-34-0) for more details).

### **INPUT SIGNALS**

When connecting the clock and analog source, use clean signal generators with low phase noise, such as Rohde & Schwarz SMHU or Agilent HP8644 signal generators or the equivalent. Use 1-meter long, shielded, RG-58, 50  $\Omega$  coaxial cable for making connections to the evaluation board. Enter the desired frequency and amplitude for the ADC. Typically, most evaluation boards from Analog Devices, Inc. can accept a ~2.8 V p-p or 13 dBm sine wave input for the clock. When connecting the analog input source, it is recommended to use a multipole, narrowband, band-pass filter with 50  $\Omega$  terminations. Analog Devices uses TTE®, Allen Avionics, and K&L® types of band-pass filters. Connect the filter directly to the evaluation board, if possible.

## **OUTPUT SIGNALS**

The parallel CMOS outputs interface directly with the Analog Devices standard single-channel FIFO data capture board (HSC-ADC-EVALB-SC). For more information on the FIFO boards and their optional settings, visit [www.analog.com/FIFO](http://www.analog.com/FIFO).



Figure 59. Evaluation Board Connection

## <span id="page-28-0"></span>**DEFAULT OPERATION AND JUMPER SELECTION SETTINGS**

The following is a list of the default and optional settings or modes allowed on the AD9246 Rev. A evaluation board.

## **POWER**

Connect the switching power supply that is supplied in the evaluation kit between a rated 100 V ac to 240 V ac wall outlet at 47 Hz to 63 Hz and P500.

### **VIN**

The evaluation board is set up for a double balun configuration analog input with optimum 50  $\Omega$  impedance matching out to 70 MHz. For more bandwidth response, the differential capacitor across the analog inputs can be changed or removed (see [Table 8](#page-15-0)). The common mode of the analog inputs is developed from the center tap of the transformer via the CML pin of the ADC (see the [Analog Input Considerations](#page-14-1) section).

### **VREF**

VREF is set to 1.0 V by tying the SENSE pin to ground via JP507 (Pin 1 and Pin 2). This causes the ADC to operate in 2.0 V p-p full-scale range. A separate external reference option is also included on the evaluation board. Connect JP507 between Pin 2 and Pin 3, connect JP501, and provide an external reference at E500. Proper use of the VREF options is detailed in the [Voltage Reference](#page-16-3) section.

### **RBIAS**

RBIAS requires a 10 k $\Omega$  resistor (R503) to ground and is used to set the ADC core bias current.

## **CLOCK**

The default clock input circuitry is derived from a simple transformer-coupled circuit using a high bandwidth 1:1 impedance ratio transformer (T503) that adds a very low amount of jitter to the clock path. The clock input is 50  $\Omega$  terminated and ac-coupled to handle single-ended sine wave inputs. The transformer converts the single-ended input to a differential signal that is clipped before entering the ADC clock inputs.

### **PDWN**

To enable the power-down feature, connect JP506, shorting the PDWN pin to AVDD.

## **CSB**

The CSB pin is internally pulled up, setting the chip into external pin mode, to ignore the SDIO and SCLK information. To connect the control of the CSB pin to the SPI circuitry on the evaluation board, connect JP1 Pin 1 and Pin 2. To set the chip into serial pin mode and enable the SPI information on the SDIO and SCLK pins, tie JP1 low (connect Pin 2 and Pin 3) in the always enabled mode.

### **SCLK/DFS**

If the SPI port is in external pin mode, the SCLK/DFS pin sets the data format of the outputs. If the pin is left floating, the pin is internally pulled down, setting the default condition to binary. Connecting JP2 Pin 2 and Pin 3 sets the format to twos complement. If the SPI port is in serial pin mode, connecting JP2 Pin 1 and Pin 2 connects the SCLK pin to the on-board SPI circuitry (see the [Serial Port Interface \(SPI\)](#page-22-4) section).

### **SDIO/DCS**

If the SPI port is in external pin mode, the SDIO/DCS pin acts to set the duty cycle stabilizer. If the pin is left floating, the pin is internally pulled up, setting the default condition to DCS enabled. To disable the DCS, connect JP3 Pin 2 and Pin 3. If the SPI port is in serial pin mode, connecting JP3 Pin 1 and Pin 2 connects the SDIO pin to the on-board SPI circuitry (see the [Serial Port](#page-22-4)  [Interface \(SPI\)](#page-22-4) section).

## **ALTERNATIVE CLOCK CONFIGURATIONS**

A differential LVPECL clock can also be used to clock the ADC input using the [AD9515](http://www.analog.com/AD9515) (U500). When using this drive option, the components listed in [Table 16](#page-38-2) need to be populated. Consult the [AD9515](http://www.analog.com/AD9515) data sheet for more information.

To configure the analog input to drive the [AD9515 i](http://www.analog.com/AD9515)nstead of the default transformer option, the following components need to be added, removed, and/or changed.

- 1. Remove R507, R508, C532, and C533 in the default clock path.
- 2. Populate R505 with a 0  $\Omega$  resistor and C531 in the default clock path.
- 3. Populate R511, R512, R513, R515 to R524, U500, R580, R582, R583, R584, C536, C537, and R586.

If using an oscillator, two oscillator footprint options are also available (OSC500) to check the performance of the ADC. JP508 gives the user flexibility in using the enable pin, which is common on most oscillators. Populate OSC500, R575, R587, and R588 to use this option.

### **ALTERNATIVE ANALOG INPUT DRIVE CONFIGURATION**

This section provides a brief description of the alternative analog input drive configuration using the [AD8352.](http://www.analog.com/AD8352) When using this particular drive option, some components need to be populated, as listed in [Table 16](#page-38-2). For more details on the [AD8352](http://www.analog.com/AD8352)  differential driver, including how it works and its optional pin settings, consult the [AD8352](http://www.analog.com/AD8352) data sheet.

To configure the analog input to drive the [AD8352](http://www.analog.com/AD8352) instead of the default transformer option, the following components need to be added, removed and/or changed.

- 1. Remove C1 and C2 in the default analog input path.
- 2. Populate R3 and R4 with 200  $\Omega$  resistors in the analog input path.
- 3. Populate the optional amplifier input path with all components except R594, R595, and C502. Note that to terminate the input path, only one of the following components should be populated: R9, R592, or the combination of R590 and R591.
- 4. Populate C529 with a 5 pF capacitor in the analog input path.

Currently, R561 and R562 are populated with 0  $\Omega$  resistors to allow signal connection. This area allows the user to design a filter, if additional requirements are necessary.

<span id="page-30-1"></span><span id="page-30-0"></span>

Figure 60. Evaluation Board Schematic, DUT Analog Inputs



Figure 61. Evaluation Board Schematic, DUT, VREF, and Digital Output Interface

05491-071  $\rightarrow$ AD9515 LOGIC SETUP **Clock Circuitry AD9515 LOGIC SETUP DNI DNI DNI DNI DNI DNI DNI DNI DNI DNI** 2 **RC0603 RC0603 R515 0 R517 0 R516 0 R521 0 R520 0 R518 0 R519 0 R524 0 R523 0 R522 0**  $\frac{2}{5}$ **RC0603 RC0603 RC0603 RC0603 RC0603 RC0603 RC0603 RC0603 RC0603 RC0603 RC**  $\gtrless$  $\gtrless$  $\gtrless$  $\gtrless$ **R514 0 DNI R525 0 DNI R527 0 DNI R526 0 DNI**  $\gtrless$ **R531 0 DNI R530 0 DNI**  $\gtrless$ **R528 0 DNI R529 0 DNI**  $\gtrless$ **R534 0 DNI**  $\gtrless$ **R533 0 DNI R532 0 DNI**  $\lesssim$ **AVDD\_3P3V S0 S1 S2 S3 S4 S5 S6 S7 S8 S9 S10** To use AD9515 (OPT \_CLK), remove R507, R508, C533, C532. **To use AD9515 (OPT \_CLK), remove R507, R508, C533, C532. CLK CLK E503 E502 C537 0.1UF DNI C536 0.1UF DNI C535 0.1UF DNI** <u>CCO CONGO CONGO CONGO CONGO CONGO</u><br>CCO CCO CONGO CONGO CO CONGO CONGO CONGO CONGO<br>CCO CCO CONGO CO CONGO CO CONGO CO **CC0402 RC0402 RC0402 R582 100 DNI R585 100 DNI R583 240 DNI CLK**  $\frac{\mathsf{K}}{\mathsf{C}}$ Place C531, R505=0. **Place C531,R505=0. R584 240** 2 **C533 0.1UF** <del><u>cotos</u> 83 <u>20tos</u></del> **RC0402 22 19 18 GND\_PAD OUT0 OUT0B OUT1**  $\frac{9}{5}$ V:14.17.20.21.24.26.29.30 **AVDD\_3P3V;1,4,17,20,21,24,26,29,30 S0 S1 S2 DNI RC0402 16 S7 S4 S3 HSMS2812 33 14 NC=27,28 R586 4.12K RC0603 S5 S6 AD9515 RC0603 D502 31 GN D S3 S7 S8 R506 0 R509 9 S1 S9 S10 8 7 32 RSET 6 SYNCB U500 DNI CLKB**  $\frac{\mathsf{x}}{\mathsf{c}}$ **E501 4**<br>**1**<br>**1**<br>**1**<br><br><br><br><br><br><br><br><br><br><br><br><br><br><br><br><br><br><br><br><br> **65RC0402 T503 R588 10K DNI R580 10K DNI DISABLE 3 1** 卢  $\boldsymbol{\sim}$ **AVDD\_3P3V R577 DNI 1** $\frac{25}{5}$ **JP508 ENABLE DNI RC0402 R581 DNI R578 DNI 78DNI OE OE GND** GND<br>Dut **10KR587 RC0402 DNI RC060 3 CB3LV-3C RC0402 RC0402** ╲ **OSC500 R512 RC0603 RC0603 RC0603 RC0603 VCC VCC OUT R576 DNI R579 DNI 2121R507 0 DNI R508 AVDD\_3P3V 14 12 10 R510 R511 DNI** 2  $\bigotimes_{\tt{new}}^{\tt{new}}$ **OPT\_CLK OPT\_CLK R575 0 DNI OPT\_CLK OPT\_CLK XFMR/AD9515**<br>Clock Circuitry **C530 0.1UF** 동등<br>8공동 <u><del>2010</del>03</u> **CC0402 XFMR/AD9515 R504 49.9 R505 49.9 DNI RC060 3 SMAEDGE S501 GND;34,5 SMAEDGE GND;3,4,5 CLK/ S502 CLK**

Figure 62. Evaluation Board Schematic, DUT Clock Input



<span id="page-34-0"></span>

Figure 64. Evaluation Board Schematic, Power Supply Inputs

## <span id="page-35-0"></span>**EVALUATION BOARD LAYOUTS**



Figure 65. Evaluation Board Layout, Primary Side



Figure 66. Evaluation Board Layout, Secondary Side (Mirrored Image)



Figure 67. Evaluation Board Layout, Ground Plane



Figure 68. Evaluation Board Layout, Power Plane



Figure 70. Evaluation Board Layout, Silkscreen Secondary Side (Mirrored Image)

## <span id="page-38-1"></span><span id="page-38-0"></span>**BILL OF MATERIALS**



<span id="page-38-2"></span>





## <span id="page-41-0"></span>OUTLINE DIMENSIONS



**COMPLIANT TO JEDEC STANDARDS MO-220-VKKD-2**

Figure 71. 48-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 7 mm × 7 mm Body, Very Thin Quad (CP-48-3) Dimensions shown in millimeters

### **ORDERING GUIDE**

<span id="page-41-1"></span>

<sup>1</sup> It is required that the exposed paddle be soldered to the AGND plane to achieve the best electrical and thermal performance.

 $2 Z = Pb$ -free part.

## **NOTES**

## **NOTES**

<span id="page-43-10"></span><span id="page-43-9"></span><span id="page-43-8"></span><span id="page-43-7"></span><span id="page-43-6"></span><span id="page-43-5"></span><span id="page-43-4"></span><span id="page-43-3"></span><span id="page-43-2"></span><span id="page-43-1"></span><span id="page-43-0"></span>**©2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D05491-0-8/06(A)** 



www.analog.com

Rev. A | Page 44 of 44