











#### SN54AHCT573, SN74AHCT573

SCLS243O - OCTOBER 1995-REVISED SEPTEMBER 2014

# SNx4AHCT573 Octal Transparent D-Type Latches With 3-State Outputs

### **Features**

- Inputs are TTL-Voltage Compatible
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- On Products Compliant to MIL-PRF-38535, All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters.
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)

### **Applications**

- Servers
- PCs and Notebooks
- **Network Switches**
- Wearable Health and Fitness Devices
- Telecom Infrastructures
- Electronic Points of Sale

### 3 Description

The SNx4AHCT573 devices are octal transparent Dtype latches. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |  |  |
|-------------|------------|--------------------|--|--|
|             | SSOP (20)  | 7.20 mm × 5.30 mm  |  |  |
|             | TVSOP (20) | 5.00 mm × 4.40 mm  |  |  |
| SNx4AHCT573 | SOIC (20)  | 12.80 mm × 7.50 mm |  |  |
|             | PDIP (20)  | 25.40 mm × 6.35 mm |  |  |
|             | TSSOP (20) | 6.50 mm × 4.40 mm  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### **Simplified Schematic**





## **Table of Contents**

| 1 | Features 1                              | 9.1 Overview                         |    |
|---|-----------------------------------------|--------------------------------------|----|
| 2 | Applications 1                          | 9.2 Functional Block Diagram         | 8  |
| 3 | Description 1                           | 9.3 Feature Description              |    |
| 4 | Simplified Schematic                    | 9.4 Device Functional Modes          |    |
| 5 | Revision History                        | 10 Application and Implementation    |    |
| 6 | Pin Configuration and Functions         | 10.1 Application Information         | 9  |
| 7 | •                                       | 10.2 Typical Application             | 9  |
| , | Specifications                          | 11 Power Supply Recommendations      | 10 |
|   | 7.1 Absolute Maximum Ratings            | 12 Layout                            | 10 |
|   | 7.2 Handling Ratings                    | 12.1 Layout Guidelines               |    |
|   | 7.3 Recommended Operating Conditions    | 12.2 Layout Example                  |    |
|   | 7.5 Electrical Characteristics 5        | 13 Device and Documentation Suppo    |    |
|   |                                         | 13.1 Related Links                   |    |
|   | 3 -4                                    | 13.2 Trademarks                      |    |
|   | • • • • • • • • • • • • • • • • • • • • | 13.3 Electrostatic Discharge Caution |    |
|   |                                         | 13.4 Glossary                        |    |
| 0 | 7,6                                     | 14 Mechanical, Packaging, and Orde   |    |
| 8 | Parameter Measurement Information       | Information                          |    |
| 9 | Detailed Description 8                  |                                      |    |

# 5 Revision History

| CI | hanges from Revision N (July 2003) to Revision O                                     | Page |
|----|--------------------------------------------------------------------------------------|------|
| •  | Updated document to new TI data sheet format.                                        | 1    |
| •  | Deleted Ordering Information table.                                                  | 1    |
| •  | Added Military Disclaimer to Features list.                                          | 1    |
| •  | Added Applications.                                                                  | 1    |
| •  | Added Pin Functions table                                                            | 3    |
| •  | Added Handling Ratings table.                                                        | 4    |
| •  | Changed MAX operating temperature to 125°C in Recommended Operating Conditions table |      |
| •  | Added Thermal Information table.                                                     | 5    |
| •  |                                                                                      |      |
| •  | Added –40°C to 125°C temperature range for SN74AHCT573 in Timing Requirements table  | 5    |
| •  | Added Typical Characteristics.                                                       | 6    |
| •  | Added Detailed Description section                                                   | 8    |
| •  | Added Application and Implementation section                                         |      |
| •  | Added Power Supply Recommendations and Layout sections                               |      |

Product Folder Links: SN54AHCT573 SN74AHCT573



### 6 Pin Configuration and Functions

SN54AHCT573 . . . J OR W PACKAGE SN74AHCT573 . . . DB, DGV, DW, N, NS, OR PW PACKAGE (TOP VIEW)



# SN54AHCT573 . . . FK PACKAGE (TOP VIEW)



#### **Pin Functions**

|     | PIN             | 1/0 | PEGADIDATION  |
|-----|-----------------|-----|---------------|
| NO. | NAME            | I/O | DESCRIPTION   |
| 1   | ŌĒ              | I   | Output Enable |
| 2   | 1D              | 1   | 1D Input      |
| 3   | 2D              | 1   | 2D Input      |
| 4   | 3D              | 1   | 3D Input      |
| 5   | 4D              | 1   | 4D Input      |
| 6   | 5D              | 1   | 5D Input      |
| 7   | 6D              | 1   | 6D Input      |
| 8   | 7D              | 1   | 7D Input      |
| 9   | 8D              | I   | 8D Input      |
| 10  | GND             | _   | Ground        |
| 11  | LE              | 1   | Latch Enable  |
| 12  | 8Q              | 0   | 8Q Output     |
| 13  | 7Q              | 0   | 7Q Output     |
| 14  | 6Q              | 0   | 6Q Output     |
| 15  | 5Q              | 0   | 5Q Output     |
| 16  | 4Q              | 0   | 4Q Output     |
| 17  | 3Q              | 0   | 3Q Output     |
| 18  | 2Q              | 0   | 2Q Output     |
| 19  | 1Q              | 0   | 1Q Output     |
| 20  | V <sub>CC</sub> | _   | Power Pin     |

Product Folder Links: SN54AHCT573 SN74AHCT573

Copyright © 1995-2014, Texas Instruments Incorporated



### 7 Specifications

### 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                 |                                                   |                                | MIN  | MAX            | UNIT |
|-----------------|---------------------------------------------------|--------------------------------|------|----------------|------|
| $V_{CC}$        | Supply voltage range                              |                                | -0.5 | 7              | ٧    |
| $V_{I}$         | Input voltage range <sup>(2)</sup>                |                                | -0.5 | 7              | ٧    |
| Vo              | Output voltage range (2)                          |                                | -0.5 | $V_{CC} + 0.5$ | ٧    |
| I <sub>IK</sub> | Input clamp current                               | V <sub>1</sub> < 0             |      | -20            | mA   |
| I <sub>OK</sub> | Output clamp current                              | $V_O < 0$ or $V_O > V_{CC}$    |      | ±20            | mA   |
| Io              | Continuous output current                         | $V_{O} = 0 \text{ to } V_{CC}$ |      | ±25            | mA   |
|                 | Continuous current through V <sub>CC</sub> or GND |                                |      | ±75            | mA   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 Handling Ratings

|                    |                          |                                                                               | MIN             | MAX  | UNIT |
|--------------------|--------------------------|-------------------------------------------------------------------------------|-----------------|------|------|
| T <sub>stg</sub>   | Storage temperature rang | ie e                                                                          | <del>-</del> 65 | 150  | Ô    |
| V                  | Flootrootatio dicabaras  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)              | 0               | 2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge  | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0               | 1000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    | SN54AHC     | T573     | SN74AHCT573 |          | UNIT |
|-----------------|------------------------------------|-------------|----------|-------------|----------|------|
|                 |                                    | MIN         | MAX      | MIN         | MAX      | UNIT |
| $V_{CC}$        | Supply voltage                     | 4.5         | 5.5      | 4.5         | 5.5      | V    |
| $V_{IH}$        | High-level input voltage           | 2           |          | 2           |          | V    |
| $V_{IL}$        | Low-level input voltage            |             | 0.8      |             | 8.0      | V    |
| VI              | Input voltage                      | 0           | 5.5      | 0           | 5.5      | V    |
| $V_{O}$         | Output voltage                     | 0           | $V_{CC}$ | 0           | $V_{CC}$ | V    |
| I <sub>OH</sub> | High-level output current          |             | -8       |             | -8       | mA   |
| $I_{OL}$        | Low-level output current           |             | 8        |             | 8        | mA   |
| Δt/Δν           | Input transition rise or fall rate |             | 20       |             | 20       | ns/V |
| T <sub>A</sub>  | Operating free-air temperature     | <b>–</b> 55 | 125      | -40         | 125      | °C   |

All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

Product Folder Links: SN54AHCT573 SN74AHCT573

<sup>2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information

|                       |                                              | SN74AHCT573 |      |       |      |      |       |       |  |
|-----------------------|----------------------------------------------|-------------|------|-------|------|------|-------|-------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DW          | DB   | DGV   | N    | NS   | PW    | UNIT  |  |
|                       |                                              | 20 PINS     |      |       |      |      |       |       |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 79.4        | 97.9 | 117.2 | 53.3 | 79.2 | 103.3 |       |  |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 45.7        | 59.6 | 32.7  | 40.0 | 45.7 | 37.8  |       |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 46.9        | 53.1 | 58.7  | 34.2 | 46.8 | 54.3  | °C/W  |  |
| ΨЈТ                   | Junction-to-top characterization parameter   | 18.7        | 21.3 | 1.15  | 26.4 | 19.3 | 2.9   | -C/VV |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 46.5        | 52.7 | 58.0  | 34.1 | 46.4 | 53.8  |       |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a         | n/a  | n/a   | n/a  | n/a  | n/a   |       |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                       | TEST CONDITIONS                                               | V <sub>cc</sub> | T <sub>A</sub> = 25°C |     | SN54AHCT573 |     | SN74AHCT573       |     | -40°C to 125°C<br>SN74AHCT573 |     | UNIT       |    |
|---------------------------------|---------------------------------------------------------------|-----------------|-----------------------|-----|-------------|-----|-------------------|-----|-------------------------------|-----|------------|----|
|                                 |                                                               |                 | MIN                   | TYP | MAX         | MIN | MAX               | MIN | MAX                           | MIN | MAX        |    |
|                                 | I <sub>OH</sub> = -50 μA                                      | 4.5 V           | 4.4                   | 4.5 |             | 4.4 |                   | 4.4 |                               | 4.4 |            | V  |
| $V_{OH}$                        | I <sub>OH</sub> = −8 mA                                       | 4.5 V           | 3.94                  |     |             | 3.8 |                   | 3.8 |                               | 3.8 |            | V  |
| V <sub>OL</sub>                 | I <sub>OL</sub> = 50 μA                                       | 45.77           |                       |     | 0.1         |     | 0.1               |     | 0.1                           |     | 0.1        |    |
|                                 | I <sub>OL</sub> = 8 mA                                        | 4.5 V           |                       |     | 0.36        |     | 0.44              |     | 0.44                          |     | 0.44       | V  |
| I <sub>I</sub>                  | V <sub>I</sub> = 5.5 V or GND                                 | 0 V to<br>5.5 V |                       |     | ±0.1        |     | ±1 <sup>(1)</sup> |     | ±1                            |     | <u>+</u> 2 | μΑ |
| I <sub>OZ</sub>                 | V <sub>O</sub> = V <sub>CC</sub> or GND                       | 5.5 V           |                       |     | ±0.25       |     | ±2.5              |     | ±2.5                          |     | ±2.5       | μΑ |
| I <sub>CC</sub>                 | $V_I = V_{CC}$ or GND, $I_O = 0$                              | 5.5 V           |                       |     | 4           |     | 40                |     | 40                            |     | 40         | μΑ |
| ΔI <sub>CC</sub> <sup>(2)</sup> | One input at 3.4 V,<br>Other inputs at V <sub>CC</sub> or GND | 5.5 V           |                       |     | 1.35        |     | 1.5               |     | 1.5                           |     | 1.5        | mA |
| C <sub>i</sub>                  | V <sub>I</sub> = V <sub>CC</sub> or GND                       | 5 V             |                       | 2.5 | 10          |     |                   |     | 10                            |     | 10         | pF |
| C <sub>o</sub>                  | V <sub>O</sub> = V <sub>CC</sub> or GND                       | 5 V             |                       | 3   |             |     |                   |     |                               |     |            | pF |

### 7.6 Timing Requirements

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V  $\pm$  0.5 V (unless otherwise noted) (see Figure 2)

| PARAMETER       |                             | T <sub>A</sub> = 25°C |     | SN54AHCT573 |     | SN74AHCT573 |     | -40°C to 125°C<br>SN74AHCT573 |     | UNIT |
|-----------------|-----------------------------|-----------------------|-----|-------------|-----|-------------|-----|-------------------------------|-----|------|
|                 |                             | MIN                   | MAX | MIN         | MAX | MIN         | MAX | MIN                           | MAX |      |
| t <sub>w</sub>  | Pulse duration, LE high     | 5                     |     | 5           |     | 5           |     | 5                             |     | ns   |
| t <sub>su</sub> | Setup time, data before LE↓ | 3.5                   |     | 3.5         |     | 3.5         |     | 3.5                           |     | ns   |
| t <sub>h</sub>  | Hold time, data after LE↓   | 1.5                   |     | 1.5         |     | 1.5         |     | 1.5                           |     | ns   |

Product Folder Links: SN54AHCT573 SN74AHCT573

On products compliant to MIL-PRF-38535, this parameter is not production tested at  $V_{CC} = 0 \text{ V}$ . This is the increase in supply current for each input at one of the specified TTL voltage levels, rather than 0 V or  $V_{CC}$ .



### 7.7 Switching Characteristics

over recommended operating free-air temperature range,  $V_{CC} = 5 \text{ V} \pm 0.5 \text{ V}$  (unless otherwise noted) (see Figure 2)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE    | LOAD                                                 |                                  | SN54AH                           | HCT573 SN74AHCT573 |                   | T573 | T <sub>A</sub> = -40°C to<br>SN74AHC |      | UNIT |    |
|--------------------|-----------------|----------------|------------------------|------------------------------------------------------|----------------------------------|----------------------------------|--------------------|-------------------|------|--------------------------------------|------|------|----|
|                    | (INFO1)         |                | CAPACITANCE            | MIN TY                                               | Р МАХ                            | MIN                              | MAX                | MIN               | MAX  | MIN                                  | MAX  |      |    |
| t <sub>PLH</sub>   | D               | Q              | C <sub>1</sub> = 15 pF | 4.2                                                  | <sup>1)</sup> 6 <sup>(1)</sup>   | 1 (1)                            | 6.5 <sup>(1)</sup> | 1                 | 6.5  | 1                                    | 7    |      |    |
| t <sub>PHL</sub>   | ט               | Q              | O <sub>L</sub> = 15 pr | 5.1                                                  | <sup>1)</sup> 7 <sup>(1)</sup>   | 1 <sup>(1)</sup>                 | 9 <sup>(1)</sup>   | 1                 | 9    | 1                                    | 9.5  | ns   |    |
| t <sub>PLH</sub>   | LE              | Q              | 0 15 25                | 4.7                                                  | 1) 6.5 <sup>(1)</sup>            | 1 (1)                            | 7.5 <sup>(1)</sup> | 1                 | 7.5  | 1                                    | 8    |      |    |
| t <sub>PHL</sub>   |                 | Q              | $C_L = 15 pF$          | 5.6                                                  | <sup>1)</sup> 7.5 <sup>(1)</sup> | 1 <sup>(1)</sup>                 | 9 <sup>(1)</sup>   | 1                 | 9    | 1                                    | 9.5  | ns   |    |
| t <sub>PZH</sub>   | ŌĒ              | Q              | 0 15 5                 | 4.1                                                  | 1) 6.5 <sup>(1)</sup>            | 1 (1)                            | 7 <sup>(1)</sup>   | 1                 | 7    | 1                                    | 8    |      |    |
| t <sub>PZL</sub>   | OE              | OE             | Q                      | C <sub>L</sub> = 15 pF                               | 5.5                              | <sup>1)</sup> 7.5 <sup>(1)</sup> | 1 (1)              | 9 <sup>(1)</sup>  | 1    | 10                                   | 1    | 11   | ns |
| t <sub>PHZ</sub>   | ŌĒ              | OF.            | Q                      | 0 15 5                                               | 5.5                              | 1) 8 <sup>(1)</sup>              | 1 (1)              | 11 <sup>(1)</sup> | 1    | 11                                   | 1    | 12   |    |
| $t_{PLZ}$          |                 | UE Q           | $C_L = 15 pF$          | 5.4 <sup>(1)</sup> 8 <sup>(1)</sup> 1 <sup>(1)</sup> | 9.5 <sup>(1)</sup>               | 1                                | 9.5                | 1                 | 10.5 | ns                                   |      |      |    |
| t <sub>PLH</sub>   | D               | Q              | C 50 pE                | 5                                                    | 2 7                              | 1                                | 7.5                | 1                 | 7.5  | 1                                    | 8.5  | no   |    |
| t <sub>PHL</sub>   | D               | Q              | $C_L = 50 \text{ pF}$  | 6                                                    | 1 8                              | 1                                | 10                 | 1                 | 10   | 1                                    | 10.5 | ns   |    |
| t <sub>PLH</sub>   | LE              | Q              | C <sub>1</sub> = 50 pF | 5                                                    | 7 7.5                            | 1                                | 8.5                | 1                 | 8.5  | 1                                    | 9.5  | ns   |    |
| t <sub>PHL</sub>   | LE              | Q              | O <sub>L</sub> = 50 pr | 6                                                    | 6 8.5                            | 1                                | 10                 | 1                 | 10   | 1                                    | 10.5 | 115  |    |
| $t_{PZH}$          | ŌĒ              | Q              | C 50 pF                | 5                                                    | 1 7.5                            | 1                                | 8                  | 1                 | 8    | 1                                    | 9    | no   |    |
| t <sub>PZL</sub>   | OE              | Q              | C <sub>L</sub> = 50 pF | 6                                                    | 5 8.5                            | 1                                | 11                 | 1                 | 11   | 1                                    | 11.5 | ns   |    |
| t <sub>PHZ</sub>   | ŌĒ              | Q              | C = 50 pE              | 6                                                    | 7 9                              | 1                                | 12                 | 1                 | 12   | 1                                    | 12.5 | ns   |    |
| $t_{PLZ}$          |                 | Q              | C <sub>L</sub> = 50 pF | 6                                                    |                                  |                                  | 10.5               | 1                 | 10.5 | 1                                    | 11.5 |      |    |
| t <sub>sk(o)</sub> |                 |                | C <sub>L</sub> = 50 pF |                                                      | 1.5 <sup>(2)</sup>               |                                  |                    |                   | 1.5  |                                      |      | ns   |    |

<sup>(1)</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

### 7.8 Operating Characteristics

 $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ 

|                 | PARAMETER                     | TEST CO  | NDITIONS  | TYP | UNIT |
|-----------------|-------------------------------|----------|-----------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load, | f = 1 MHz | 16  | pF   |

### 7.9 Typical Characteristics



Submit Documentation Feedback

Copyright © 1995–2014, Texas Instruments Incorporated

<sup>(2)</sup> On products compliant to MIL-PRF-38535, this parameter does not apply.



#### 8 Parameter Measurement Information



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_f \leq$  3 ns.  $t_f \leq$  3 ns.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms

Submit Documentation Feedback



### 9 Detailed Description

#### 9.1 Overview

The SNx4AHCT573 devices are octal transparent D-type latches. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is low, the Q outputs are latched at the logic levels of the D inputs.

A buffered output-enable  $(\overline{OE})$  input can be used to place the eight outputs in either a normal logic state (high or low) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pull-up components.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pull-up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

OE does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

### 9.2 Functional Block Diagram



### 9.3 Feature Description

- TTL inputs
  - Lowered switching threshold allows up translation 3.3 V to 5 V
- Slow edges reduce output ringing

#### 9.4 Device Functional Modes

Table 1. Function Table (Each Latch)

|    | INPUTS | OUTPUT |       |
|----|--------|--------|-------|
| OE | LE     | D      | Q     |
| L  | Н      | Н      | Н     |
| L  | Н      | L      | L     |
| L  | L      | Χ      | $Q_0$ |
| Н  | Χ      | Χ      | Z     |

Submit Documentation Feedback



### 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

The SN74AHCT573 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The input switching levels have been lowered to accommodate TTL inputs of 0.8-V  $V_{IL}$  and 2-V  $V_{IH}$ . This feature makes the device ideal for translating up from 3.3 V to 5 V. Figure 4 shows this type of translation.

#### 10.2 Typical Application



Figure 3. Typical Application Schematic

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads; therefore, routing and load conditions should be considered to prevent ringing.

#### 10.2.2 Detailed Design Procedure

- 1. Recommended input conditions
  - Rise time and fall time specs: See (Δt/ΔV) in the Recommended Operating Conditions table.
  - Specified High and low levels: See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommend output conditions
  - Load currents should not exceed 25 mA per output and 75 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.

Product Folder Links: SN54AHCT573 SN74AHCT573



### Typical Application (continued)

#### 10.2.3 Application Curves



### **Power Supply Recommendations**

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the Recommended Operating Conditions table.

Each V<sub>CC</sub> pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply,  $0.1~\mu F$  bypass capacitor is recommended. If there are multiple  $V_{CC}$  pins,  $0.01~\mu F$  or  $0.022~\mu F$  is recommended for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1 µF and 1 µF are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 12 Layout

### 12.1 Layout Guidelines

When using multiple bit logic devices inputs should not ever float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in Figure 5 are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or V<sub>CC</sub>; whichever makes more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the outputs section of the part when asserted. This will not disable the input section of the IO's so they cannot float when disabled.

#### 12.2 Layout Example



Figure 5. Layout Diagram

Submit Documentation Feedback



### 13 Device and Documentation Support

#### 13.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 2. Related Links

| PARTS       | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-------------|----------------|--------------|---------------------|---------------------|---------------------|
| SN54AHCT573 | Click here     | Click here   | Click here          | Click here          | Click here          |
| SN74AHCT573 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 13.2 Trademarks

All trademarks are the property of their respective owners.

### 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN54AHCT573 SN74AHCT573





6-Feb-2020

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5)                 | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|--------------------------------------|---------|
| 5962-9685501QRA  | ACTIVE | CDIP         | J                  | 20   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-9685501QR<br>A<br>SNJ54AHCT573J | Samples |
| 5962-9685501QSA  | ACTIVE | CFP          | W                  | 20   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-9685501QS<br>A<br>SNJ54AHCT573W | Samples |
| SN74AHCT573DBR   | ACTIVE | SSOP         | DB                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | HB573                                | Samples |
| SN74AHCT573DGVR  | ACTIVE | TVSOP        | DGV                | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | HB573                                | Samples |
| SN74AHCT573DW    | ACTIVE | SOIC         | DW                 | 20   | 25             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | AHCT573                              | Samples |
| SN74AHCT573DWR   | ACTIVE | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | AHCT573                              | Samples |
| SN74AHCT573DWRG4 | ACTIVE | SOIC         | DW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | AHCT573                              | Samples |
| SN74AHCT573N     | ACTIVE | PDIP         | N                  | 20   | 20             | Pb-Free<br>(RoHS)          | NIPDAU           | N / A for Pkg Type | -40 to 125   | SN74AHCT573N                         | Samples |
| SN74AHCT573NE4   | ACTIVE | PDIP         | N                  | 20   | 20             | Pb-Free<br>(RoHS)          | NIPDAU           | N / A for Pkg Type | -40 to 125   | SN74AHCT573N                         | Samples |
| SN74AHCT573PW    | ACTIVE | TSSOP        | PW                 | 20   | 70             | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | HB573                                | Samples |
| SN74AHCT573PWR   | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU   SN      | Level-1-260C-UNLIM | -40 to 125   | HB573                                | Samples |
| SN74AHCT573PWRE4 | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | HB573                                | Samples |
| SN74AHCT573PWRG4 | ACTIVE | TSSOP        | PW                 | 20   | 2000           | Green (RoHS<br>& no Sb/Br) | NIPDAU           | Level-1-260C-UNLIM | -40 to 125   | HB573                                | Samples |
| SNJ54AHCT573J    | ACTIVE | CDIP         | J                  | 20   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-9685501QR<br>A<br>SNJ54AHCT573J | Samples |
| SNJ54AHCT573W    | ACTIVE | CFP          | W                  | 20   | 1              | TBD                        | Call TI          | N / A for Pkg Type | -55 to 125   | 5962-9685501QS<br>A<br>SNJ54AHCT573W | Samples |



www.ti.com 6-Feb-2020

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54AHCT573, SN74AHCT573:

Catalog: SN74AHCT573

Military: SN54AHCT573

NOTE: Qualified Version Definitions:



### **PACKAGE OPTION ADDENDUM**

6-Feb-2020

• Catalog - TI's standard catalog product

www.ti.com

• Military - QML certified for Military and Defense Applications

### **PACKAGE MATERIALS INFORMATION**

www.ti.com 2-Oct-2019

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74AHCT573DBR   | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74AHCT573DGVR  | TVSOP           | DGV                | 20 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74AHCT573DWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74AHCT573PWR   | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74AHCT573PWR   | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| SN74AHCT573PWRG4 | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |

www.ti.com 2-Oct-2019



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74AHCT573DBR   | SSOP         | DB              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74AHCT573DGVR  | TVSOP        | DGV             | 20   | 2000 | 367.0       | 367.0      | 35.0        |
| SN74AHCT573DWR   | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74AHCT573PWR   | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |
| SN74AHCT573PWR   | TSSOP        | PW              | 20   | 2000 | 364.0       | 364.0      | 27.0        |
| SN74AHCT573PWRG4 | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |

# W (R-GDFP-F20)

### CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.

  D. Index point is provided on cap for terminal identification only.

  E. Falls within Mil—Std 1835 GDFP2—F20





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

### DGV (R-PDSO-G\*\*)

#### **24 PINS SHOWN**

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side.

D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194



PW (R-PDSO-G20)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G20)

## PLASTIC SMALL OUTLINE



- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
  C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# N (R-PDIP-T\*\*)

### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated