# CLC5633 Triple, High Output, Programmable Gain Buffer #### **General Description** The CLC5633 is a triple, low-cost, high-speed (130MHz) buffer which features user-programmable gains of +2, +1, and -1V/V. The CLC5633 also has a new output stage that delivers high output drive current (130mA), but consumes minimal quiescent supply current (3.0mA/ch) from a single 5V supply. Its current feedback architecture, fabricated in an advanced complementary bipolar process, maintains consistent performance over a wide range of gains and signal levels, and has a linear-phase response up to one half of the -3dB frequency. The CLC5633 offers 0.1dB gain flatness to 20MHz and differential gain and phase errors of 0.03% and 0.06°. These features are ideal for professional and consumer video applications. The CLC5633 offers superior dynamic performance with a 130MHz small-signal bandwidth, 410V/ $\mu$ s slew rate and 5.0ns rise/fall times (2V<sub>step</sub>). The combination of low quiescent power, high output current drive, and high-speed performance make the CLC5633 well suited for many battery-powered personal communication/computing systems. The ability to drive low-impedance, highly capacitive loads, with minimum distortion makes the CLC5633 ideal for cable applications. The CLC5633 will drive a 100 $\Omega$ load with only -73/-92dBc second/third harmonic distortion (A<sub>v</sub> = +2, V<sub>out</sub> = 2V<sub>pp</sub>, f = 1MHz). With a 25 $\Omega$ load, and the same conditions, it produces only -75/-75dBc second/third harmonic distortion. It is also optimized for driving high currents into single-ended transformers and coils. When driving the input of high-resolution A/D converters, the CLC5633 provides excellent -92/-96dBc second/third harmonic distortion (A<sub>V</sub> = +2, V<sub>out</sub> = 2V<sub>pp</sub>, f = 1MHz, R<sub>L</sub> = 1k $\Omega$ ) and fast settling time. #### **Features** - 130mA output current - 0.03%, 0.06° differential gain, phase - 3.0mA/ch supply current - 130MHz bandwidth $(A_v = +2)$ - -92/-96dBc HD2/HD3 (1MHz) - 20ns settling to 0.05% - 410V/µs slew rate - Stable for capacitive loads up to 1000pf - Single 5V to ±5V supplies #### **Applications** - Video line driver - Coaxial cable driver - Twisted pair driver - Transformer/coil driver - High capacitive load driver - Portable/battery-powered applications - A/D driver | +5V Electrical Characteristics ( $A_v = +2$ , $R_L = 100\Omega$ , $V_s = +5V^1$ , $V_{cm} = V_{EE} + (V_s/2)$ , $R_L$ tied to $V_{cm}$ , unless specified) | | | | | fied) | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------|-------------| | PARAMETERS | CONDITIONS | TYP | MIN | I/MAX RATIN | IGS | UNITS | NOTES | | Ambient Temperature | CLC5633IN/IM | +25°C | +25°C | 0 to 70°C | -40 to 85°C | | | | FREQUENCY DOMAIN RESPONS -3dB bandwidth -0.1dB bandwidth gain peaking gain rolloff linear phase deviation differential gain differential phase | SE $V_o = 0.5V_{pp} \\ V_o = 2.0V_{pp} \\ V_o = 0.5V_{pp} \\ <200MHz, V_o = 0.5V_{pp} \\ <30MHz, V_o = 0.5V_{pp} \\ <30MHz, V_o = 0.5V_{pp} \\ <30MHz, V_o = 0.5V_{pp} \\ <30MHz, V_o = 0.5V_{pp} \\ $ | 100<br>97<br>20<br>0<br>0.2<br>0.15<br>0.04<br>0.1 | 80<br>79<br>17<br>0.5<br>0.5<br>0.3<br>- | 70<br>74<br>17<br>1.0<br>0.6<br>0.4<br>- | 70<br>72<br>13<br>1.0<br>0.6<br>0.4<br>- | MHz<br>MHz<br>MHz<br>dB<br>dB<br>deg<br>%<br>deg | | | TIME DOMAIN RESPONSE rise and fall time settling time to 0.05% overshoot slew rate | 2V step<br>1V step<br>2V step<br>2V step | 4.8<br>20<br>5<br>290 | 6.4<br>24<br>7<br>170 | 6.8<br>40<br>11<br>150 | 7.3<br>60<br>14<br>140 | ns<br>ns<br>%<br>V/μs | | | 2 <sup>nd</sup> harmonic distortion 3 <sup>rd</sup> harmonic distortion | PNSE<br>$2V_{pp}$ , $1MHz$<br>$2V_{pp}$ , $1MHz$ ; $R_L = 1k\Omega$<br>$2V_{pp}$ , $5MHz$<br>$2V_{pp}$ , $1MHz$<br>$2V_{pp}$ , $1MHz$ ; $R_L = 1k\Omega$<br>$2V_{pp}$ , $5MHz$ | -72<br>-84<br>-71<br>-87<br>-95<br>-78 | -<br>-54<br>-<br>-<br>-<br>-61 | -<br>-52<br>-<br>-<br>-<br>-54 | -<br>-52<br>-<br>-<br>-54 | dBc<br>dBc<br>dBc<br>dBc<br>dBc<br>dBc | | | equivalent input noise voltage (e <sub>ni</sub> ) non-inverting current (i <sub>bn</sub> ) inverting current (i <sub>bi</sub> ) crosstalk (input referred) crosstalk, all hostile (input referred | >1MHz<br>>1MHz<br>>1MHz<br>10MHz, 1V <sub>pp</sub> | 4.9<br>6.6<br>11.1<br>-54<br>-52 | 5.9<br>8.5<br>14.7<br>–<br>– | 6.4<br>9.3<br>15.8<br>– | 6.4<br>9.3<br>15.8<br>– | nV/√Hz<br>pA/√Hz<br>pA/√Hz<br>dB<br>dB | | | input offset voltage average drift input bias current (non-inverting) average drift gain accuracy internal resistors (R <sub>f</sub> , R <sub>g</sub> ) power supply rejection ratio common-mode rejection ratio supply current (per amplifier) | DC<br>DC<br>R <sub>L</sub> = ∞ | 13<br>80<br>5<br>30<br>±0.3<br>1000<br>48<br>44<br>3.0 | 30<br>-<br>18<br>-<br>±1.5<br>±20%<br>45<br>41<br>3.4 | 35<br>-<br>24<br>-<br>±2.0<br>±26%<br>43<br>39<br>3.6 | 35<br>-<br>24<br>-<br>±2.0<br>±30%<br>43<br>39<br>3.6 | mV<br>μV°C<br>μΑ°C<br>nA°C<br>α<br>dB<br>dB<br>mA | A<br>A<br>A | | MISCELLANEOUS PERFORMAN input resistance (non-inverting) input capacitance (non-inverting) input voltage range, High input voltage range, Low output voltage range, Low output voltage range, Low output voltage range, High output voltage range, High output voltage range, How output voltage range, Low output voltage range, Low output current output resistance, closed loop | CE $R_{L} = 100\Omega$ $R_{L} = 100\Omega$ $R_{L} = \infty$ $R_{L} = \infty$ $DC$ | 1.0<br>2.2<br>4.2<br>0.8<br>4.0<br>1.0<br>4.1<br>0.9<br>100<br>400 | 0.62<br>3.3<br>4.1<br>0.9<br>3.9<br>1.1<br>4.0<br>1.0<br>80<br>600 | 0.56<br>3.3<br>4.0<br>1.0<br>3.8<br>1.2<br>4.0<br>1.0<br>65<br>600 | 0.56<br>3.3<br>4.0<br>1.0<br>3.8<br>1.2<br>3.9<br>1.1<br>40<br>600 | MΩ<br>pF<br>>>>>><br>mΩ | В | Min/max ratings are based on product characterization and simulation. Individual parameters are tested as noted. Outgoing quality levels are determined from tested parameters. 2 #### **Notes** - A) J-level: spec is 100% tested at +25°C. - B) The short circuit current can exceed the maximum safe output current. 1) $V_s = V_{CC} - V_{EE}$ ### Reliability Information Transistor Count 147 301Mhr MTBF (based on limited test data) # **Absolute Maximum Ratings** supply voltage (V<sub>CC</sub> - V<sub>EE</sub>) +14V output current (see note C) 140mA common-mode input voltage $V_{EE}$ to $V_{CC}$ +175°C maximum junction temperature storage temperature range -65°C to +150°C +300°C lead temperature (soldering 10 sec) ESD rating (human body model) 2000V | PARAMETERS | CONDITIONS | TYP | GUAF | ANTEED MI | N/MAX | UNITS | NOTES | |-------------------------------------------------------------------|--------------------------------------------------------|------------|----------|-----------|-------------|-----------------|-------| | Ambient Temperature | CLC5633IN/IM | +25°C | +25°C | 0 to 70°C | -40 to 85°C | | | | FREQUENCY DOMAIN RESPONS | <br>E | | | | | | | | -3dB bandwidth | $V_0 = 1.0 V_{DD}$ | 130 | 100 | 90 | 90 | MHz | | | | $V_0 = 4.0 V_{00}$ | 80 | 60 | 55 | 55 | MHz | | | -0.1dB bandwidth | $V_{o} = 1.0V_{pp}$<br><200MHz, $V_{o} = 1.0V_{pp}$ | 20 | 17 | 12 | 12 | MHz | | | gain peaking | $<200MHz', V_0 = 1.0V_{pp}$ | 0 | 0.5 | 1.0 | 1.0 | dB | | | gain rolloff | $<30MHz, V_0 = 1.0V_{DD}$ | 0.1 | 0.3 | 0.5 | 0.5 | dB | | | linear phase deviation | $<30MHz, V_0 = 1.0V_{pp}$ | 0.2 | 0.4 | 0.6 | 0.6 | deg | | | differential gain | NTSC, $R_L=150\Omega$ | 0.03 | 0.08 | _ | _ | % | | | differential phase | NTSC, $R_L=150\Omega$ | 0.06 | 0.1 | _ | | deg | | | TIME DOMAIN RESPONSE | 0)/ -+ | F 0 | 0.5 | 7.0 | 7 7 | | | | rise and fall time | 2V step | 5.0 | 6.5 | 7.0 | 7.7 | ns | | | settling time to 0.05% overshoot | 2V step | 20<br>14 | 30<br>17 | 44<br>18 | 67<br>19 | ns<br>% | | | slew rate | 2V step<br>2V step | 410 | 310 | 240 | 225 | -/₀<br>V/μs | | | | • | 410 | 310 | 240 | 223 | ν/μ5 | | | DISTORTION AND NOISE RESPO<br>2 <sup>nd</sup> harmonic distortion | | -73 | _ | _ | _ | dBc | | | 2. Tairrionic distortion | $2V_{pp}$ , 1MHz<br>$2V_{pp}$ , 1MHz; $R_L = 1k\Omega$ | -73<br>-92 | | _ | _ | dBc | | | | 2V <sub>pp</sub> , 5MHz | -69 | -58 | -56 | -56 | dBc | | | 3 <sup>rd</sup> harmonic distortion | 2V <sub>pp</sub> , 1MHz | -92 | _ | _ | - | dBc | | | o marmorno diciordon | $2V_{pp}^{pp}$ , 1MHz; $R_L = 1k\Omega$ | -96 | _ | _ | _ | dBc | | | | 2V <sub>pp</sub> , 5MHz | -72 | -66 | -65 | -65 | dBc | | | equivalent input noise | | | | | | | | | voltage (e <sub>ni</sub> ) | >1MHz | 4.9 | 5.9 | 6.4 | 6.4 | nV/√Hz | | | non-inverting current (i <sub>bn</sub> ) | >1MHz | 6.6 | 8.5 | 9.3 | 9.0 | p <b>A</b> /√Hz | | | inverting current (i <sub>bi</sub> ) | >1MHz | 11.1 | 14.7 | 15.8 | 15.8 | pA/√Hz | | | crosstalk (input referred) | 10MHz, 1V <sub>pp</sub> | -54<br>50 | _ | _ | _ | dB | | | crosstalk, all hostile (input referred | ) TOMITZ, TV <sub>pp</sub> | -52 | _ | _ | _ | dB | | | STATIC DC PERFORMANCE | | _ | 00 | 0.5 | 0.5 | | | | output offset voltage | | 7<br>80 | 30 | 35 | 35 | mV<br>μV/°C | | | average drift<br>input bias current (non-inverting) | | 5 | 18 | 25 | 25 | μΑ | | | average drift | | 40 | - | | | μΛ<br>nA/°C | | | gain accuracy | | ±0.3 | ±1.5 | ±2.0 | ±2.0 | 1,700 | | | internal resistors (R <sub>f</sub> , R <sub>g</sub> ) | | 1000 | ±20% | ±26% | ±30% | $\Omega$ | | | power supply rejection ratio | DC | 48 | 45 | 43 | 43 | dB | | | common-mode rejection ratio | DC | 44 | 41 | 39 | 39 | dB | | | supply current (per amplifier) | R <sub>L</sub> = ∞ | 3.2 | 3.8 | 4.0 | 4.0 | mA | | | MISCELLANEOUS PERFORMANO | E | | | | | | | | input resistance (non-inverting) | | 1.1 | 0.63 | 0.57 | 0.57 | $M\Omega$ | | | input capacitance (non-inverting) | | 1.9 | 2.85 | 2.85 | 2.85 | pF | | | common-mode input range | | ±4.2 | ±4.1 | ±4.1 | ±4.0 | Īν | | | output voltage range | $R_L = 100\Omega$ | ±3.8 | ±3.6 | ±3.6 | ±3.5 | V | | | output voltage range | R <sub>L</sub> = ∞ | ±4.0 | ±3.8 | ±3.8 | ±3.7 | V . | _ | | output current | 20 | 130 | 100 | 80 | 50 | mA | В | | output resistance, closed loop | DC | 400 | 600 | 600 | 600 | mΩ | | # Notes B) The short circuit current can exceed the maximum safe output current. | Package | Thermal | Resistance | |---------|---------|------------| | | | | | Package | θ <sub>JC</sub> | $\theta_{JA}$ | |------------------------------------|------------------|--------------------| | Plastic (IN)<br>Surface Mount (IM) | 60°C/W<br>55°C/W | 110°C/W<br>125°C/W | # Model Temperature Range Description CLC5633IN -40°C to +85°C 8-pin PDIP CLC5633IM -40°C to +85°C 8-pin SOIC CLC5633IMX -40°C to +85°C 8-pin SOIC tape and reel # +5V Typical Performance (A<sub>v</sub> = +2, R<sub>L</sub> = 100 $\Omega$ , V<sub>s</sub> = +5V<sup>1</sup>, V<sub>cm</sub> = V<sub>EE</sub> + (V<sub>s</sub>/2), R<sub>L</sub> tied to V<sub>cm</sub>, unless specified) # $\pm 5V$ Typical Performance (A<sub>v</sub> = +2, R<sub>L</sub> = 100 $\Omega$ , V<sub>CC</sub> = $\pm$ 5V, unless specified) # $\pm 5V$ Typical Channel Matching Performance (A<sub>v</sub> = +2, R<sub>L</sub> = 100 $\Omega$ , V<sub>CC</sub> = $\pm$ 5V, unless specified) # **CLC5633 Operation** The CLC5633 is a current feedback buffer built in an advanced complementary bipolar process. The CLC5633 operates from a single 5V supply or dual ±5V supplies. Operating from a single 5V supply, the CLC5633 has the following features: - Gains of +1, -1, and 2V/V are achievable without external resistors - Provides 100mA of output current while consuming only 15mW of power - Offers low -84/-95dBc 2nd and 3rd harmonic distortion - Provides BW > 90MHz and 1MHz distortion < -70dBc at V<sub>o</sub> = 2V<sub>pp</sub> The CLC5633 performance is further enhanced in $\pm 5V$ supply applications as indicated in the $\pm 5V$ Electrical Characteristics table and $\pm 5V$ Typical Performance plots. If gains other than +1, -1, or +2V/V are required, then the CLC5602 can be used. The CLC5602 is a current feedback amplifier with near identical performance and allows for external feedback and gain setting resistors. #### **Current Feedback Amplifiers** Some of the key features of current feedback technology are: - Independence of AC bandwidth and voltage gain - Inherently stable at unity gain - Adjustable frequency response with feedback resistor - High slew rate - Fast settling Current feedback operation can be described using a simple equation. The voltage gain for a non-inverting or inverting current feedback amplifier is approximated by Equation 1. $$\frac{V_o}{V_{in}} = \frac{A_v}{1 + \frac{R_f}{Z(j\omega)}}$$ Equation 1 where: - A<sub>v</sub> is the closed loop DC voltage gain - R<sub>f</sub> is the feedback resistor - Z(jω) is the CLC5633's open loop transimpedance gain - $\blacksquare \frac{Z(j\omega)}{R_f}$ is the loop gain The denominator of Equation 1 is approximately equal to 1 at low frequencies. Near the -3dB corner frequency, the interaction between $R_{\rm f}$ and $Z(j\omega)$ dominates the circuit performance. The value of the feedback resistor has a large affect on the circuits performance. Increasing $R_{\rm f}$ has the following affects: - Decreases loop gain - Decreases bandwidth - Reduces gain peaking - Lowers pulse response overshoot - Affects frequency response phase linearity # **CLC5633 Design Information** 6 #### **Closed Loop Gain Selection** The CLC5633 is a current feedback op amp with $R_f=R_g=1 k \Omega$ on chip (in the package). Select from three closed loop gains without using any external gain or feedback resistors. Implement gains of +2, +1, and -1V/V by connecting pins 5 and 6 (or 9 and 10, or 12 and 13) as described in the chart below. | Gain | Input Connections | | | | |-------------------------|----------------------------------------|-------------------------------------|--|--| | $A_{v}$ | Non-Inverting (pins 5,10, & 12) | Inverting (pins 6,9, & 13) | | | | -1V/V<br>+1V/V<br>+2V/V | ground<br>input signal<br>input signal | input signal<br>NC (open)<br>ground | | | The gain accuracy of the CLC5633 is excellent and stable over temperature change. The internal gain setting resistors, $R_f$ and $R_g$ are diffused silicon resistors with a process variation of $\pm$ 20% and a temperature coefficient of ~ 2000ppm/°C. Although their absolute values change with processing and temperature, their ratio ( $R_f/R_g$ ) remains constant. If an external resistor is used in series with $R_g$ , gain accuracy over temperature will suffer. #### Single Supply Operation ( $V_{CC} = +5V$ , $V_{EE} = GND$ ) The specifications given in the +5V Electrical Characteristics table for single supply operation are measured with a common mode voltage ( $V_{cm}$ ) of 2.5V. $V_{cm}$ is the voltage around which the inputs are applied and the output voltages are specified. Operating from a single +5V supply, the Common Mode Input Range (CMIR) of the CLC5633 is typically +0.8V to +4.2V. The typical output range with $R_L$ =100 $\Omega$ is +1.0V to +4.0V. For single supply DC coupled operation, keep input signal levels above 0.8V DC. For input signals that drop below 0.8V DC, AC coupling and level shifting the signal are recommended. The non-inverting and inverting configurations for both input conditions are illustrated in the following 2 sections. #### **DC Coupled Single Supply Operation** Figures 1, 2, and 3 on the following page, show the recommended configurations for input signals that remain above 0.8V DC. Note: $R_b$ provides DC bias for the non-inverting input. $R_b$ , $R_L$ and $R_t$ are tied to $V_{cm}$ for minimum power consumption and maximum output swing. Channel 2 and 3 not shown. Figure 1: DC Coupled, $A_v = -1V/V$ Configuration Figure 2: DC Coupled, $A_v = +1V/V$ Configuration Note: $R_t$ and $R_L$ and $R_g$ are tied to $V_{\text{cm}}$ for minimum power consumption and maximum output swing. Figure 3: DC Coupled, $A_v = +2V/V$ Configuration #### **AC Coupled Single Supply Operation** Note: Channel 2 and 3 not shown. Figures 4, 5, and 6 show possible non-inverting and inverting configurations for input signals that go below 0.8V DC. $V_{CC}$ $0.1\mu F$ $V_{O} = V_{in} + 2.5$ $0.0 \text{ frequency cutoff} = \frac{1}{2\pi R_{g}C_{C}},$ $0.1\mu F$ $V_{O} = V_{in} + 2.5$ V_{O} 2$ Figure 4: AC Coupled, $A_v = -1V/V$ Configuration The input is AC coupled to prevent the need for level shifting the input signal at the source. The resistive voltage divider biases the non-inverting input to $V_{CC} \div 2 = 2.5V$ (For $V_{CC} = +5V$ ). Figure 5: AC Coupled, $A_v = +1V/V$ Configuration Figure 6: AC Coupled, $A_v = +2V/V$ Configuration #### **Dual Supply Operation** The CLC5633 operates on dual supplies as well as single supplies. The non-inverting and inverting configurations are shown in Figures 7, 8 and 9. Note: $R_b$ provides DC bias for the non-inverting input. Select $R_t$ to yield desired $R_{in} = R_t ||1k\Omega$ . Channel 2 and 3 not shown. Figure 7: Dual Supply, $A_v = -1V/V$ Configuration Note: Channel 2 and 3 not shown Figure 8: Dual Supply, $A_v = +1V/V$ Configuration Note: Channel 2 and 3 not shown. Figure 9: Dual Supply, $A_v = +2V/V$ Configuration #### **Load Termination** The CLC5633 can source and sink near equal amounts of current. For optimum performance, the load should be tied to $V_{\rm cm}$ . #### **Driving Cables and Capacitive Loads** When driving cables, double termination is used to prevent reflections. For capacitive load applications, a small series resistor at the output of the CLC5633 will improve stability and settling performance. The *Frequency Response vs. C\_L* plot, shown below in Figure 10, gives the recommended series resistance value for optimum flatness at various capacitive loads. Figure 10: Frequency Response vs. C<sub>L</sub> #### Transmission Line Matching One method for matching the characteristic impedance $(Z_o)$ of a transmission line or cable is to place the appropriate resistor at the input or output of the amplifier. Figure 11 shows typical inverting and non-inverting circuit configurations for matching transmission lines. Non-inverting gain applications: - Connect pin 2 as indicated in the table in the *Closed Loop Gain Selection* section. - Make R<sub>1</sub>, R<sub>2</sub>, R<sub>6</sub>, and R<sub>7</sub> equal to Z<sub>0</sub>. - Use R<sub>3</sub> to isolate the amplifier from reactive loading caused by the transmission line, or by parasitics. Inverting gain applications: - Connect R<sub>3</sub> directly to ground. - Make the resistors R<sub>4</sub>, R<sub>6</sub>, and R<sub>7</sub> equal to Z<sub>0</sub>. - Make $R_5$ II $R_q = Z_o$ . The input and output matching resistors attenuate the signal by a factor of 2, therefore additional gain is needed. Use $C_6$ to match the output transmission line over a greater frequency range. $C_6$ compensates for the increase of the amplifier's output impedance with frequency Figure 11: Transmission Line Matching #### **Power Dissipation** Follow these steps to determine the power consumption of the CLC5633: - 1. Calculate the quiescent (no-load) power: $P_{amp} = I_{CC} (V_{CC} V_{EE})$ - Calculate the RMS power at the output stage: P<sub>o</sub> = (V<sub>CC</sub> V<sub>load</sub>) (I<sub>load</sub>), where V<sub>load</sub> and I<sub>load</sub> are the RMS voltage and current across the external load. - 3. Calculate the total RMS power: $P_t = P_{amp} + P_o$ The maximum power that the DIP and SOIC, packages can dissipate at a given temperature is illustrated in Figure 12. The power derating curve for any CLC5633 package can be derived by utilizing the following equation: $$\frac{(175^{\circ} - T_{amb})}{\theta_{JA}}$$ where T<sub>amb</sub> = Ambient temperature (°C) θ<sub>JA</sub> = Thermal resistance, from junction to ambient, for a given package (°C/W) Figure 12: Power Derating Curve #### **Layout Considerations** A proper printed circuit layout is essential for achieving high frequency performance. National provides evaluation boards for the CLC5633 (CLC730075-DIP, CLC730074-SOIC) and suggests their use as a guide for high frequency layout and as an aid for device testing and characterization. General layout and supply bypassing play major roles in high frequency performance. Follow the steps below as a basis for high frequency layout: - Include 6.8µF tantalum and 0.1µF ceramic capacitors on both supplies. - Place the 6.8μF capacitors within 0.75 inches of the power pins. - Place the $0.1\mu F$ capacitors less than 0.1 inches from the power pins. - Remove the ground plane under and around the part, especially near the input and output pins to reduce parasitic capacitance. - Minimize all trace lengths to reduce series inductances. - Use flush-mount printed circuit board pins for prototyping, never use high profile DIP sockets. #### **Evaluation Board Information** A data sheet is available for the CLC730075/ CLC730074 evaluation boards. The evaluation board data sheets provide: - Evaluation board schematics - Evaluation board layouts - General information about the boards The evaluation boards are designed to accommodate dual supplies. The boards can be modified to provide single supply operation. For best performance; 1) do not connect the unused supply, 2) ground the unused supply pin. # Special Evaluation Board Considerations for the CLC5633 To optimize off-isolation of the CLC5633, cut the $R_{\rm f}$ trace on both the CLC730074 and the CLC730075 evaluation boards. This cut minimizes capacitive feedthrough between the input and the output. #### **SPICE Models** SPICE models provide a means to evaluate amplifier designs. Free SPICE models are available for National's monolithic amplifiers that: - Support Berkeley SPICE 2G and its many derivatives - Reproduce typical DC, AC, Transient, and Noise performance - Support room temperature simulations The *readme* file that accompanies the diskette lists released models, and provides a list of modeled parameters. The application note OA-18, Simulation SPICE Models for National's Op Amps, contains schematics and a reproduction of the readme file. # **Application Circuits** 10 #### Single Supply Cable Driver Figure 13 below shows the CLC5633 driving 10m of $75\Omega$ coaxial cable. The CLC5633 is set for a gain of +2V/V to compensate for the divide-by-two voltage drop at $V_{\rm o}$ . The response after 10m of cable is illustrated in Figure 14. Figure 13: Single Supply Cable Driver Figure 14: Response After 10m of Cable This page intentionally left blank. #### **Customer Design Applications Support** National Semiconductor is committed to design excellence. For sales, literature and technical support, call the National Semiconductor Customer Response Group at **1-800-272-9959** or fax **1-800-737-7018**. #### **Life Support Policy** National's products are not authorized for use as critical components in life support devices or systems without the express written approval of the president of National Semiconductor Corporation. As used herein: - 1. Life support devices or systems are devices or systems which, a) are intended for surgical implant into the body, or b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. # National Semiconductor Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018 #### National Semiconductor Europe Fax: (+49) 0-180-530 85 86 E-mail: europe.support.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tel: (+49) 0-180-532 78 32 Francais Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 #### National Semiconductor Hong Kong Ltd. Hong Kong Ltd. 13th Floor, Straight Block Ocean Centre, 5 Canton Road Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960 #### National Semiconductor Japan Ltd. Tel: 81-043-299-2309 Fax: 81-043-299-2408 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.