

# **4.5-V TO 16-V INPUT, HIGH CURRENT, SYNCHRONOUS STEP DOWN THREE DC-DC CONVERTER WITH INTEGRATED FET, USB SWITCH AND PUSH BUTTON CONTROL**

**Check for Samples: [TPS65257](http://www.ti.com/product/tps65257#samples)**

### **<sup>1</sup>FEATURES**

- 
- **0.8-V, 1% Accuracy Reference than 2%**
- **Continuous Loading: Support Pre-Biased Outputs**
- **3.5 A (Buck 1), 2.5 A (Buck2 and 3) Thermal Protection**
- **Switching Frequency Set By External Resistor Control for Intelligent System Power-**
- **External Enable Pins With Built-In Current On/Power-Off Operation**
- 
- **by External Resistor**
- **Current-Mode Control With Simple Compensation Circuit**
- **Wide Input Supply Voltage Range: Automatic Low Pulse Skipping (PSM) Power 4.5 V - 16 V Mode, Allowing for an Output Ripple Better**
	-
- **3 A (Buck1), 2 A (Buck2 and 3) Power Good Supervisor and Reset Generator**
- **Maximum Current: 1-A USB Power Switch With Overcurrent and**
- **Synchronous Operation, 300-kHz 2.2-MHz Push Button (10-kV ESD Rated Pin for PB\_IN)**
- **Source for Easy Sequencing Small, Thermally Efficient 40-Pin 6-mm x 6-mm • External Soft Start Pins RHA (QFN) package**
- **Adjustable Cycle-by-Cycle Current Limit Set -40°C to 125°C Junction Temperature Range**

### **DESCRIPTION/ORDERING INFORMATION**

TPS65257 is a power management IC with three step-down buck converters. Both high-side and low-side MOSFETs are integrated to provide fully synchronous conversion with higher efficiency. The converters are designed to simplify its application while giving the designer the option to optimize their usage according to the target application.

The converters can operate in 5-, 9-, 12- or 15-V systems. The output voltage can be set externally using a resistor divider to any value between 0.8 V and the input supply minus the resistive drops on the converter path. Each converter features enable pin that allows a delayed start-up for sequencing purposes, soft start pin that allows adjustable soft-start time by choosing the soft-start capacitor, and a current limit (RLIM) pin that enables designer to adjust current limit by selecting an external resistor and optimize the choice of inductor. All converters operate in 'hiccup mode': Once an over-current lasting more than 10 ms is sensed in any of the converters, they will shut down for 10 ms and then the start-up sequencing will be tried again. If the overload has been removed, the converter will ramp up and operate normally. If this is not the case the converter will see another over-current event and shuts down again repeating the cycle (hiccup) until the failure is cleared. If an overload condition lasts for less than 10 ms, only the relevant converter affected will shut-down and re-start and no global hiccup mode will occur.

The switching frequency of the converters is set by an external resistor connected to ROSC pin. The switching regulators are designed to operate from 300 kHz to 2.2 MHz. The converters operate with 180° phase between then to minimize the input filter requirements.

All converters have peak current mode control which simplifies external frequency compensation. The device has a built-in slope compensation ramp. The slope compensation can prevent sub harmonic oscillations in peak current mode control. A traditional type II compensation network can stabilize the system and achieve fast transient response. Moreover, an optional capacitor in parallel with the upper resistor of the feedback divider provides one more zero and makes the crossover frequency over 100 kHz.

All converters feature an automatic low power pulse PFM skipping mode which improves efficiency during light loads and standby operation, while guaranteeing a very low output ripple, allowing for a value of less than 2% at low output voltages.





The device incorporates an overvoltage transient protection circuit to minimize voltage overshoot. The OVP feature minimizes the output overshoot by implementing a circuit to compare the FB pin voltage to OVP threshold which is 109% of the internal voltage reference. If the FB pin voltage is greater than the OVTP threshold, the high side MOSFET is disabled preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVP lower threshold which is 107%, the high side MOSFET is allowed to turn on the next clock cycle.

TPS65257 features a supervisor circuit which monitors each buck's output and the PGOOD pin is asserted once sequencing is done. The PGOOD pin is an open drain output. The PGOOD pin is pulled low when any buck converter is pulled below 85% of the nominal output voltage. The PGOOD is pulled up when all converter outputs are more than 90% of its nominal output voltage. The default reset time is 100 ms. The polarity of the PGOOD is active high.

The push button operation has been designed to allow for automatic system start when the input supply is applied or to provide an integrated ON/OFF system management without the need of additional external components. The behavior of the device will depend on the status of the INT pin (see start-up signals).

The USB switch provides up to 1-A of current as required by downstream USB devices. When the output load exceeds the current-limit threshold or a short is present, the PMU limits the output current to a safe level by switching into a constant-current mode and pulling the over current logic output low. When continuous heavy overloads and short circuits increase the power dissipation in the switch, causing the junction temperature to rise, a thermal warning protection circuit shuts off the USB switch and allows the buck converters to carry on operating.

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 160°C. The thermal shutdown forces the device to stop operating when the junction temperature exceeds thermal trip threshold. Once the die temperature decreases below 140°C, the device reinitiates the power up sequence. The thermal shutdown hysteresis is 20°C.

#### **ORDERING INFORMATION(1)**



(1) For the most current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com

(2) Package drawings, thermal data, and symbolization are available at [www.ti.com/packaging](http://www.ti.com/packaging).



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ALA ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### **FUNCTIONAL BLOCK DIAGRAM**





Product Folder Links: [TPS65257](http://www.ti.com/product/tps65257?qgpn=tps65257)



**PIN OUT**



Texas<br>Instruments

#### **TERMINAL FUNCTIONS**



6 [Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSB32A&partnum=TPS65257) Copyright © 2011–2012, Texas Instruments Incorporated

#### **TERMINAL FUNCTIONS (continued)**



#### **ABSOLUTE MAXIMUM RATINGS (1)**

over operating free-air temperature range (unless otherwise noted, all voltages are with respect to GND)



(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute–maximum–rated conditions for extended periods may affect device reliability.

#### **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)



#### **ELECTROSTATIC DISCHARGE (ESD) PROTECTION**



#### **PACKAGE DISSIPATION RATINGS(1)**



(1) Based on JEDEC 51.5 HIGH K environment measured on a 76.2 x 114 x 0.6-mm board with the following layer arrangement: (a) Top layer: 2 Oz Cu, 6.7% coverage

(b) Layer 2: 1 Oz Cu, 90% coverage

(c) Layer 3: 1 Oz Cu, 90% coverage

(d) Bottom layer: 2 Oz Cu, 20% coverage

Texas<br>Instruments

#### **ELECTRICAL CHARACTERISTICS**

 $T_J = -40^{\circ}$ C to 125°C,  $V_{IN} = 12$  V,  $f_{SW} = 500$  kHz (unless otherwise noted)





**[TPS65257](http://www.ti.com/product/tps65257?qgpn=tps65257)**

#### **[www.ti.com](http://www.ti.com)** SLVSB32A –SEPTEMBER 2011–REVISED DECEMBER 2012

# **ELECTRICAL CHARACTERISTICS (continued)**

 $T_{\text{J}}$  = –40°C to 125°C, V<sub>IN</sub> = 12 V,  $f_{SW}$  = 500 kHz (unless otherwise noted)



Copyright © 2011–2012, Texas Instruments Incorporated and [Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLVSB32A&partnum=TPS65257) 9

Texas<br>Instruments

# **ELECTRICAL CHARACTERISTICS (continued)**

 $T_J = -40^{\circ}$ C to 125°C,  $V_{IN} = 12$  V,  $f_{SW} = 500$  kHz (unless otherwise noted)



**EXAS** 

**STRUMENTS** 

#### **TYPICAL CHARACTERISTICS**









**Buck1 Temp Variation @ 1.2V, 1%Resistor**

















**STRUMENTS** 

**EXAS** 

EXAS **STRUMENTS** 

**[www.ti.com](http://www.ti.com)** SLVSB32A –SEPTEMBER 2011–REVISED DECEMBER 2012













**Figure 15. Figure 16.**



**Figure 17. Figure 18.**



# **Ripple T<sup>A</sup> = 70°C, Buck1 = 3A, Buck2 = 2A, Buck3 = 2A Ripple T<sup>A</sup> = 10°C, Buck1 = 3A, Buck2 = 2A, Buck3 = 2A**





















**FXAS NSTRUMENTS** 

 $\overline{14}$ 

**[www.ti.com](http://www.ti.com)** SLVSB32A –SEPTEMBER 2011–REVISED DECEMBER 2012



**EXAS** 

**NSTRUMENTS** 























# **Figure 25. Figure 26.**

**TYPICAL CHARACTERISTICS (continued)**<br>Operation (5V) USB Current Limit Recovery (5V) **USB Current Limit Operation (5V)** Buttons  $\overline{\mathsf{USB}}$  alarm **Curs2 Pos** zuw<br>1 m



**Bucks Operation (Top 3 Traces) and USB Alarm Operation EVM Layout** œ





**Figure 35. Figure 36.**

**Figure 33. Figure 34.**

**B1 = 3A, B2 = 2A, B3 = 2A B1 = 3A, B2 = 2A, B3 = 2A**



**NSTRUMENTS** 

Texas





**Figure 37.**

#### **DETAILED DESCRIPTION**

#### **Adjustable Switching Frequency**

To select the internal switching frequency, connect a resistor from ROSC to ground. [Figure 38](#page-16-0) shows the required resistance for a given switching frequency.





<span id="page-16-0"></span>
$$
R_{osc}(k\Omega) = 174 \cdot f_{sw}^{-1.122}
$$

(1)

#### **Output Inductor Selection**

To calculate the value of the output inductor, use [Equation 2](#page-17-0).

<span id="page-17-0"></span>
$$
Lo = \frac{Vin - Vout}{Io \cdot K_{ind}} \cdot \frac{Vout}{Vin \cdot fsw}
$$
\n(2)

 $K_{\text{IND}}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. In general,  $K_{IND}$  is normally from 0.1 to 0.3 for the majority of applications. A value of 0.1 will improve the efficiency at light load, while a value of 0.3 will provide the lowest possible cost solution. The ripple current is:

$$
I ripple = \frac{Vin - Vout}{Lo} \cdot \frac{Vout}{Vin \cdot fsw}
$$

#### **Output Capacitor**

There are two primary considerations for selecting the value of the output capacitor. The output capacitors are selected to meet load transient and output ripple's requirements. If a minimum transient specification is required use the following equation:

$$
Co > \frac{\Delta I_{OUT}^2 \cdot L_o}{V_{out} \cdot \Delta V out}
$$
\n<sup>(4)</sup>

The following equation calculates the minimum output capacitance needed to meet the output voltage ripple specification.

$$
Co > \frac{1}{8 \cdot f_{SW}} \cdot \frac{1}{\frac{V_{RIPPLE}}{I_{RIPPLE}}} \tag{5}
$$

Where f<sub>SW</sub> is the switching frequency, V<sub>RIPPLE</sub> is the maximum allowable output voltage ripple, and V<sub>RIPPLE</sub> is the inductor ripple current.

#### **Input Capacitor**

A minimum 10-µF X7R/X5R ceramic input capacitor is recommended to be added between VIN and GND of each converter. The input capacitor must handle the RMS ripple current shown in the following equation.

$$
Icirms = Iout \cdot \sqrt{\frac{Vout}{Vin min} \cdot \frac{(Vin min - Vout)}{Vin min}}
$$

#### **Bootstrap Capacitor**

The device has two integrated boot regulators and requires a small ceramic capacitor between the BST and LX pins to provide the gate drive voltage for the high side MOSFET. The value of the ceramic capacitor should be 0.047 µF. A ceramic capacitor with an X7R or X5R grade dielectric is recommended because of the stable characteristics over temperature and voltage.

#### **Push Button**

The push button control is an optional feature. The user can power on and off the PMU without push button by connecting the PB pin to GND. Alternatively, the user can power on and off the PMU by using a push button on/off controller. When the 3.3V LDO's output is more than 2.6V, the internal logic will detect the voltage at PB to determine whether the PB pin is used. When the voltage at PB is zero, the PMU will be activated after detecting PB staying low for at least 20ms. On the other hand, if the voltage at PB is high, the PMU will keep off until the first solid push button signal. After a valid push button signal is asserted, the PMU will follow each dc/dc converter's EN and power up from a valid push button signal.

During power off, once the PB has been pressed, INT is switched low. This warns the system to shut down all housekeeping tasks. During the off period, the PMU will keep off until a new PB signal is received. This "off" state can be overridden by recycling the input power.

**NSTRUMENTS** 

**FXAS** 

(3)

(6)



#### **Turn On Through Push Button**

When the PB pin is not tied to GND, a high to low transition on PB initiates the power on sequence. PB must stay low for a period of 20ms. Once completing this 20mS, the internal EN is asserted and the PMU is turned on.



**Figure 39. Push Button Turn On**

#### **Turn Off Through Push Button**

A high to low transition on PB initiates the power off sequence. PB must stay low for a period of 20ms. After completing 20ms, the PMU pulls down the INT to alert the system that the PMU will be shut down within 1024ms. After 1024ms, the PMU will be disabled through an internal EN, which can override the individual EN of each power converter. The PMU will keep off unless there is another from high to low transition on PB or the input power is recycled.



**Figure 40. Push Button Trun Off**

#### **Delayed Start-Up After pb\_in**

If a delayed start-up is required on any of the buck converters fit a ceramic capacitor to the ENx pins. The delay added is ~1.67 ms per nF connected to the pin. Note that the EN pins have a weak 1 MΩ pull-up to the 3V3 rail.



**Figure 41. Delayed Start-Up**

# **Out-of-Phase Operation**

In order to reduce input ripple current, buck 1 and buck 2 operate 180 degree out-of-phase. This enables the system having less input ripple, then to lower component cost, save board space and reduce EMI.

# **Soft-Start Time**

**CONFIDENTIFY ACTS - SUMMAN IN START CONFIDENT** (Iss) is 5 µA. The soft-start circuit requires 1 nF per around 167 µs to be connected at the SS pin. A 0.8-ms soft-start time is implemented for all converters fitting 4.7 n The device has an internal pull-up current source of 5  $\mu$ A that charges an external soft-start capacitor to implement a slow start time. [Equation 7](#page-19-0) shows how to select a soft-start capacitor based on an expected slow circuit requires 1 nF per around 167 µs to be connected at the SS pin. A 0.8-ms soft-start time is implemented for all converters fitting 4.7 nF to the relevant SS pin.

$$
T_{ss}(ms) = V_{REF}(V) \cdot \left(\frac{C_{ss}(nF)}{I_{ss}(\mu A)}\right)
$$

(7)

<span id="page-19-0"></span>The Power Good circuit for the bucks has a 10-ms watchdog. Therefore the soft-start time should be lower than this value. It is recommended not to exceed 5 ms.



**[TPS65257](http://www.ti.com/product/tps65257?qgpn=tps65257)**

(8)

#### **Adjusting the Output Voltage**

<span id="page-20-0"></span>The output voltage is set with a resistor divider from the output node to the FB pin. It is recommended to use 1% tolerance or better divider resistors. In order to improve efficiency at light load, start with a value close to 40 kΩ for the R1 resistor and use [Equation 8](#page-20-0) to calculate R2.

$$
R2 = R1 \cdot \left(\frac{0.8V}{V_o - 0.8V}\right)
$$



**Figure 42. Voltage Divider Circuit**

#### **Loop Compensation**

TPS65257 is a current mode control DC/DC converter. The error amplifier is a transconductance amplifier with a  $\rm g_{\rm M}$  of 130 µA/V. A typical compensation circuit could be type II (R<sub>c</sub> and C<sub>c</sub>) to have a phase margin between 60° and 90°, or type III ( $R_c$  and  $C_c$  and  $C_f$  to improve the converter transient response.  $C_{Roll}$  adds a high frequency pole to attenuate high-frequency noise when needed. It may also prevent noise coupling from other rails if there is possibility of cross coupling in between rails when layout is very compact.



**Figure 43. Loop Compensation Scheme**





#### **Slope Compensation**

The device has a built-in slope compensation ramp. The slope compensation can prevent sub harmonic oscillations in peak current mode control.

#### **Power Good**

The PGOOD pin is an open drain output. The PGOOD pin is pulled low when any buck converter is pulled below 85% of the nominal output voltage. The PGOOD is pulled up when both buck converters' outputs are more than 90% of its nominal output voltage.

The default reset time is 100 ms. The polarity of the PGOOD is active high.





#### **Current Limit Protection**

[Figure 44](#page-22-0) shows the (peak) inductor current limit for Buck 1. The typical limit can be approximated with the following graph.



**Figure 44. Buck 1**

<span id="page-22-1"></span><span id="page-22-0"></span>[Figure 45](#page-22-1) shows the (peak) inductor current limit for Buck 2. The typical limit can be approximated with the following graph.



[Figure 46](#page-23-0) shows the (peak) inductor current limit for Buck 3. The typical limit can be approximated with the following graph.



**Figure 46. Buck 3**

<span id="page-23-0"></span>The current limit should be set by using either the TYP or MIN line. If using the TYP line, ensure that limit trips at the MIN line are acceptable for your application. When setting high-side current limit to large current values, ensure that the additional load immediately prior to an overcurrent condition will not cause the switching node voltage to exceed 20 V. Additionally, ensure during worst case operation, with all bucks loaded immediately prior to current limit, the maximum virtual junction temperature of the device does not exceed 125°C.

All converters operate in hiccup mode: Once an over-current lasting more than 10 ms is sensed in any of the converters, they will shut down for 10 ms and then the start-up sequencing will be tried again. If the overload has been removed, the converter will ramp up and operate normally. If this is not the case the converter will see another over-current event and shuts-down again repeating the cycle (hiccup) until the failure is cleared.

If an overload condition lasts for less than 10 ms, only the relevant converter affected will shut-down and re-start and no global hiccup mode will occur.

#### **Overvoltage Transient Protection**

The device incorporates an overvoltage transient protection (OVP) circuit to minimize voltage overshoot. The OVP feature minimizes the output overshoot by implementing a circuit to compare the FB pin voltage to OVTP threshold which is 109% of the internal voltage reference. If the FB pin voltage is greater than the OVTP threshold, the high side MOSFET is disabled preventing current from flowing to the output and minimizing output overshoot. When the FB voltage drops lower than the OVTP threshold which is 107%, the high side MOSFET is allowed to turn on the next clock cycle.

#### **Low Power/Pulse Skipping Operation**

When a buck synchronous converter operates at light load or standby conditions, the switching losses are the dominant source of power losses. Under these load conditions, TPS65257 uses a pulse skipping modulation technique to reduce the switching losses by keeping the power transistors in the off-state for several switching cycles, while maintaining a regulated output voltage. [Figure 47](#page-24-0) shows the output voltage and load plus the inductor current.



**Figure 47. Low Power/Pulse Skipping**

<span id="page-24-0"></span>During the burst mode, the converter continuously charges up the output capacitor until the output voltage reaches a certain limit threshold. The operation of the converter in this interval is equivalent to the peak inductor current mode control. In each switch period, the main switch is turned on until the inductor current reaches the peak current limit threshold. As the load increases the number of pulses increases to make sure that the output voltage stays within regulation limits. When the load is very light the low power controller has a zero crossing detector to allow the low side mosfet to operate even in light load conditions. The transistor is not disabled at light loads. A zero crossing detection circuit will disable it when inductor current reverses. During the whole process the body diode does not conduct but is used as blocking diode only.

During the skipping interval, the upper and lower transistors are turned off and the converter stays in idle mode. The output capacitors are discharged by the load current until the moment when the output voltage drops to a low threshold.

 $\mathbf{r}$ The choice of output filter will influence the performance of the low power circuit. The maximum ripple during low power mode can be calculated as:

$$
V_{OUT\_RIPPLE} = \frac{K_{RIP}T_S}{C_{OUT}}\tag{9}
$$

Where  $K_{RIP}$  is 1.4 for Buck1 and 0.7 for Buck2 and Buck3. TS can be calculated as:

$$
T_S = \frac{0.53}{\left[ \left( \frac{V_{IN} - V_{OUT}}{L} \right) \frac{V_{OUT}}{V_{IN}} \right]}
$$
(10)

#### **USB Switch**

 $0.35$ 

The USB switch is enabled (active high) with the USB\_EN pin. The switch has a typical resistance of 100m $\Omega$  and has a fold-back current limit that is typically 25% lower than the overcurrent detection point. If a continuous shortcircuit condition is applied to the USB switch output, the USB switch will shut-down once its temperature reaches 130°C, allowing for the buck converters to operate unaffected. Once the USB switch cools down it will restart automatically.

**NSTRUMENTS** 

**EXAS** 



**Figure 48. USB Switch**

#### **Power Dissipation**

The total power dissipation inside TPS65257 should not to exceed the maximum allowable junction temperature of 125°C. The maximum allowable power dissipation is a function of the thermal resistance of the package ( $R_{JA}$ ) and ambient temperature. To calculate the temperature inside the device under continuous loading use the following procedure:

- 1. Define the set voltage for each converter.
- 2. Define the continuous loading on each converter. Make sure do not exceed the converter maximum loading..
- 3. Determine from the graphs below the expected losses in watts per converter inside the device. The losses depend on the input supply, the selected switching frequency, the output voltage and the converter chosen.





**Figure 49. Power Dissipation Curves**

4. To calculate the maximum temperature inside the IC use the following formula:

 $T_{HOT=SPOT} = T_A + P_{DIS} \times \Theta_{JA}$  (11)

Where:

**EXAS** 

**NSTRUMENTS** 

 $T_A$  is the ambient temperature

 $P_{DIS}$  is the sum of losses in all converters

 $\Theta_{JA}$  is the junction to ambient thermal impedance of the device and it is heavily dependant on board layout

#### **Thermal Shutdown**

The device implements an internal thermal shutdown to protect itself if the junction temperature exceeds 160°C. The thermal shutdown forces the device to stop switching when the junction temperature exceeds thermal trip threshold. Once the die temperature decreases below 140°C, the device reinitiates the power up sequence. The thermal shutdown hysteresis is 20°C.

#### **3.3-V and 6.5 LDO Regulators**

The following ceramic capacitor (X7R/X5R) should be connected as close as possible to the described pins:

- 4.7 µF to 10 µF for V7V pin 28
- 3.3 µF to 10 µF for V3V pin 29



#### **Layout Recommendation**

Layout is a critical portion of PMIC designs.

- Place tracing for output voltage and LX on the top layer and an inner power plane for VIN.
- Fit also on the top layer connections for the remaining pins of the PMIC and a large top side area filled with ground.
- The top layer ground area should be connected to the internal ground layer(s) using vias at the input bypass capacitor, the output filter capacitor and directly under the TPS65257 device to provide a thermal path from the PowerPad land to ground.
- For operation at full rated load, the top side ground area together with the internal ground plane, must provide adequate heat dissipating area.
- There are several signals paths that conduct fast changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power supplies performance. To help eliminate these problems, the VIN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with X5R or X7R dielectric. Care should be taken to minimize the loop area formed by the bypass capacitor connections, the VIN pins, and the ground connections. Since the LX connection is the switching node, the output inductor should be located close to the LX pins, and the area of the PCB conductor minimized to prevent excessive capacitive coupling.
- The output filter capacitor ground should use the same power ground trace as the VIN input bypass capacitor. Try to minimize this conductor length while maintaining adequate width.
- The compensation should be as close as possible to the CMPx pins. The CMPx and ROSC pins are sensitive to noise so the components associated to these pins should be located as close as possible to the IC and routed with minimal lengths of trace.



## **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**(2)** Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check<http://www.ti.com/productcontent>for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

**(3)** MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

Texas<br>Instruments

#### **TAPE AND REEL INFORMATION**





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**





TEXAS<br>INSTRUMENTS

www.ti.com 4-Feb-2015

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



# **MECHANICAL DATA**



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. Α.

- **B.** This drawing is subject to change without notice.
- QFN (Quad Flatpack No-Lead) Package configuration. С.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Package complies to JEDEC MO-220 variation VJJD-2.



## RHA (S-PVQFN-N40)

# PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTES: A. All linear dimensions are in millimeters





PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- All linear dimensions are in millimeters. А.
- This drawing is subject to change without notice. **B.**
- Publication IPC-7351 is recommended for alternate designs. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack D. Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil desian recommendations. Refer to IPC 7525 for stencil desian considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.



Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2015, Texas Instruments Incorporated