

Is Now Part of



## **ON Semiconductor**®

# To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="https://www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="https://www.onsemi.com">Fairchild\_questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized applications, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an ad experson

### **Features**

- On Resistance: 5Ω Typical, V<sub>DDC</sub>=2.7V
- f<sub>toggle</sub>: >75MHz

SEMICONDUCTOR

- Low On Capacitance: 6pF Typical
- Low Power Consumption: 2µA Maximum
- Supports Secure Digital (SD), Secure Digital I/O (SDIO), and Multimedia Card (MMC) Specifications
- Supports 1-Bit / 4-Bit Host Controllers (V<sub>DDH1/H2</sub>=1.65V to 3.6V) Communicating with High-Voltage (2.7-3.6V) and Dual-Voltage Cards (1.65-1.95V, 2.7-3.6V)
  - V<sub>DDC</sub>=1.65 to 3.6V, V<sub>DDH1/H2</sub>=1.65 to 3.6V
- 24-Lead MLP and UMLP Packages

## Applications

- Cell Phone, PDA, Digital Camera, Portable GPS, and Notebook Computer
- LCD Monitor, TV, and Set-Top Box

## **Related Resources**

- FSSD07 Evaluation Board
- Evaluation Board Users Guide
- For samples, questions, or board requests; please contact <u>analogswitch@fairchildsemi.com</u>

### Description

The FSSD07 is a 2:1 multiplexer that allows dual Secure Digital (SD), Secure Digital I/O (SDIO), and Multimedia Card (MMC) host controllers to share a common peripheral. The host controllers can be equal to, greater than, or less than peripheral card supply with minimal power consumption. This configuration enables dual host CMD, CLK, and D[3:0] signals to be multiplexed to a common peripheral.

The architecture includes the necessary bi-directional data and command transfer capability for single high-voltage cards or dual-voltage supply cards. The clock path is a uni-directional buffer.

Typical applications involve switching in portables and consumer applications: cell phones, digital cameras, home theater monitors, set-top boxes, and notebooks.



Figure 1. Analog Symbol Diagram

| Ordering Information |        |                |                                                                  |                   |  |  |  |  |  |
|----------------------|--------|----------------|------------------------------------------------------------------|-------------------|--|--|--|--|--|
| Part<br>Number       |        |                | Package Description                                              | Packing<br>Method |  |  |  |  |  |
| FSSD07BQX            | FSSD07 | -40°C to +85°C | 24-Lead Molded Leadless Package (MLP), JEDEC MO-220, 3.5 x 4.5mm | Tape &<br>Reel    |  |  |  |  |  |
| FSSD07UMX            | JK     | -40°C to +85°C | 24-Lead Ultra-thin Molded Leadless Package (UMLP), 0.4mm pitch   | Tape &<br>Reel    |  |  |  |  |  |



## **Truth Table**

| OE   | S    | Function                                                             |
|------|------|----------------------------------------------------------------------|
| HIGH | LOW  | 1CMD, 1CLK, 1DAT[3:0] connected to CMD, CLK, DAT[3:0]                |
| HIGH | HIGH | 2CMD, 2CLK,2DAT[3:0] connected to CMD, CLK, DAT[3:0]                 |
| LOW  | Х    | CMD, DAT[3:0] ports high impedance; CLK is function of selected nCLK |



## **Functional Description**

The FSSD07 enables the multiplexing of dual ASIC / baseband processor hosts to a common peripheral card or module, providing bi-directional support of the dualvoltage SD/SDIO or MMC cards available in the marketplace. Each host SDIO port has its own supply rail, such that hosts with different supplies can be interfaced to a common peripheral module or card. The peripheral card supply must be equal to or greater than the host(s) to minimize power consumption. The independent  $V_{DDC}$ ,  $V_{DDH1}$ , and  $V_{DDH2}$  are defined by the supplies connected from the application Power Management ICs (PMICs) to the FSSD07. The clock path is a uni-directional buffered path rather than a bidirectional switch port. The supplies (V<sub>DDC</sub>, V<sub>DDH1</sub>, and V<sub>DDH2</sub>) have an internal termination resistor (typically  $3M\Omega$ ) to ensure the supply rails internally do not float if the application turns off one or all of these sources.

#### CMD, DAT Bus Pull-ups

The CMD and DAT[3:0] ports do not have, internally, the system pull-up resistors as defined in the MMC or SD card system bus specifications. The system bus pull-up must be added external to the FSSD07. The value, within the specific specification limits, is a function of the individual application and type of card or peripheral connected. For SD card applications, the R<sub>CMD</sub> and R<sub>DAT</sub> pull-ups should be between 10k $\Omega$  and 100k $\Omega$ . For MMC applications, the R<sub>CMD</sub> pull-ups should be between 4.7k $\Omega$  and 100k $\Omega$ , and the R<sub>DAT</sub> pull-ups between 50k $\Omega$  and 100k $\Omega$ . The card-side CMD and DAT[3:0] outputs have a circuit that facilitates incident wave switching, so the external pull-up resistors ensure retention of the output high level.

The OE pin can be used to place the CMD and DAT[3:0] into high-impedance mode during power-up sequencing or when the system enters IDLE state (*see IDLE State CMD/DAT Bus "Parking"*).

#### **CLK Bus**

The 1CLK and 2CLK inputs are bi-state buffer architectures, rather than a switch I/O, to ensure 52MHz incident wave switching. Since most host controllers also have a clock enable register bit to enable or disable the system clock when in IDLE mode, the CLK output is not disabled by the OE pin. Instead, the CLK output is a function of whichever host controller clock is selected by the S pin.

Consequently, there is always a clock path connected between the selected host and the card. The state of the CLK pin is a function of the selected host controller nCLK output pin, which facilitates retaining clock duty cycle in the system or performing read / wait operations.

#### IDLE State & Power-Up CMD/DAT Bus "Parking"

The SD and MMC card specifications were written for a direct point-to-point communication between host controller and card. The introduction of the FSSD07 in that path, as an expander, requires that the functional operation and system latency not be impacted by the switch characteristics. Since there are various card formats, protocols, and configurable controllers, an OE pin is available to facilitate a fast IDLE transition for the CMD/DAT[3:0] outputs. Some controllers, rather than placing CMD/DAT into high-impedance mode, pull the outputs HIGH for a clock cycle prior to going into high-impedance mode (referred to as "parking" the output). Some legacy controllers pull their outputs HIGH versus high impedance.

If the OE pin is pulled HIGH and the controller places its command and data outputs into high-impedance (driving nCMD/nDAT[3:0]), the FSSD07 CMD/DAT[3:0] output rise time is a function of the RC time constant through the switch path. Pulling OE LOW puts the switches into high impedance, disabling communication from the host to card, and the CMD/DAT[3:0] outputs are pulled HIGH by the system pull-up resistors chosen for the application. This mechanism facilitates power-up sequencing by holding OE LOW until supplies are stable and communication between the host(s) and card is enabled.

#### **Power Optimization**

Since the FSSD07 has multiple supplies ( $V_{DDC}$ ,  $V_{DDH1}$ , and  $V_{DDH2}$ ), the control signals have been referenced to the card peripheral side ( $V_{DDC}$ ). To minimize power consumption, current paths between supplies are isolated when one or more supplies are not present. This includes the configuration of the removal of  $V_{DDC}$ with host controller supplies remaining present.

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol                               | Parameter                               | Conditions                                      | Min. | Max.                                                     | Unit |
|--------------------------------------|-----------------------------------------|-------------------------------------------------|------|----------------------------------------------------------|------|
| V <sub>DDC</sub>                     | Card Supply Voltage                     |                                                 | -0.5 | 4.6                                                      | V    |
| V <sub>DDH1</sub> ,V <sub>DDH2</sub> | Host Controller Supply Voltage          |                                                 | -0.5 | 4.6                                                      | V    |
| M                                    | Switch I/O Voltage <sup>(1)</sup>       | 1DAT[3:0], 2DAT[3:0],<br>1CMD, 2CMD Pins        | -0.5 | V <sub>DDx</sub> <sup>(2)</sup> + 0.3V<br>(4.6V maximum) | V    |
| V <sub>SW</sub>                      | Switch //O Voltage                      | DAT[3:0], CMD Pins                              | -0.5 | V <sub>DDx</sub> <sup>(2)</sup> + 0.3V<br>(4.6V maximum) | V    |
| V <sub>CNTRL</sub>                   | Control Input Voltage <sup>(1)</sup>    | S, OE                                           | -0.5 | 4.6                                                      | V    |
| V <sub>CLKI</sub>                    | CLK Input Voltage (1)                   | 1CLK, 2CLK                                      | -0.5 | 4.6                                                      | V    |
| V <sub>CLKO</sub>                    | CLK Output Voltage <sup>(1)</sup>       | CLK                                             | -0.5 | V <sub>DDx</sub> <sup>(2)</sup> + 0.3V<br>(4.6V maximum) | V    |
| I <sub>INDC</sub>                    | Input Clamp Diode Current               |                                                 |      | -50                                                      | mA   |
| I <sub>sw</sub>                      | Switch I/O Current                      | SDIO Continuous                                 |      | 50                                                       | mA   |
| I <sub>SWPEAK</sub>                  | Peak Switch Current                     | SDIO Pulsed at 1ms<br>Duration, <10% Duty Cycle |      | 100                                                      | mA   |
| T <sub>STG</sub>                     | Storage Temperature Range               |                                                 | -65  | +150                                                     | °C   |
| TJ                                   | Maximum Junction Temperature            |                                                 |      | +150                                                     | °C   |
| TL                                   | Lead Temperature                        | Soldering, 10 Seconds                           |      | +260                                                     | °C   |
|                                      |                                         | I/O to GND                                      |      | 8                                                        |      |
| 505                                  | Human Body Model,<br>JEDEC: JESD22-A114 | Supply to GND                                   |      | 10                                                       | kV   |
| ESD                                  |                                         | All Other Pins                                  |      | 5                                                        |      |
|                                      | Charged Device Model, JEDEC-JES         |                                                 | 2    |                                                          |      |

#### Notes:

1. The input and output negative ratings may be exceeded if the input and output diode current ratings are observed.

2. V<sub>DDx</sub> references the specific SDIO port V<sub>DD</sub> rail (i.e. V<sub>DDH1</sub>, V<sub>DDH2</sub>, V<sub>DDC</sub>).

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol              | Param                                                    | Min.            | Max.                 | Unit              |      |
|---------------------|----------------------------------------------------------|-----------------|----------------------|-------------------|------|
| V <sub>DDC</sub>    | Supply Voltage - Card Side                               | 1.65            | 3.60                 | V                 |      |
| $V_{DDH1,}V_{DDH2}$ | Supply Voltage - Dual Host Cont                          | 1.65            | 3.60                 | V                 |      |
| V <sub>CNTRL</sub>  | Control Input Voltage - V <sub>S</sub> , V <sub>OE</sub> | 0               | V <sub>DDC</sub>     | V                 |      |
| V <sub>CLKI</sub>   | Clock Input Voltage - V <sub>CLKI</sub>                  | 0               | V <sub>DDH1/H2</sub> | V                 |      |
|                     |                                                          | CMD, DAT[3:0]   | 0                    | V <sub>DDC</sub>  | V    |
| $V_{SW}$            | Switch I/O Voltage                                       | 1CMD, 1DAT[3:0] | 0                    | V <sub>DDH1</sub> | V    |
|                     |                                                          | 2CMD, 2DAT[3:0] | 0                    | V <sub>DDH2</sub> | V    |
| T <sub>A</sub>      | Operating Temperature                                    | -40             | +85                  | °C                |      |
| $\theta_{JA}$       | Thermal Resistance, Free Air                             | MLP Package     |                      | +50               | °C/W |

## DC Electrical Characteristics at 1.8V $V_{\text{DDC}}$

All typical values are for  $V_{DDC}$ =1.8V at 25°C unless otherwise specified.

| Cumhal                    | Devementer                                                      | VDDC | V <sub>DDH1</sub> /   | Conditions                                                                                                                               | T <sub>A</sub> =-40 to +85°C |      |      | 11   |
|---------------------------|-----------------------------------------------------------------|------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|------|------|
| Symbol                    | Parameter                                                       | (V)  | V <sub>DDH2</sub> (V) | Conditions                                                                                                                               | Min.                         | Тур. | Max. | Unit |
| Common Pi                 | ns                                                              |      |                       |                                                                                                                                          | •                            | •    | •    | •    |
| V <sub>IK</sub>           | Clamp Diode Voltage                                             | 1.80 | 1.80                  | I <sub>IK</sub> =-18mA                                                                                                                   |                              |      | -1.2 | V    |
| V <sub>IH</sub>           | Control Input Voltage<br>High                                   | 1.80 | 1.80                  |                                                                                                                                          | 1.3                          |      |      | V    |
| V <sub>IL</sub>           | Control Input Voltage<br>Low                                    | 1.80 | 1.80                  |                                                                                                                                          |                              |      | 0.5  | V    |
| I <sub>IN</sub>           | S, OE Input High<br>Current                                     | 1.95 | 1.95                  | V <sub>CNTRL</sub> =0V to V <sub>DDC</sub>                                                                                               | -1                           |      | 1    | μA   |
| I <sub>OZ</sub>           | Off Leakage, Current of all ports                               | 1.95 | 1.95                  | V <sub>SW</sub> =0V to V <sub>DDC</sub>                                                                                                  | -1.0                         | 0.5  | 1.0  | μA   |
| V <sub>OHC</sub>          | CLK Output Voltage<br>High <sup>(3)</sup>                       | 1.95 | 1.95                  | I <sub>OH</sub> =-2mA                                                                                                                    | 1.6                          |      |      | V    |
| V <sub>OLC</sub>          | CLK Output Voltage<br>Low <sup>(3)</sup>                        | 1.65 | 1.65                  | I <sub>OL</sub> =-2mA                                                                                                                    |                              |      | 90   | mV   |
| R <sub>ON</sub>           | Switch On Resistance <sup>(4)</sup>                             | 1.65 | 1.65                  | V <sub>CMD, DAT[3:0]</sub> =0V,<br>I <sub>ON</sub> =-2mA<br>Figure 5                                                                     |                              |      | 10   | Ω    |
| $\Delta R_{ON}$           | Delta On Resistance <sup>(3, 5)</sup>                           | 1.65 | 1.65                  | V <sub>CMD, DAT[3:0]</sub> =0V,<br>I <sub>ON</sub> =- 2mA                                                                                |                              | 0.85 |      | Ω    |
| Power Supp                | ly                                                              |      |                       |                                                                                                                                          |                              |      |      |      |
| I <sub>CC(VDDC)</sub>     | Quiescent Supply<br>Current (Card)                              | 1.95 | 0                     | V <sub>SW</sub> =0 or V <sub>DDC</sub> , I <sub>OUT</sub> =0                                                                             |                              |      | 2    | μA   |
| I <sub>CC(VDDH1/H2)</sub> | Quiescent Supply<br>Current (Hosts)                             | 1.95 | 1.95                  | $ \begin{array}{l} V_{SW} = 0 \text{ or } V_{DDx,}  I_{OUT} = 0, \\ V_{CLKI} = V_{DDHx,} \\ V_{CLKO} = Open,  OE = V_{DDC} \end{array} $ |                              |      | 2    | μA   |
| $\Delta I_{HOST}$         | Delta I <sub>CC(VDDH1, VDDH2)</sub> for<br>One Host Powered Off | 1.95 | 1.95 / 0<br>0 / 1.95  | $V_{SW}$ =0 or $V_{DDx}$ , $I_{OUT}$ =0,<br>$V_{CLKI}$ = $V_{DDHx}$ ,<br>$V_{CLKO}$ =Open, OE= $V_{DDC}$                                 |                              |      | 2    | μA   |

Notes:

3. Guaranteed by characterization, not production tested.

4. On resistance is determined by the voltage drop between the switch I/O pins at the indicated current through the switch.

5.  $\Delta R_{ON} = R_{ON max} - R_{ON min}$  measured at identical V<sub>CC</sub>, temperature, and voltage.

## DC Electrical Characteristics at 2.7V $V_{\text{DDC}}$

All typical values are for  $V_{DDC}$ =2.7V at 25°C unless otherwise specified.

| Cumb c l                      | Devenuetev                                                      | V 00                                                         | V <sub>DDH1</sub> / |                                                                                                             |      | T <sub>A</sub> =-40 to +85°C |      |      |  |
|-------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------|------|------------------------------|------|------|--|
| Symbol                        | Parameter                                                       | V <sub>DDC</sub> (V) V <sub>DDH1</sub> /V <sub>DDH2</sub> (V |                     | Conditions                                                                                                  | Min. | Тур.                         | Max. | Unit |  |
| Common                        | Pins                                                            |                                                              |                     |                                                                                                             | •    |                              | •    |      |  |
| VIK                           | Clamp Diode Voltage                                             | 2.7                                                          | 2.7                 | I <sub>IK</sub> =-18mA                                                                                      |      |                              | -1.2 |      |  |
| V <sub>IH</sub>               | Control Input Voltage<br>High                                   | 2.7                                                          | 2.7                 |                                                                                                             | 1.8  |                              |      | V    |  |
| V <sub>IL</sub>               | Control Input Voltage<br>Low                                    | 2.7                                                          | 2.7                 |                                                                                                             |      |                              | 0.8  |      |  |
| I <sub>IN</sub>               | S, OE Input High Current                                        | 3.6                                                          | 3.6                 | V <sub>CNTRL</sub> =0V to V <sub>DDC</sub>                                                                  | -1   |                              | 1    | μA   |  |
| I <sub>OZ</sub>               | Off Leakage Current of all Ports                                | 3.6                                                          | 3.6                 | $V_{SW}$ =0V to $V_{DDC}$                                                                                   | -1.0 | 0.5                          | 1.0  | μA   |  |
| V <sub>OHC</sub>              | CLK Output Voltage<br>High <sup>(6)</sup>                       | 2.7                                                          | 2.7                 | I <sub>OH</sub> =-2mA                                                                                       | 2.4  |                              |      | V    |  |
| V <sub>OLC</sub>              | CLK Output Voltage<br>Low <sup>(6)</sup>                        | 3.6                                                          | 3.6                 | I <sub>OL</sub> =-2mA                                                                                       |      |                              | 90   | mV   |  |
| R <sub>on</sub>               | Switch On Resistance <sup>(7)</sup>                             | 2.7                                                          | 2.7                 | V <sub>CMD, DAT[3:0]</sub> =0V,<br>I <sub>ON</sub> =-2mA<br>Figure 5                                        |      | 5.0                          | 8.0  | Ω    |  |
| $\Delta R_{ON}$               | Delta On Resistance <sup>(6, 8)</sup>                           | 2.7                                                          | 2.7                 | V <sub>CMD, DAT[3:0]</sub> =0V,<br>I <sub>ON</sub> =- 2mA                                                   |      | 0.8                          |      | Ω    |  |
| Power Su                      | upply                                                           |                                                              |                     |                                                                                                             |      |                              |      |      |  |
| I <sub>CC(VDDC)</sub>         | Quiescent Supply Current (Card)                                 | 3.6                                                          | 0                   | V <sub>sw</sub> =0 or V <sub>DDC</sub> , I <sub>OUT</sub> =0                                                |      |                              | 2    | μA   |  |
| I <sub>CC</sub><br>(VDDH1/C2) | Quiescent Supply Current<br>(Hosts)                             | 3.6                                                          | 3.6                 | $V_{SW}$ =0 or $V_{DDx}$ , $I_{OUT}$ =0,<br>$V_{CLKi}$ = $V_{DDHX}$ , $V_{CLKO}$ =Open,<br>$OE$ = $V_{DDC}$ |      |                              | 2    | μA   |  |
| ΔΙ <sub>HOST</sub>            | Delta I <sub>CC(VDDH1, VDDH2)</sub> for<br>One Card Powered Off | 3.6                                                          | 3.6 / 0<br>0 / 3.6  | $V_{SW}$ =0 or $V_{DDx,}$ $I_{OUT}$ =0,<br>$V_{CLKI}$ = $V_{DDHx}$ , $V_{CLKO}$ =Open,<br>OE= $V_{DDC}$     |      |                              | 2    | μA   |  |

Notes:

6. Guaranteed by characterization, not production tested.

7. On resistance is determined by the voltage drop between the switch I/O pins at the indicated current through the switch.

8.  $\Delta R_{ON} = R_{ON max} - R_{ON min}$  measured at identical V<sub>CC</sub>, temperature, and voltage.

## AC Electrical Characteristics at 1.8V $V_{\text{DDC}}$

All typical values are for  $V_{DDC}$ =1.8V at 25°C unless otherwise specified.

| 0                            | Devenueten                                    |                      | V <sub>DDH1</sub> /   | <b>O</b> and this may                                                                   | T <sub>A</sub> =-40 to +85°C |      |      |      |
|------------------------------|-----------------------------------------------|----------------------|-----------------------|-----------------------------------------------------------------------------------------|------------------------------|------|------|------|
| Symbol                       | Parameter                                     | V <sub>DDC</sub> (V) | V <sub>DDH2</sub> (V) | Conditions                                                                              | Min.                         | Тур. | Max. | Unit |
| t <sub>on</sub>              | Turn-On Time,<br>S, OE to CMD, DAT[3:0]       | 1.65 to 1.95         | 1.65 to 3.6           | V <sub>SW</sub> =0V, R <sub>L</sub> =1kΩ,<br>C <sub>L</sub> =20pF<br>Figure 7, Figure 8 |                              | 8    | 18   | ns   |
| t <sub>OFF</sub>             | Turn-Off Time,<br>S, OE to CMD, DAT[3:0]      | 1.65 to 1.95         | 1.65 to 3.6           | V <sub>SW</sub> =0V, R <sub>L</sub> =1kΩ,<br>C <sub>L</sub> =20pF<br>Figure 7, Figure 8 |                              | 6    | 13   | ns   |
| t <sub>RISE1/</sub><br>FALL1 | CMD/DAT Output Edge Rates <sup>(9)</sup>      | 1.65 to 1.95         | 1.65 to 3.6           | R <sub>L</sub> =1kΩ, C <sub>L</sub> =20pF<br>(10-90%)<br>Figure 7, Figure 8             |                              | 3    |      | ns   |
| t <sub>PD</sub>              | Switch Propagation Delay <sup>(9)</sup>       | 1.65 to 1.95         | 1.65 to 3.6           | $R_L=1k\Omega$ , $C_L=20pF$<br>Figure 7, Figure 89                                      |                              | 4.5  | 9    | ns   |
| t <sub>pLH</sub>             | LH Propagation Delay 1CLK, 2CLK to CLK        | 1.65 to 1.95         | 1.65 to 3.6           | C <sub>L</sub> =20pF<br>Figure 10, Figure<br>11                                         |                              | 4    | 6    | ns   |
| t <sub>pHL</sub>             | HL Propagation Delay 1CLK, 2CLK to CLK        | 1.65 to 1.95         | 1.65 to 3.6           | C <sub>L</sub> =20pF<br>Figure 10, Figure<br>11                                         |                              | 4    | 6    | ns   |
| t <sub>RISE2/</sub><br>FALL2 | CLK Output Edge Rates <sup>(9)</sup>          | 1.65 to 1.95         | 1.65 to 3.6           | C <sub>L</sub> =20pF (10-90%)<br>Figure 7, Figure 8                                     |                              | 3    |      | ns   |
| O <sub>IRR</sub>             | Off Isolation <sup>(9)</sup>                  | 1.8                  | 1.65 to 3.6           | f=10MHz, R <sub>T</sub> =50Ω,<br>C <sub>L</sub> =20pF,<br>Figure 12                     |                              | -60  |      | dB   |
| Xtalk                        | Non-Adjacent Channel Crosstalk <sup>(9)</sup> | 1.8                  | 1.65 to 3.6           | f=10MHz, $R_T$ =50 $\Omega$ , $C_L$ =20pF, Figure 13                                    |                              | -60  |      | dB   |
| f <sub>toggle</sub>          | Clock Frequency <sup>(9)</sup>                | 1.8                  | 1.65 to 3.6           | C <sub>L</sub> =20pF                                                                    |                              | 75   |      | MHz  |

#### Note:

9. Guaranteed by characterization, not production tested.

## AC Electrical Characteristics at 3.3V $V_{\text{DDC}}$

All typical values are for  $V_{\text{DDC}}\text{=}3.3V$  at 25°C unless otherwise specified.

| Sumbel                       | Deremeter                                         | V AA                 | V <sub>DDH1</sub> / V <sub>DDH2</sub> | Conditions                                                                                | T <sub>A</sub> =- | 40 to + | 85°C | Unit |
|------------------------------|---------------------------------------------------|----------------------|---------------------------------------|-------------------------------------------------------------------------------------------|-------------------|---------|------|------|
| Symbol                       | Parameter                                         | V <sub>DDC</sub> (V) | (V)                                   | Conditions                                                                                | Min.              | Тур.    | Max. | Unit |
| t <sub>on</sub>              | Turn-On Time,<br>S, OE to CMD, DAT[3:0]           | 2.7 to 3.6           | 1.65 to 3.6                           | V <sub>sw</sub> =0V, R <sub>L</sub> =1kΩ,<br>C <sub>L</sub> =20pF<br>Figure 7, Figure 8   |                   | 8       | 18   | ns   |
| t <sub>OFF</sub>             | Turn-Off Time,<br>S, OE to CMD, DAT[3:0]          | 2.7 to 3.6           | 1.65 to 3.6                           | $V_{SW}$ =0V, R <sub>L</sub> =1k $\Omega$ ,<br>C <sub>L</sub> =20pF<br>Figure 7, Figure 8 |                   | 6       | 13   | ns   |
| t <sub>RISE1/</sub><br>FALL1 | CMD/DAT Output Edge<br>Rates <sup>(10)</sup>      | 2.7 to 3.6           | 1.65 to 3.6                           | R <sub>L</sub> =1kΩ, C <sub>L</sub> =20pF (10-<br>90%)<br>Figure 7, Figure 8              |                   | 3       |      | ns   |
| t <sub>PD</sub>              | Switch Propagation Delay <sup>(10)</sup>          | 2.7 to 3.6           | 1.65 to 3.6                           | R <sub>L</sub> =1kΩ, C <sub>L</sub> =20pF<br>Figure 7, Figure 8                           |                   | 2.5     | 6    | ns   |
| t <sub>pLH</sub>             | LH Propagation Delay<br>1CLK, 2CLK to CLK         | 2.7 to 3.6           | 1.65 to 3.6                           | C <sub>L</sub> =20pF<br>Figure 10, Figure 11                                              |                   | 4       | 6    | ns   |
| t <sub>pHL</sub>             | HL Propagation Delay<br>1CLK, 2CLK to CLK         | 2.7 to 3.6           | 1.65 to 3.6                           | C <sub>L</sub> =20pF<br>Figure 10, Figure 11                                              |                   | 4       | 6    | ns   |
| t <sub>RISE2/</sub><br>FALL2 | CLK Output Edge<br>Rates <sup>(10)</sup>          | 2.7 to 3.6           | 1.65 to 3.6                           | C <sub>L</sub> =20pF (10-90%)<br>Figure 7, Figure 8                                       |                   | 3       |      | ns   |
| O <sub>IRR</sub>             | Off Isolation <sup>(10)</sup>                     | 2.7                  | 1.65 to 3.6                           | f=10MHz, R <sub>T</sub> =50Ω,<br>C <sub>L</sub> =20pF<br>Figure 12                        |                   | -60     |      | dB   |
| Xtalk                        | Non-Adjacent Channel<br>Crosstalk <sup>(10)</sup> | 2.7                  | 1.65 to 3.6                           | f=10MHz, $R_T$ =50Ω,<br>C <sub>L</sub> =20pF,<br>Figure 13                                |                   | -60     |      | dB   |
| <b>f</b> <sub>toggle</sub>   | Clock Frequency <sup>(10)</sup>                   | 2.7                  | 1.65 to 3.6                           | C <sub>L</sub> =20pF                                                                      |                   | 75      |      | MHz  |

#### Note:

10. Guaranteed by characterization, not production tested.

## Capacitance

| Symbol                         | Deverator                                                                      | V <sub>DDC</sub> | V <sub>DDH1/H2</sub> | Conditions                                                                       | T <sub>A</sub> =-4 | Unit |      |      |
|--------------------------------|--------------------------------------------------------------------------------|------------------|----------------------|----------------------------------------------------------------------------------|--------------------|------|------|------|
| Symbol                         | Parameter                                                                      | (V)              | (V)                  | Conditions                                                                       | Min.               | Тур. | Max. | Unit |
| C <sub>IN(S, OE,</sub><br>CLK) | Control and nCLK Pin<br>Input Capacitance <sup>(11)</sup>                      | 0                | 2.7                  | V <sub>DDC</sub> =0V                                                             |                    | 2.5  |      | pF   |
| C <sub>ON</sub>                | Common Port On<br>Capacitance <sup>(11)</sup><br>(C <sub>DAT[3:0], CMD</sub> ) | 2.7              | 2.7                  | V <sub>OE</sub> =V <sub>DDC</sub> , V <sub>bias</sub> =0.5V, f=1MHz<br>Figure 14 |                    | 7.5  |      | pF   |
| C <sub>OFF</sub>               | Input Source Off<br>Capacitance <sup>(11)</sup>                                | 2.7              | 2.7                  | V <sub>OE</sub> =0V, V <sub>bias</sub> =0.5V, f=1MHz<br>Figure 15                |                    | 4    |      | pF   |

#### Note:

11. Guaranteed by characterization, not production tested.





Each switch port tested separately.



t<sub>FALL</sub> = 2.5ns





environment (see AC Tables for specific values)

 $C_L$  includes test fixture and stray capacitance Figure 10. AC Test Circuit Load (CLK)

/<sub>ddx</sub>/2

50%

tpLH

Figure 9. Switch Propagation Delay (t<sub>PD</sub>) Waveform

10%

V<sub>OH</sub>

Vol

Output-VOUT

GND.

V<sub>ddx</sub>/2

ζрΗ

10%

50%







ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative