







**[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861)**

SLUSBX9I –MARCH 2014–REVISED JULY 2019

# **TPS23861 IEEE 802.3at Quad Port Power-over-Ethernet PSE Controller**

## <span id="page-0-1"></span>**1 Features**

Texas

**INSTRUMENTS** 

- <sup>1</sup> IEEE 802.3at Quad Port PSE controller
	- Auto Detect, classification
	- Auto Turn-On and disconnect
	- Efficient 255-m $\Omega$  sense resistor
- <span id="page-0-4"></span>Pin-Out enables Two-Layer PCB
- Kelvin Current Sensing
- 4-Point detection
- <span id="page-0-3"></span>• Automatic mode – as shipped
	- No External terminal setting required
	- $-$  No Initial I<sup>2</sup>C communication required
	- Semi-Automatic mode set by  $I^2C$  command
	- Continuous Identification and Classification
	- Meets IEEE 400-ms  $T<sub>PON</sub>$  specification
	- Fast-Port shutdown input
	- Operates best when used in conjunction with system reference code [http://www.ti.com/product/TPS23861/toolssoftw](http://www.ti.com/product/TPS23861/toolssoftware) [are](http://www.ti.com/product/TPS23861/toolssoftware)
- Optional  $l^2C$  control and monitoring
- -40°C to 125°C Temperature range
- TSSOP 28 Package 9.8 mm x 6.6 mm

## <span id="page-0-2"></span>**2 Applications**

- <span id="page-0-0"></span>Ethernet switches and routers
- Surveillance NVR and DVRs
- Residential gateways
- PoE Pass-Through systems
- Wireless backhaul

## **Simplified Schematic**



## **3 Description**

The TPS23861 is an easy-to-use, flexible, IEEE802.3at PSE solution. As shipped, it automatically manages four 802.3at ports without the need for any external control.

The TPS23861 automatically detects Powered Devices (PDs) that have a valid signature, determines power requirements according to classification and applies power. Two-event classification is supported for type-2 PDs. The TPS23861 supports DC disconnection and the external FET architecture allows designers to balance size, efficiency and solution cost requirements.

The unique pin-out enables 2-layer PCB designs via logical grouping and clear upper and lower differentiation of I<sup>2</sup>C and power pins. This delivers best-in-class thermal performance, Kelvin accuracy and low-build cost.

In addition to automatic operation, the TPS23861 supports Semi-Auto Mode via <sup>12</sup>C control for precision monitoring and intelligent power management. Compliance with the 400-ms  $T_{PON}$  specification is ensured whether in semi-automatic or automatic mode.

## **Device Information[\(1\)](#page-0-0)**



(1) For all available packages, see the orderable addendum at the end of the data sheet.



**BOTTOM GND PLANE Containstance**<br>Continuous Backside GND Plane





## **Table of Contents**





## <span id="page-1-0"></span>**4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.



Changes from Revision H (November 2017) to Revision I **Page Page Page Page** 

• Added figure titles to the [Application Curves.](#page-91-0)....................................................................................................................... [92](#page-91-0)





Changes from Revision B (April 2015) to Revision C



## Changes from Revision C (June 2015) to Revision D







### Changes from Revision D (September 2015) to Revision E

**EXAS** 

www.ti.com

SLUSBX9I-MARCH 2014-REVISED JULY 2019

Page

Page

### **[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861)** SLUSBX9I –MARCH 2014–REVISED JULY 2019 **[www.ti.com](http://www.ti.com)**



## Changes from Revision A (June, 2014) to Revision B **Page**







#### **[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861) [www.ti.com](http://www.ti.com)** SLUSBX9I –MARCH 2014–REVISED JULY 2019

## <span id="page-4-0"></span>**5 Pin Configuration and Functions**



### **Pin Functions**

<span id="page-4-1"></span>

## <span id="page-5-0"></span>**6 Specifications**

## <span id="page-5-1"></span>**6.1 Absolute Maximum Ratings**

Over operating free-air temperature, voltages are referenced to DGND and AGND tied together (unless otherwise noted) (1)



(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Do not apply external voltage sources directly.

 $(3)$  Application of voltage is not implied – these are internally driven pins.

(4) If there is a short between drain and gate, the GATE pin may internally permanently disconnect to prevent cascade damage. The three other ports will continue to operate.

(5) SEN1-4 will be tolerant to 15-V transients to avoid fault propagation when a MOSFET fails in short-circuit.

Short transients (us range) up to 80 V are allowed.

## <span id="page-5-2"></span>**6.2 ESD Ratings**



(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## <span id="page-5-3"></span>**6.3 Recommended Operating Conditions**

Over operating free-air temperature, voltages are referenced to DGND (unless otherwise noted)



## <span id="page-5-4"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/pdf/spra953)* application report.

## <span id="page-6-0"></span>**6.5 Electrical Characteristics**

–40 ≤ T $_J$  ≤ +125°C, V $_{\rm VDD}$  = 3.3 V, V $_{\rm VPPWR}$  = 48 V, V $_{\rm DGND}$  = V $_{\rm AGND}$ , DGND, KSENSA and KSENSB connected to AGND, and all outputs are unloaded, PoEPn = 0, Positive currents are into pins,  $R_S$  = 0.255 Ω, to KSENSA (SEN1 or SEN2) or to KSENSB (SEN3 or SEN4),  $R_{SENS}$  = 22 Ω,  $R_{DRAIN}$  = 47 Ω, typical values are at 25°C. All voltages are with respect to AGND, operating registers loaded with default values (unless otherwise noted)

<span id="page-6-1"></span>

(1) These parameters are provided for reference only, and do not constitute part of TI's published specifications for purposes of TI's product warranty.



## **Electrical Characteristics (continued)**

 $-40 \le T_J \le +125$ °C, V<sub>VDD</sub> = 3.3 V, V<sub>VPWR</sub> = 48 V, V<sub>DGND</sub> = V<sub>AGND</sub>, DGND, KSENSA and KSENSB connected to AGND, and all outputs are unloaded, PoEPn = 0, Positive currents are into pins,  $R_S$  = 0.255 Ω, to KSENSA (SEN1 or SEN2) or to KSENSB (SEN3 or SEN4),  $R_{SENS}$  = 22 Ω,  $R_{DRAIN}$  = 47 Ω, typical values are at 25°C. All voltages are with respect to AGND, operating registers loaded with default values (unless otherwise noted)

<span id="page-7-0"></span>



### **Electrical Characteristics (continued)**

 $-40 \le T_J \le +125$ °C, V<sub>VDD</sub> = 3.3 V, V<sub>VPWR</sub> = 48 V, V<sub>DGND</sub> = V<sub>AGND</sub>, DGND, KSENSA and KSENSB connected to AGND, and all outputs are unloaded, PoEPn = 0, Positive currents are into pins,  $R_S$  = 0.255 Ω, to KSENSA (SEN1 or SEN2) or to KSENSB (SEN3 or SEN4),  $R_{\rm SENS}$  = 22  $\Omega$ ,  $R_{\rm DRAIN}$  = 47  $\Omega$ , typical values are at 25°C. All voltages are with respect to AGND, operating registers loaded with default values (unless otherwise noted)





## **Electrical Characteristics (continued)**

 $-40 \le T_J \le +125$ °C, V<sub>VDD</sub> = 3.3 V, V<sub>VPWR</sub> = 48 V, V<sub>DGND</sub> = V<sub>AGND</sub>, DGND, KSENSA and KSENSB connected to AGND, and all outputs are unloaded, PoEPn = 0, Positive currents are into pins,  $R_S$  = 0.255 Ω, to KSENSA (SEN1 or SEN2) or to KSENSB (SEN3 or SEN4),  $R_{SENS}$  = 22 Ω,  $R_{DRAIN}$  = 47 Ω, typical values are at 25°C. All voltages are with respect to AGND, operating registers loaded with default values (unless otherwise noted)





### <span id="page-10-0"></span>**6.6 Timing Requirements**

–40 ≤ T $_J$  ≤ +125°C, V $_{\rm VDD}$  = 3.3 V, V $_{\rm VPPWR}$  = 48 V, V $_{\rm DGND}$  = V $_{\rm AGND}$ , DGND, KSENSA and KSENSB connected to AGND, and all outputs are unloaded, PoEPn = 0, Positive currents are into pins,  $R_S$  = 0.255 Ω, to KSENSA (SEN1 or SEN2) or to KSENSB (SEN3 or SEN4), R<sub>SENS</sub> = 22 Ω, R<sub>DRAIN</sub> = 47 Ω, typical values are at 25°C. All voltages are with respect to AGND, operating registers loaded with default values (unless otherwise noted)



(1) These parameters are provided for reference only, and do not constitute part of TI's published specifications for purposes of TI's product warranty.







## <span id="page-11-0"></span>**6.7 Switching Characteristics**

–40 ≤ T $_J$  ≤ +125°C, V $_{\rm VDD}$  = 3.3 V, V $_{\rm VPPWR}$  = 48 V, V $_{\rm DGND}$  = V $_{\rm AGND}$ , DGND, KSENSA and KSENSB connected to AGND, and all outputs are unloaded, PoEPn = 0, Positive currents are into pins,  $R_S$  = 0.255 Ω, to KSENSA (SEN1 or SEN2) or to KSENSB (SEN3 or SEN4),  $R_{SENS}$  = 22 Ω,  $R_{DRAIN}$  = 47 Ω, typical values are at 25°C. All voltages are with respect to AGND, operating registers loaded with default values (unless otherwise noted)





### **Switching Characteristics (continued)**

 $-40 \le T_J \le +125$ °C, V<sub>VDD</sub> = 3.3 V, V<sub>VPWR</sub> = 48 V, V<sub>DGND</sub> = V<sub>AGND</sub>, DGND, KSENSA and KSENSB connected to AGND, and all outputs are unloaded, PoEPn = 0, Positive currents are into pins,  $R_S$  = 0.255 Ω, to KSENSA (SEN1 or SEN2) or to KSENSB (SEN3 or SEN4),  $R_{\rm SENS}$  = 22  $\Omega$ ,  $R_{\rm DRAIN}$  = 47  $\Omega$ , typical values are at 25°C. All voltages are with respect to AGND, operating registers loaded with default values (unless otherwise noted)















**Figure 4. Detection, 2-Event Classification, and Turn On**

<span id="page-14-2"></span>



<span id="page-14-0"></span>For more information refer to the application note, *[TPS23861 Power-On Considerations, SLVA723](http://www.ti.com/lit/pdf/SLVA723)*.

**Figure 5. VDD Power-On-Reset**



<span id="page-14-1"></span>For more information refer to the application note, *[TPS23861 Power-On Considerations, SLVA723](http://www.ti.com/lit/pdf/SLVA723)*.

**Figure 6. VPWR Power-On-Reset**

**[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861)** SLUSBX9I –MARCH 2014–REVISED JULY 2019 **[www.ti.com](http://www.ti.com)**



## **6.8 Typical Characteristics**

<span id="page-15-0"></span>



<span id="page-16-0"></span>









**[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861)** SLUSBX9I –MARCH 2014–REVISED JULY 2019 **[www.ti.com](http://www.ti.com)**







## <span id="page-20-0"></span>**7 Detailed Description**

## <span id="page-20-1"></span>**7.1 Overview**

The TPS23861 is a four-port PSE for power over ethernet applications. Each of the four ports provides fully automatic detection, classification, protection, and shut down in compliance with the IEEE 802.3at standard.

The schematic of [Figure 36](#page-21-1) depicts automatic mode operation of the TPS23861, providing turnkey functionality ready to power PoE loads. No connection to the <sup>12</sup>C bus or any type of host control is required. In [Figure 36](#page-21-1) the TPS23861 automatically:

- 1. Performs four-point load detection.
- 2. Performs classification including type-2 (two-finger) of up to Class 4 loads.
- 3. Enables power with protective foldback current limiting, and ICUT value based on load class.
- 4. Shuts down in the event of fault loads and shorts.
- 5. Performs *Maintain Power Signature* function to ensure removal of power if load is disconnected.
- 6. Undervoltage lock out occurs if VPWR falls below  $V_{\text{PUV}-F}$  (typical 26.5 V).

Following a power-off command, disconnect or shutdown due to a start, ICUT or ILIM fault, the port powers down. Following port power off due to a power off command or disconnect, the TPS23861 will continue automatic operation starting with a detection cycle. If the shutdown is due to a start, ICUT or ILIM fault, the TPS23861 enters into a cool-down period. After the end of the cool-down period the TPS23861 continues automatic operation starting with a detection cycle.

The TPS23861 will not automatically apply power to a port under the following circumstances:

- The detect status is not Resistance Valid.
- If the classification status is overcurrent, class mismatch, or unknown.



## **Overview (continued)**

<span id="page-21-2"></span>



<span id="page-21-1"></span>

<span id="page-21-0"></span>**Figure 37. Simplified Block Diagram**



#### **Overview (continued)**

#### **7.1.1 Detailed Pin Description**

The following descriptions refer to the pinout and the functional block diagram.

**DRAIN1-DRAIN4:** Port 1-4 output voltage monitor and detect sense. Used to measure the port output voltage, for port voltage monitoring, port-power-good detection and foldback action. Detection probe currents also flow into this pin. The TPS23861 uses an innovative 4-point technique in order to provide a reliable PD detection. Detection is performed by sinking two different current levels via the DRAINn pin, while the PD voltage is measured from VPWR to DRAINn. The 4-point measurement provides the capability to distinguish between an IEEE-standard-compliant PD and a capacitive or legacy load. If the Port n is not used, DRAINn can be left floating or tied to AGND.

**GATE1-GATE4:** Port 1-4 gate drive output used for external N-channel MOSFET gate control. At port turn on, it is driven positive by a low-current source to turn the MOSFET on. GATEn is pulled low whenever any of the input supplies are low or if an over-current timeout has occurred. GATEn will also be pulled low if its port is turned off during fast shutdown. Leave floating if unused. For a robust design, a current-foldback function limits the power dissipation of the MOSFET during low resistance load or a short-circuit event. The foldback mechanism measures the port voltage across AGND and DRAINn to reduce the current-limit threshold as shown in [Figure 14](#page-16-0), [Figure 57](#page-92-1), and [Figure 58](#page-94-0). The fast overload protection is for major faults like a direct short. This forces down the current within the current limit in less than a microsecond. When ICUT threshold is exceeded while a port is on, a timer starts. During that time, linear current limiting makes sure the current will not exceed ILIM combined with current-foldback action. When the timer reaches its  $t_{\text{OVLD}}$  (or  $t_{\text{START}}$  if at port turn on) limit, the port shuts off. When the port current goes below  $I_{\text{CUT}}$ , the counter counts down at a rate 1/16<sup>th</sup> of the increment rate, and it must reach a count of zero before the port can be turned on again.

**KSENSA, KSENSB:** Kelvin point connection used to perform a differential voltage measurement across the associated current sense resistors. KSENSA is shared between SEN1 and SEN2, while KSENSB is shared between SEN3 and SEN4. In order to optimize the accuracy of the measurement, the PCB layout (see [Figure 61](#page-98-1)) must be done carefully to minimize impact of PCB trace resistance.

**SHTDWN:** Shutdown, active low. This pin is internally pulled up to VDD, with internal 1-us to 5-us deglitch filter. The Port Power Priority register is used to determine which port(s) is (are) shut down in response to an external assertion of the SHTDWN pin. The turn-off procedure is similar to a port reset or a reset command (Reset register).

#### **NOTE**

After a  $\overline{\text{SHTDWN}}$  cycle occurs, the  ${}^{12}$ C host should reinitialize the TPS23861 register set according to the desired user configuration. More detail regarding use of the SHTDWN pin to power off low priority ports can be obtained by consulting a Texas Instruments technical representative.

<span id="page-22-1"></span><span id="page-22-0"></span>**RESET:** Reset input, active low. When asserted, the TPS23861 resets, turning off all ports and forcing the registers to their power-up state. This pin is internally pulled up to VDD, with internal 1-µs to 5-µs deglitch filter. External RC network can be used to delay the turn-on. There is also an internal power-on-reset which is independent of the RESET input.

#### **NOTE**

After RESET pin de-assertion, there is a delay of approximately 20 ms before TPS23861 can process I<sup>2</sup>C commands. For more information, refer to the application note *[TPS23861](http://www.ti.com/lit/pdf/SLVA723) [Power-On Considerations, SLVA723](http://www.ti.com/lit/pdf/SLVA723)*.



### **Overview (continued)**

**SEN1- SEN4:** Port 1-2 current sense input relative to KSENSA, and port 3-4 current sense relative to KSENSB. A differential measurement is performed using KSENSA and KSENSB Kelvin point connection. It monitors the external MOSFET current by use of either a 255-mΩ (two 510 mΩ in parallel) or a 250-mΩ (four 1 Ω in parallel) current-sense resistors connected to AGND. Used by current foldback engine and also during classification. Can be used to perform load current monitoring via A/D conversion.

### **NOTE**

A classification is done while using the external MOSFET so performing a classification on more than one port at the same time is possible without exceeding dissipation in the TPS23861.

For the current limit with foldback function, there is an internal 2-µs analog filter on the SEN1-4 pins to provide glitch filtering. For measurements through an A/D converter, an anti-aliasing filter is present on the SEN1-4 pins. This includes the port-powered current monitoring and disconnect. If the port is not used, tie SENn to AGND.

**VDD:** 3.3-V logic power supply input.

**VPWR:** High-voltage power supply input. Nominally 48 V.

### **7.1.2 I<sup>2</sup>C Detailed Pin Description**

**AIN:** Used to program the I<sup>2</sup>C slave device address. This pin is internally pulled up to VDD. See *I<sup>2</sup>[C Slave](#page-34-0) [Address and AUTO Bit Programming](#page-34-0)* for more details.

**AOUT:** Used to program the I<sup>2</sup>C slave device address for multiple devices. See *I<sup>2</sup>[C Slave Address and AUTO Bit](#page-34-0) [Programming](#page-34-0)* for more details. AOUT is open drain.

A3: I<sup>2</sup>C A3 address input, used during normal operation and during slave address programming. This pin is internally pulled up to VDD.

**INT:** Interrupt output. This pin asserts low when a bit in the interrupt register is asserted. This pin is updated between I<sup>2</sup>C transactions. This output is open-drain. Interrupt functional diagram is shown in [Figure 43](#page-38-0).

**SCL:** Serial clock input for I<sup>2</sup>C bus. Requires an external pull-up resistor to VDD.

**SDAI:** Serial data input for I<sup>2</sup>C bus. Requires an external pull-up resistor to VDD. This pin can be connected to SDAO for non-isolated systems. See [Figure 50](#page-88-0).

<span id="page-23-0"></span>**SDAO:** Open-drain I<sup>2</sup>C bus output data line. Requires an external resistive pull up. The TPS23861 uses separate SDAO and SDAI lines to allow optoisolated I<sup>2</sup>C interface. SDAO can be connected to SDAI for non-isolated systems.

#### **NOTE**

Both VPWR and VDD must be present for proper system level I<sup>2</sup>C operation.



### **7.2 Functional Block Diagram**

<span id="page-24-2"></span><span id="page-24-0"></span>

## <span id="page-24-1"></span>**7.3 Feature Description**

#### **7.3.1 Detection Resistance Measurement**

The detect resistance can be measured and reported in the *[Port n Detect Resistance Register](#page-79-0)*. Fourteen bits of resistance information are reported in two bytes. Useful range of measurement is 500 Ω to 55 kΩ. Resolution (1 LSB) is approximately 11  $\Omega$ . Measurement repeatability is on the order of ±200  $\Omega$ . Additionally, in the MSB of the resistance register (Port n Resistance: MSByte) the RSn field reports whether a low-resistance circuit, open circuit or MOSFET short fault is detected.

Before detection begins, the TPS23861 *backs-off* for up to 400 ms to allow the port voltage to drop below 2.8 V. This will allow any PD on the port to reset prior to an attempt to detect, classify and apply power to the PD.





#### **7.3.2 Physical Layer Classification**

Whether one or two classification events will be executed depends on the operating mode and the value of the TECLENn field in the Two-Event Classification Register. See *[Device Functional Modes](#page-39-0)* for details.

See [Figure 38](#page-25-0) and [Figure 39](#page-25-1) for illustrations of the voltage on the Power Interface (PI) during single-event (802.3af) and 2-event (802.3at) classification.

**[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861)** SLUSBX9I –MARCH 2014–REVISED JULY 2019 **[www.ti.com](http://www.ti.com)**

 $2^{nd}$  Mark



 $1<sup>st</sup>$  Mark

**Figure 39. P802.3at with Classification**



**Figure 38. 802.3af with Classification**



<span id="page-25-1"></span>2.8

10

15.5

Voltage

26

<span id="page-25-0"></span>20.5

Powered On



#### **7.3.3 Class and Detect Fields**

The results of the detection cycle and classification cycle are each stored in a 4-bit field for each port in the Detect Pn and Class Pn fields of the Port n Status Register. The results of a detection and classification event are encoded as follows.



#### **Table 2. Detect Pn Field Encoding**

#### **Table 3. Class Pn Field Encoding**



A class mismatch can occur only during two-event classification. If the classification statuses for the first and second event are different, and the second classification status is not "Overcurrent", the Classification Status will be set to Class Mismatch. If the status of the first classification event is "Overcurrent", the classification status is set to "Overcurrent" in the Class Pn field, and there will be no second classification event in any case. If in Auto Mode, the port will not power on automatically, but it still can be powered on through the Power Enable Register.

### **7.3.4 Register State Following a Fault**

Following an ICUT, ILIM or inrush fault on port n, the port is shut off, and the appropriate fault bit is set in the Fault Event Register or Start/ILIM Event Register. In addition, the following registers are affected.

- The PGn and PEn in the Power Status Register are cleared.
- The CLSCn and DETCn bits in the Detection Event register are cleared.
- The corresponding Port n Status Registers are cleared.
- The PGCn and PECn bits in the Power Event Register are set.
- The PORT n Voltage Registers is cleared.

## **7.3.5 Disconnect**

The TPS23861 supports DC disconnection. Disconnect threshold and timing are set using the DCTHn field in the Disconnect Threshold Register and the TDIS field in the Timing Configuration Register respectively. Following a disconnect event on port n, the following registers are affected.

- The DISFn bit in the Fault Event Register is set.
- The PGn and PEn in the Power Status Register are cleared.
- The CLSCn and DETCn status bits in the Detection Event Register are cleared.
- The corresponding Port n Status Registers are cleared.
- The PGCn and PECn bits in the Power Event Register are set.
- The corresponding Port n Voltage Registers are cleared.

### **7.3.6 Disconnect Threshold**

The disconnect current range is selectable through the DCTHn 2-bit fields in the Disconnect Threshold Register. The encoding of the DCTHn fields is presented in [Table 4.](#page-27-0)

<span id="page-27-0"></span>

#### **Table 4. DCTHn Field Encoding**

#### **7.3.7 Fast Shutdown Mode**

The TPS23861 responds to a low level on the SHTDWN pin by immediately turning off all ports preconfigured as *low priority* through the FSEn bits in the Port Power Priority Register. Reaction time is typically 2 µs. If an FSEn bit is set while the SHTDWN pin is low, the corresponding port is turned off and reset.



#### <span id="page-28-0"></span>**7.3.8 Legacy Device Detection**

Legacy PDs which are not compliant with IEEE 802.3at can be identified on port n under control of the LEGMOD field in the Legacy Detect Mode Register. Two modes of legacy detection are supported. When LEGMODn = 10, port n is probed for IEEE 802.3at-based compliance (based on resistance measurement) followed by a capacitance-based detection scheme for legacy devices. When LEGMODn= 01, port n performs a capacitancebased detection scheme only. This allows the host to probe for a potential legacy PD without pre-charging the PD capacitance before trying to measure the value of the capacitance.

To measure capacitance, a fixed charge is injected into the Power Interface (PI) and the voltage difference induced by the charge is measured and reported in the Port n Detect Voltage Difference Registers. The capacitance is inversely proportional to the voltage difference. The voltage difference is compared against thresholds to accept capacitance values above 6 µF pursuant to the qualifications which follow.

The Port n Detect Voltage Difference Register consists of two contiguous bytes in the I<sup>2</sup>C addressable register space. Together these registers contain a 12-bit unsigned representation of the voltage difference along with a 4 bit status field named VDSn. When VDSn = 0001 the voltage-difference value represents a valid measurement. The capacitance measurement may fail due to an excessively small or large capacitance, or an input capacitance which cannot be discharged because it is behind a diode. These cases are reported in the VDSn field as well as in the DETECT Pn field in the Port n Status Registers. See [Table 5](#page-28-1).

<span id="page-28-1"></span>

#### **Table 5. Capacitance Measurement Characteristics and Capabilities**

A resistance in parallel with the capacitance at the input of the PD affects the accuracy of the capacitancemeasurement algorithm. A parallel resistance causes the capacitance on the port to appear higher. This fact is reflected in [Table 5](#page-28-1). Capacitance up to 100 μF can be measured with a parallel resistance as low as 17 kΩ, whereas if the parallel resistance is as low as  $10 \text{-} k\Omega$ , capacitance up to 67  $\mu$ F can be measured.

The voltage on the port must be in the range of 0.4 V to 2.4 V to begin capacitance measurement. This voltage as measured at the PSE includes the voltage drops across any diodes in the path of the capacitance. If the voltage measured is too high (due to charge on the PD capacitance), the TPS23861 makes two attempts to discharge the port by applying a 100-kΩ load across the port. The first discharge attempt is 250-ms duration; the second attempt 500 ms.

## **NOTE**

It may not be possible to discharge the PD capacitance rapidly if the capacitance is on the other side of a diode.



If the capacitance-measurement algorithm is unable to discharge the port to less than 2.4 V after two attempts, the algorithm terminates the attempt to measure port capacitance, and report an *Unable to achieve 2.4 V to take first measurement* status in the VDSn field of the Port n Detect Voltage Difference Registers. A status of *Capacitance measurement invalid: Insufficient Δv measured* is reported in the Port n Status Registers. A status of *Unable to discharge PD input capacitance to 2.4 V before timeout*, is reported in the VDSn field of the Port n Detect Voltage Difference Registers. The host has the option of imposing a longer discharge time and retrying.

Erratic results may be obtained when performing legacy detect in Semi-Auto Mode due to the repeated charging of the load. If the capacitive load is behind a diode or is in parallel with a high resistance, the capacitor may eventually charge beyond 2.4 V, and the capacitance measurement fails. Manual Mode is recommended for legacy detect when there is no information about the load, or if the load input capacitance charges beyond 2.4 V in Semi-Auto Mode.

If the port is open or a small capacitance is present on the port, the port voltage rises quickly when the capacitance-measuring current is applied. The voltage on the port is limited to approximately 18 V by an internal clamp. A status of *Capacitance measurement invalid: Detect measurement beyond clamp voltage* is reported in the DETECT Pn field of the Port n Status Registers. Depending on the size of the small capacitance, a status of *First measurement exceeds VDet-clamp (min)* or *Second measurement exceeds VDet-clamp (min)* is reported in the VDSn field of the PORT n Detect Voltage Difference Registers.

If a large capacitance or short circuit is present on the port, the port voltage will not change sufficiently over the port charging time to assure a reliable measurement. In this case, a status of *Capacitance measurement invalid: Insufficient Δv measured* is reported in the Port n Status Registers, and a status of *Δv < 0.5 V (insufficient signal)* or *Unable to achieve 0.4V to take first measurement before timeout* is reported in the VDSn field of the Port n Detect Voltage Difference Registers.

Legacy detect is an exceptional condition which warrants special handling by the host system. Consequently, legacy-detect operation will not be fully supported in Auto Mode. If a legacy device is detected during detection in any mode of operation, the detect status is reported as Legacy Detect in the Port n Status Register Detect Pn field. It is up to the host to power on the port. If a port is in Auto Mode, legacy detection is enabled and a legacy device is detected, the detect status is reported as Legacy Detect in the Port n Status Registers Detect Pn field, but the port will not power on automatically. In this respect, operation of the port is identical to the Semi-Auto Mode.

In general, it is expected that a legacy device will not respond to a request for classification. Therefore, if the portis in Semi-Auto, Auto Mode or Manual Mode and LEGMOD = 01, the PSE will not automatically initiate a classification cycle even if the CLEn bit is set. On the other hand, if LEGMOD = 10, the TPS23861 is operating in Semi-Auto or Auto Mode, classification is enabled via the CLEn bit, and a Resistance valid detect status is returned in response to a standard resistance detection cycle, the TPS23861 follows the standard resistance detection cycle with a classification cycle. Furthermore, following classification, if in Auto Mode, if the classification status is not unknown, class mismatch or overcurrent, the port automatically powers up. Additionally if LEGMOD = 10, it is possible to initiate a classification cycle under manual control using the CLEn bit in the Detect/Class Enable Register or the RCLn bit in the Detect/Class Restart Register or power on the port under manual control using the PWONn bit in the Power Enable Register.

<span id="page-29-0"></span>If LEGMODn = 10, and a Resistance valid detect status is returned in response to a standard resistance detection cycle the TPS23861 will not attempt to measure capacitance on the PI.



### **7.3.9 VPWR Undervoltage and UVLO Events**

This section lists the behavior of VPWR undervoltage and UVLO events when the voltage at the VDD pin is uninterrupted.

When the voltage at the VPWR pin falls below  $V_{PUV-F}$  the following occurs.

- The VPUV bit in the Supply Event Register is set.
- All ports are shut off.
- For ports that are shut off the corresponding PGCn and PECn bits in the Power Event Register is set and the PGn and PEn bits in the Power Status Register are cleared.
- The following registers are cleared.
	- Detection Event Register
	- Fault Event Register
	- Start/ILIM Event Register
	- Port n Status Register
	- Detect/Class Enable Register

#### **NOTE**

When the voltage at the VPWR pin falls below  $V_{UVLOPW}$   $_F$  the following occurs.

- Both the VPUV and VDUV bits in the Supply Event Register is set
- All ports are shut off
- All registers are set to their power-on/reset state

#### **7.3.10 Timer-Deferrable Interrupt Support**

A programmable timer is provided with range selectable from 10 ms to 150 ms in 10 ms increments. Timer duration is programmed via the four-bit field TMR [3:0] in the Interrupt Timer Register. Non-critical interrupts will be deferred from asserting an interrupt on the  $\overline{\text{INT}}$  pin until the timer times out. Critical interrupts such as faults will not be affected by the state of this timer. Critical vs. deferrable interrupts are identified in [Table 6](#page-30-0). The behavior of the various interrupt enable bits is not affected by the timer function.

#### **Table 6. Timer-Deferrable Interrupt**

<span id="page-30-0"></span>

If the counter is loaded with 0000 (POR state) the counter will not count, and no interrupts will be deferred. That is, this function will be disabled.



#### <span id="page-31-0"></span>**7.3.11 A/D Converter and I<sup>2</sup>C Interface**

The TPS23861 features five multi-slope integrating converters. Each of the first four converters is dedicated to current measurement for one port and is operated independently to perform measurements. The converters are used for current monitoring (100 ms averaged) and disconnect. The fifth converter is shared between all four ports for detection (conversion time set by MAINS bit), port voltage monitoring, Power Good Status and FET short detection (1 ms for all). It is also used for general-purpose measurements including input voltage (1 ms) and temperature.

The A/D converter type used in the TPS23861 differs from other types of converters in that it converts while the input signal is being sampled by the integrator, resulting in reduced conversion time and providing inherent filtering over the conversion period. The typical conversion time of the current converters is 800 µs. Digital averaging is used to provide a port current measurement integrated over a 100-ms time period.

#### **NOTE**

An anti-aliasing filter is present for current and voltage monitoring. Port current conversions are performed continuously.

Powered device (PD) detection is performed by averaging 16 consecutive samples providing significant rejection of noise at 50/60-Hz line frequency. The total time for the 16 samples can be set to 20 ms or 16.7 ms by the MAINS bit to correspond to the local mains frequency.

The fifth converter continuously measures drain voltages from one port to the next one, updating internal registers used for Power Good Status and FET short detection, unless a command is received to perform a specific measurement.

Also, when the port is powered on, the  $t_{START}$  timer (used during PD power-on inrush) must expire before any current or voltage A/D conversion can begin for the first four converters.

[Figure 40](#page-32-0) illustrates read and write operations through  $I<sup>2</sup>C$  interface. The two-data-bytes-read operation is applicable to A/D conversion results.

It is also possible to perform an I<sup>2</sup>C write operation to many TPS23861 devices at same time. The slave address during this broadcast access is 0x30.

The TPS23861, using the INT pin, supports the SMBALERT protocol. When INT is asserted low, if the bus master controller sends the alert response address, the TPS23861 responds providing its device address on the SDA line and releases the INT line. If there is a collision between two TPS23861 devices responding simultaneously, then the device with the lower address wins arbitration and responds first, by use of SDAI and SDAO lines.

An  $I^2C$  watchdog timer is also available on the TPS23861, which monitors the  $I^2C$  clock line in order to prevent hung software situations that could leave ports in a hazardous state. The timer can be reset by either edge on the SCL line. When enabled, if the watchdog timer expires, all ports are turned off and WDS bit is set. The nominal watchdog time-out period is 2 seconds. See *P[C Watchdog Register](#page-77-0)* for more details on the subject.

## **NOTE**

When a stop condition is detected on the  $I^2C$  bus after having at least received the command byte, the TPS23861 stores the command byte in an internal register.

#### **NOTE**

<span id="page-31-1"></span>When using the  $I^2C$  interface the host software should wait 22 ms minimum after a reset to ensure valid <sup>2</sup>C transactions.



This content can be later used as a register address pointer during next *quick read cycle* register access. See [Figure 40](#page-32-0). This internal register is cleared at power on or through the RESET pin.

<span id="page-32-0"></span>

## Texas **NSTRUMENTS**

## <span id="page-33-0"></span>**7.3.12 Independent Operation when the AUTO Bit is Set**

The TPS23861 operates as a fully automatic PSE in compliance with IEEE 802.3at when the AUTO bit is set as described in *<sup>P</sup>[C Slave Address and AUTO Bit Programming](#page-34-0)* section. Fully automatic operation means that the TPS23861 operates as a power-over-ethernet four-port PSE without any connection to a host system via the I<sup>2</sup>C bus. Generally speaking, when the bit is set, most specialized features of the TPS23861 are disabled.

## **NOTE**

The state of the AUTO bit is read only following power on, hardware reset (RESET pin) or writing a 1 to the RESAL bit in the Reset Register.

If the AUTO bit is set and the TPS23861 is connected to a host over the  $I^2C$  bus, the host may change the register settings any time after power up, including changing operating mode. When the AUTO bit is set, the state of TPS23861 following power up is summarized below.

- The CLEn and DETn bits in the Detect/Class Enable Register is set. Consequently, detect and classification is performed before any power on.
- The DCDEn bit in the Disconnect Enable Register is set, enabling automatic disconnection.
- The TECLENn bits in the Two-Event Classification Register is set to 0b01. Consequently, if a Class 4 PD is recognized during the classification cycle,
	- The TPS23861 initiates a second physical-layer classification event.
	- The PoEPn bit in the PoE Plus register is set, employing the 2x curve for  $I_{LIM}$ .
	- The ICUT Port n fields in the ICUTnm CONFIG registers will be set to 0b110 corresponding to 645 mA.
- If a Class 0, 1, 2 or 3 PD is recognized during the classification cycle,
	- There is no second physical-layer classification event.
	- The POEPn bit is cleared so the TPS23861 employs the 1x foldback curve for  $I_{LIM}$ .
	- A value of 374 mA is used for ICUT.
	- The Port n Mode field in the Operating Mode Register is set to Auto (0×11) for all four ports. Consequently,
	- Detection, classification and power up occurs in sequence, automatically and independently for each port.
	- Following a valid one- or two-event physical layer classification, the TPS23861 applies power to a port subject to the inrush-current foldback protection curve in [Figure 57](#page-92-1).
- .
- The FSEn bits in the Port Power Priority Register is set. Consequently, all ports are shut down in response to a low level on the SHTDWN pin.
- The LEGMODn fields in the Legacy Detect Mode Register is set to 00. Consequently, legacy PD devices not compliant with IEEE 802.3at will not be detected.
- The General Mask 1 Register is set to its standard power-on-reset value 0x80. Consequently,
	- Interrupts are enabled.
	- During detection A/D conversions of the detect voltage occurs at a rate of 800 per second.
	- Classification levels are determined as if a 255-mΩ resistor is used for the current-sense resistor.

## **NOTE**

If a 250-m $\Omega$  resistor is used, the classification thresholds shifts slightly, but remains compliant with IEEE 802.3at.

- The Interrupt Enable Register is set to 0xE4, enabling the following interrupts
	- SUPEN Supply event fault enable bit.
	- STRTEN Start fault enable bit.
	- IFEN ICUT or ILIM fault enable bit.
	- DISEN Disconnect event interrupt enable bit.
- Any register not explicitly referenced above is set to its default power-on-reset value according to [Table 10](#page-44-1).



### <span id="page-34-1"></span><span id="page-34-0"></span>**7.3.13 I<sup>2</sup>C Slave Address and AUTO Bit Programming**

### **NOTE**

When using the  $I^2C$  interface the host software should wait 22 ms minimum after a reset to ensure valid <sup>2</sup>C transactions.

### **NOTE**

Please note EEPROM endurance of 25 write cycles. Writing to the EEPROM more than this may result in erratic behavior.

<span id="page-34-2"></span>The TPS23861 includes a means to program in EEPROM the following two fields:

- A seven bit  $I^2C$  slave address for operation with a host processor.
- AUTO bit which allows the TPS23861 to operate independently without a host processor.

The benefits this approach include:

- Up to 125 similar devices become addressable.
- Provides a high level of flexibility.
	- $-$  Helps to resolve conflicts with other peripherals on same  $I^2C$  bus.
	- $-$  The I<sup>2</sup>C address can be programmed at production subassembly module level or motherboard level.
	- Allows a simple approach to field-installed upgrades or expansions to PSE systems.
- No physical address line required, no bank selection required.
- Smaller package. No address line pins and no AUTO pin.

## **NOTE**

For compatibility with legacy systems, the *module A3 bank addressing* is provided by use of the A3 input pin.

<span id="page-34-3"></span>As shown in [Figure 41,](#page-35-0) the initial I<sup>2</sup>C address programming access is established by a local daisy chain *chip select* connection between multiple TPS23861 devices. The AIN pin plays the role of a "moving chip select" during address programming.

### **NOTE**

Global write command including an unlock code (AAh) is required in order to write to the <sup>2</sup>C slave address register.

Texas Instruments



<span id="page-35-0"></span>


The sequence during address programming is as follows:

- Global write command including an unlock code (AAh) and a temporary common slave address (any address other than 30h) is sent to all  ${}^{12}C$  devices through the broadcast address, 30h.
- All TPS23861 devices respond to the broadcast address 30h regardless of the state of the A3 pin. When the three-byte sequence is correctly decoded,
	- 1. Each TPS23861 has a new  $I<sup>2</sup>C$  address determined by the programmed temporary slave address with bit 3 equal to the state of the A3 pin.
	- 2. All TPS23861 devices force low the AOUT output.

For example, if a temporary common slave address of 20h is written to one device with A3 low and one with A3 high, the device with A3 low will respond to  $I^2C$  address 20h and the device with A3 high responds to  $I^2C$ address 28h.

- The first TPS23861 device being selected is the only one having its AIN pin at logic high level (U1 in [Figure 41](#page-35-0)).
- Using the temporary slave address, write the new 7-bit device address in the I<sup>2</sup>C slave address register. See data format below.

#### **NOTE**

The SLA3 slave address bit follows the logic level of A3 input pin, as detailed for  $I^2C$  Slave Address register.



- The first slave accepts the new address, then forces its AOUT output pin to high level and automatically locks the access to its slave address register. It also stores permanently its new slave address into EEPROM.
- The same procedure is repeated for the next slave device, which has just detected that its AIN input has become high.
- This is repeated until all slaves have been reprogrammed.
- The host can then interrogate each slave, one by one, in order to validate their new address.

#### **NOTE**

During the address programming procedure if the slave has not received its new address within a timeout period (around 100 ms), it goes back to the initial slave address (before the address programming sequence was initiated); it locks its address register and releases its AOUT output.

• Bit 7 of the 8-bit transfer (AUTO) defines if the controller operates independently (no host processor) as an automatic PSE. The state of this bit is monitored only immediately following a power-on reset, writing a 1 to the RESAL bit of the RESET register, or after the RESET input has been activated. The impact of that bit state on registers after reset is reflected in the [Table 10](#page-44-0) (Reset State column) and is referred to as "A".

#### **NOTE**

After programming a new  $1^2C$  slave address to register 0×11, a 100 ms delay is recommended before trying to perform a read check.

#### **NOTE**

When using  $I^2C$  scan for device discovery, it is recommended to add at least a 100 ms delay between writing commands to address 0x30 (Broadcast address) and 0x31. This prevents receiving unnecessary extra ACK. Skipping writing command to address 0x30 can also avoid the extra ACK.

#### **[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861)**

Texas **INSTRUMENTS** 

SLUSBX9I –MARCH 2014–REVISED JULY 2019 **[www.ti.com](http://www.ti.com)**









### **Figure 43. Interrupt Logic Functional Diagram**



#### <span id="page-39-1"></span>**7.4 Device Functional Modes**

Four operating modes are defined as follows. Operating mode is controlled for each port through the Port n Mode field in the Operating Mode Register. Operating mode codes appear in [Operating Mode Register.](#page-57-0)

#### **7.4.1 Off**

Port n will not detect, classify or power on. When the operating mode of port n is set to Off the following takes place.

- Port voltage and current are monitored continuously. The results are reported in the Port n Voltage and Port n Current Registers.
- The CLSCn and the DETCn bits in the Detection Event register are cleared.
- The Port n Status register is cleared.
- The CLEn and the DETEn bits in the Detect/Class Enable register are cleared.
- The DISFn and the ICUTn bits in the Fault Event Register are cleared.
- The ILIMn and STRTn bits in the Start/ILIM Event register are cleared.
- If the port was powered on when the operating mode is set to Off, the port is shut off, and the following occurs.
	- The PGCn and the PECn bits in the Power Event Register are set.
	- The PGn and PEn bits in the Power Status register are cleared.

#### **7.4.2 Manual**

#### **NOTE**

In order to meet the IEEE 802.3at standard, PWONn bit should be set within 22 ms after classification is completed if two-event classification is applied.

There is no automatic change of state. A single detection or classification event may be initiated by writing to the appropriate bit of the Detect/Class Restart Register which is a pushbutton register. Furthermore, setting the DETEn bit initiates one detect cycle for Port n; setting the CLEn bit initiates one classify cycle for Port n. The number of classification events depend on the classification status of the first classification event and the setting of the TECLENn field as shown in *[Table 7](#page-39-0)*.

#### **Table 7. Number of Classification Events in Manual Mode**

<span id="page-39-0"></span>

In manual mode, writing to the pushbutton PWONn bit powers on Port n immediately.

**NOTE**

In Manual mode, the ICUTn and PoEPn fields are not set automatically. They must be set by the host. Furthermore, there is no cool-down period in manual mode.



#### **7.4.3 Semi-Auto**

No activity takes place on the port until the DETEn bit in the Detect/Class Enable register is set. When DETEn is set, port n automatically performs detection. If a valid PD is detected and CLEn is set, the port initiates a classification cycle. The classification cycle is single-event if a class 0, 1, 2 or 3 PD is recognized. If the first classification event returns a class 4 signature, a second classification event is initiated depending on the setting of the TECLENn field in the Two-Event Classification Register. The cycle of detect, then classification repeats continuously.

Powering on the port requires writing to the pushbutton PWONn bit in the Power Enable Register. The port powers on meeting the IEEE  $T_{P(00)}$  requirement to power on within 400 ms of the end of a valid detection. Depending on the timing of the PWONn command, the controller may initiate a new detect and (if CLEn is set) classification sequence before powering on the port if required to meet the  $T_{P(\text{on})}$  requirement. If the final detect is invalid, or if the final classification returns overcurrent or class mismatch, the port will not power on and the STRTn bit is set in the Start/ILIM Event Register. For Turn-On sequencing see *[Push-Button Power On](#page-42-0) [Response](#page-42-0)*.

#### **NOTE**

In Semi-Auto Mode, the ICUTn and PoEPn fields are not set automatically. They must be set by the host.

Following a power-off command, disconnect or shutdown due to a Start, ICUT or ILIM fault, the port powers off. Following a shutdown due to a start, ILIM or ICUT fault, the TPS23861 enters into a cool-down period. During the cool-down period any port power on command using Power Enable Command is ignored. The length of the cooldown period is set in the CLDN field of the Cool Down/Gate Drive Register. After the end of the cool-down period the TPS23861 initiates a detect cycle and continues semi-automatic operation.

#### **NOTE**

TI recommends using this reference code to develop your software

<http://www.ti.com/product/TPS23861/toolssoftware>



#### **7.4.4 Auto**

In Auto Mode the TPS23861 automatically cycles the port through detection, classification and power on. The ICUT and PoEP fields are set automatically based on the classification status. If a class 0, 1, 2 or 3 PD is recognized, ICUTn is set to 000 (374 mA) and the PoEPn bit is cleared. If a class 4 PD is recognized, ICUTn is set to 110 (645 mA) and the PoEPn bit is set. Auto Mode and the AUTO bit are related, but are not identical. When the Bit is set, all ports are placed in Auto Mode; additionally, several other registers are set. See *[Independent Operation when the AUTO Bit is Set](#page-33-0)* section.

Following a power-off command, disconnect or shutdown due to a Start, ICUT or ILIM fault, the port powers off. Following port power off due to a power off command or disconnect, the TPS23861 continues automatic operation starting with a detection cycle (if DETEn is set). If the shutdown is due to a Start, ICUT or ILIM fault, the TPS23861 enters into a cool-down period. During the cool-down period any port power-on command using Power Enable Command is ignored. The length of the cool-down period is set in the CLDN field of the Cool Down/Gate Drive Register. After the end of the cool-down period the TPS23861 continues automatic operation starting with a detection cycle, assuming DETEn is set.

The TPS23861 will not automatically apply power to a port, even if Operating Mode is set to Auto, under the following circumstances.

• The detect status is not Resistance Valid. This means that the DETEn bit must be set in order to power on in Auto Mode.

**NOTE**

A write to the DETEn bit or CLEn bit will not *stick* if the port is in Off Mode.

If the classification status is overcurrent or, class mismatch.

The TPS23861 starts in Auto Mode after a power-on reset or when the RESET pin is de-asserted. When a valid PD is connected as TPS23861 comes out of reset, then the ports will sequence through detection, classification, and power on as shown in [Figure 44](#page-41-0). Staggered port power on prevents the sudden inrush of current from the VPWR supply when multiple PDs are already connected.



<span id="page-41-0"></span>



#### <span id="page-42-0"></span>**7.4.5 Push-Button Power On Response**

The port behavior of the TPS23861 to a commanded power on from the push-button register varies depending upon both the detect and class enable registers.



#### **Table 8. Summarized Response(1)**

(1) Response to a push-button power on.



**Figure 45. Semi-Auto Sequenced Turn On**

#### **7.4.6 TSTART Indicators of Detect and Class Failures**

The start fault indicator reports additional problems in Semi-Auto to the host. This notifies the host that the PSE encountered a problem and was unable to turn the port on. The interrupt pin activates when the TSTART mask is enabled and one of these fault conditions occur. The conditions are described in [Table 9](#page-43-0).

<span id="page-43-0"></span>

#### **Table 9. Detect and Class Failure Indicators (1)**

(1) Conditions that set start fault.

#### **7.4.7 Device Power On Initialization**

At device power on and after VDD and VPWR exceed V<sub>UVDDR</sub> and V<sub>UVLOPW\_R</sub> respectively, TPS23861 initializes for t<sub>POR</sub>. During this time TPS23861 will not respond to I<sup>2</sup>C commands. Wait approximately 20 ms after t<sub>POR</sub>, before sending I<sup>2</sup>C commands.

# **7.5 Register Map – I<sup>2</sup>C-Addressable**

<span id="page-44-0"></span>

| <b>CMD</b><br><b>CODE</b> | <b>REGISTER OR</b><br><b>COMMAND</b><br><b>NAME</b> | $I^2C$<br>R/W     | <b>DATA</b><br><b>BYTE</b> | <b>RST STATE</b> | <b>FIELD DESCRIPTION</b>                |                            |                             |                            |                                        |                  |                      |                          |
|---------------------------|-----------------------------------------------------|-------------------|----------------------------|------------------|-----------------------------------------|----------------------------|-----------------------------|----------------------------|----------------------------------------|------------------|----------------------|--------------------------|
| 00                        | Interrupt                                           | <b>RO</b>         | $\mathbf{1}$               | 1000,0000        | <b>SUPF</b>                             | <b>STRTF</b>               | <b>IFAULT</b>               | <b>CLASC</b>               | <b>DETC</b>                            | <b>DISF</b>      | <b>PGC</b>           | PEC                      |
| 01                        | Interrupt Enable                                    | R/W               | $\mathbf{1}$               | 1AA0.0A00        | <b>SUPEN</b>                            | <b>STRTE</b><br>N          | <b>IFEN</b>                 | <b>CLCEN</b>               | <b>DEEN</b>                            | <b>DISEN</b>     | <b>PGSEN</b>         | <b>PESEN</b>             |
| 02                        |                                                     | <b>RO</b>         | 1                          |                  | Power Good status change                |                            |                             | Power Enable status change |                                        |                  |                      |                          |
| 03                        | Power Event                                         | CoR               | $\mathbf{1}$               | 0000,0000        | PGC4                                    | PGC3                       | PGC <sub>2</sub>            | PGC1                       | PEC4                                   | PEC <sub>3</sub> | PEC <sub>2</sub>     | PEC1                     |
| 04                        | Detection Event                                     | <b>RO</b>         | 1                          |                  | Classification                          |                            |                             | Detection                  |                                        |                  |                      |                          |
| 05                        |                                                     | CoR               | $\mathbf{1}$               | 0000,0000        | CLSC4                                   | CLSC3                      | CLSC <sub>2</sub>           | CLSC1                      | DETC4                                  | DETC3            | DETC <sub>2</sub>    | DETC1                    |
| 06                        | <b>Fault Event</b>                                  | <b>RO</b>         | 1                          | 0000,0000        | Disconnect occurred                     |                            |                             | <b>ICUT</b> fault occurred |                                        |                  |                      |                          |
| 07                        |                                                     | CoR               | 1                          |                  | DISF4                                   | DISF <sub>3</sub>          | DISF <sub>2</sub>           | DISF1                      | ICUT4                                  | ICUT3            | ICUT2                | ICUT1                    |
| 08                        | Start/ILIM Event                                    | <b>RO</b>         | 1                          | 0000,0000        |                                         |                            | ILIM fault occurred         |                            |                                        |                  | Start fault occurred |                          |
| 09                        |                                                     | CoR               | $\mathbf{1}$               |                  | ILIM4                                   | ILIM3                      | ILIM2                       | ILIM1                      | STRT4                                  | STRT3            | STRT2                | STRT1                    |
| 0A                        | Supply Event                                        | <b>RO</b>         | $\mathbf{1}$               | 0011,0000        | TSD                                     |                            | <b>VDUV</b>                 | <b>VPUV</b>                |                                        |                  |                      |                          |
| 0B                        |                                                     | CoR               | 1                          |                  |                                         |                            |                             |                            |                                        |                  |                      |                          |
| 0C                        | Port 1 Status                                       | <b>RO</b>         | 1                          | 0000.0000        | CLASS <sub>P1</sub>                     |                            |                             |                            | <b>DETECT P1</b>                       |                  |                      |                          |
| 0 <sub>D</sub>            | Port 2 Status                                       | <b>RO</b>         | $\mathbf{1}$               | 0000.0000        | CLASS <sub>P2</sub>                     |                            |                             |                            | DETECT P2                              |                  |                      |                          |
| 0E                        | Port 3 Status                                       | <b>RO</b>         | 1                          | 0000,0000        | CLASS <sub>P3</sub>                     |                            |                             |                            | DETECT P3                              |                  |                      |                          |
| 0F                        | Port 4 Status                                       | <b>RO</b>         | 1                          | 0000,0000        | CLASS <sub>P4</sub>                     |                            |                             | DETECT P4                  |                                        |                  |                      |                          |
| 10                        | <b>Power Status</b>                                 | <b>RO</b>         | 1                          | 0000,0000        | PG4                                     | PG <sub>3</sub>            | PG <sub>2</sub>             | PG1                        | PE4                                    | PE3              | PE <sub>2</sub>      | PE <sub>1</sub>          |
| 11                        | I <sup>2</sup> C Slave<br>Address                   | RO <sup>(3)</sup> | $\mathbf{1}$               | 1010,0000        | <b>AUTO</b>                             | SLA6                       | SLA5                        | SLA4                       | SLA3                                   | SLA <sub>2</sub> | SLA1                 | SLA0                     |
| 12                        | <b>Operating Mode</b>                               | R/W               | 1                          | AAAA,AAA<br>A    | Port 4 Mode                             |                            | Port 3 Mode                 |                            | Port 2 Mode                            |                  | Port 1 Mode          |                          |
| 13                        | Disconnect<br>Enable                                | R/W               | 1                          | 0000, AAAA       |                                         |                            |                             |                            | DCDE4                                  | DCDE3            | DCDE2                | DCDE1                    |
| 14                        | Detect/Class<br><b>ENABLE</b>                       | R/W               | 1                          | AAAA,AAA<br>A    | CLE4                                    | CLE3                       | CLE <sub>2</sub>            | CLE1                       | DETE4                                  | DETE3            | DETE <sub>2</sub>    | DETE1                    |
| 15                        | Port PWR Priority                                   | R/W               | 1                          | AAAA,0000        | FSE4                                    | FSE3                       | FSE <sub>2</sub>            | FSE1                       | $\overline{\phantom{a}}$               | ÷,               | ÷,                   | $\overline{\phantom{a}}$ |
| 16                        | Timing<br>Configuration                             | R/W               | 1                          | 0000,0000        | <b>TLIM</b><br><b>TSTART</b>            |                            | <b>TICUT</b><br><b>TDIS</b> |                            |                                        |                  |                      |                          |
| 17                        | General Mask                                        | R/W               | 1                          | 1000.0000        | <b>INTEN</b>                            | $\blacksquare$             |                             | <b>MAINS</b>               | $\Box$                                 | $\blacksquare$   | R                    | M250                     |
| 18                        | Detect/Class<br>Restart                             | <b>WO</b>         | 1                          |                  | RCL4                                    | RCL3                       | RCL <sub>2</sub>            | RCL <sub>1</sub>           | RDET4                                  | RDET3            | RDET <sub>2</sub>    | RDET1                    |
| 19                        | Power Enable                                        | <b>WO</b>         | 1                          |                  | POFF4                                   | POFF <sub>3</sub>          | POFF <sub>2</sub>           | POFF1                      | PWON4                                  | PWON3            | PWON2                | POWN1                    |
| 1A                        | Reset                                               | <b>WO</b>         | 1                          |                  | <b>CLRAIN</b>                           | <b>CLINP</b>               | $\blacksquare$              | <b>RESAL</b>               | RESP4                                  | RESP3            | RESP <sub>2</sub>    | RESP1                    |
| 20                        | Legacy Detect<br>Mode                               | R/W               | 1                          | 0000,0000        | LEGMOD4<br>LEGMOD3                      |                            | LEGMOD2                     |                            | LEGMOD1                                |                  |                      |                          |
| 21                        | Two-Event<br>Classification                         | R/W               | 1                          | 0A0A,0A0A        | TECLEN4                                 |                            | TECLEN3                     |                            | TECLEN2                                |                  | TECLEN1              |                          |
| 27                        | Interrupt Timer                                     | R/W               | $\mathbf{1}$               | 0000,0000        | R                                       | $\mathsf R$                | $\mathsf R$<br>R            |                            | <b>TMR 3-0</b>                         |                  |                      |                          |
| 29                        | Disconnect<br>Threshold                             | R/W               | $\mathbf{1}$               | 0000,0000        |                                         | DCTH4<br>DCTH <sub>3</sub> |                             |                            | DCTH <sub>2</sub><br>DCTH <sub>1</sub> |                  |                      |                          |
| 2A                        | ICUT21 CONFIG                                       | R/W               | $\mathbf{1}$               | 0000,0000        | ICUT Port 2<br>$\overline{\phantom{a}}$ |                            |                             | $\overline{\phantom{a}}$   | <b>ICUT Port 1</b>                     |                  |                      |                          |
| 2B                        | <b>ICUT43 CONFIG</b>                                | R/W               | $\mathbf{1}$               | 0000,0000        | <b>ICUT Port 4</b><br>÷,                |                            |                             |                            | ICUT Port 3                            |                  |                      |                          |
| 2C                        | Temperature                                         | RO                |                            | 0000,0000        | Temperature (bits 7 to 0)               |                            |                             |                            |                                        |                  |                      |                          |

**Table 10. I<sup>2</sup>C-Addressable Register Set Summary (1)(2)**

(1) Bits labeled "R" are reserved. Undesirable behavior may result if the value of these bits are changed from the reset value.

(2) Bits labeled "A" assume the state of the bit programmed into register 0x11 after POR.

(3) This register is Read/Write during slave address programming when preceded by the unlock code.

Copyright © 2014–2019, Texas Instruments Incorporated *[Submit Documentation Feedback](http://www.go-dsp.com/forms/techdoc/doc_feedback.htm?litnum=SLUSBX9I&partnum=TPS23861)*

Texas<br>Instruments

# **Register Map – I<sup>2</sup>C-Addressable (continued)**



<span id="page-45-0"></span>

#### **7.5.1 Interrupt Register**

# **[www.ti.com](http://www.ti.com)** SLUSBX9I –MARCH 2014–REVISED JULY 2019

**[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861)**

#### **Command = 00h with 1 Data Byte, Read Only**



Active high, each bit corresponds to a particular event that occurred.

Each bit can be individually reset by doing a read at the corresponding event register address, or by setting bit 7 of Reset Register.

Any active bit of the Interrupt register activates the  $\overline{\text{INT}}$  output if its corresponding enable bit in the Interrupt Enable Register is set, as well as the INTEN bit in the General Mask Register.

#### **Bit Descriptions**

**SUPF:** Indicates that a supply event fault occurred.

SUPF = TSD || VDUV || VPUV

- $1 = At$  least one supply event fault occurred.
- $0 = No$  such event occurred.

**STRTF:** Indicates that a start fault occurred on at least one port.

STRTF = STRT1 || STRT2 || STRT3 || STRT4

- 1 = Start fault occurred for at least one port.
- $0 = No$  start fault occurred.

**IFAULT:** Indicates that an ICUT or ILIM fault occurred on at least one port.

IFAULT = ICUT1 || ICUT2 || ICUT3 || ICUT4 || ILIM1 || ILIM2 || ILIM3 || ILIM4

1 = ICUT or ILIM Fault occurred for at least one port.

0 = No ICUT or ILIM Fault occurred.

**CLASC:** Indicates that at least one classification cycle occurred on at least one port.

CLASC = CLSC1 || CLSC2 || CLSC3 || CLSC4

1 = At least one classification cycle occurred for at least one port.

 $0 = No$  classification cycle occurred.

**DETC:** Indicates that at least one detection cycle occurred on at least one port.

DETC = DETC1 || DETC2 || DETC3 || DETC4

1 = At least one detection cycle occurred for at least one port.

 $0 = No$  detection cycle occurred.

**DISF:** Indicates that a disconnect event occurred on at least one port.

 $DISF = DISF1 || DISF2 || DISF3 || DISF4$ 

1 = Disconnect event occurred for at least one port.

0 = No disconnect event occurred.

**PGC:** Indicates that a power good status change occurred on at least one port.

PGC = PGC1 || PGC2 || PGC3 || PGC4

1 = Power good status change occurred on at least one port.

0 = No power good status change occurred.

**PEC:** Indicates that a power enable status change occurred on at least one port.



PEC = PEC1 || PEC2 || PEC3 || PEC4

1 = Power enable status change occurred on at least one port.

0 = No power enable status change occurred.

#### **7.5.2 Interrupt Enable Register**

#### **Command = 01h with 1 Data Byte, Read/Write**



Each bit corresponds to a particular event or fault as defined in the Interrupt Register.

Writing a 1 into a bit allows the corresponding event to generate an interrupt on the INT pin.

Writing a 0 into a bit masks the corresponding event/fault from activating the  $\overline{\text{INT}}$  pin.

#### **NOTE**

The bits of the Interrupt Register always change state according to events or faults, regardless of the state of the Interrupt Enable Register. The INTEN bit of the General Mask 1 Register must also be set in order to allow an event to activate the INT output.

#### **Bit Descriptions**

**SUPEN:** Supply event fault enable bit.

 $1 =$  Supply event fault activates the  $\overline{\text{INT}}$  output.

 $0 =$  Supply event fault has no impact on  $\overline{\text{INT}}$  output.

**STRTEN:** Start fault enable bit.

 $1 =$  Start fault activates the  $\overline{\text{INT}}$  output.

 $0 =$  Start fault has no impact on  $\overline{\text{INT}}$  output.

**IFEN:** IFAULT enable bit.

 $1 =$  ICUT or ILIM Fault occurrence activates the  $\overline{\text{INT}}$  output.

 $0 =$  ICUT or ILIM Fault occurrence has no impact on  $\overline{\text{INT}}$  output.

**CLCEN:** Classification cycle interrupt enable bit.

 $1$  = Classification cycle occurrence activates the  $\overline{\text{INT}}$  output.

 $0 =$  Classification cycle occurrence has no impact on  $\overline{\text{INT}}$  output.

**DEEN:** Detection cycle interrupt enable bit.

- $1 =$  Detection cycle occurrence activates the  $\overline{\text{INT}}$  output.
- $0 =$  Detection cycle occurrence has no impact on  $\overline{\text{INT}}$  output.

**DISEN:** Disconnect event interrupt enable bit.

 $1 =$  Disconnect event occurrence activates the  $\overline{\text{INT}}$  output.

 $0 =$  Disconnect event occurrence has no impact on  $\overline{\text{INT}}$  output.

**PGSEN:** Power good status change interrupt enable bit.

- $1$  = Power good status change activates the  $\overline{\text{INT}}$  output.
- $0 =$  Power good status change has no impact on  $\overline{\text{INT}}$  output.

**PESEN:** Power enable status change interrupt enable bit.

- $1$  = Power enable status change activates the  $\overline{\text{INT}}$  output.
- $0 =$  Power enable status change has no impact on  $\overline{\text{INT}}$  output.



### **7.5.3 Power Event Register**

### **Command = 02h with 1 Data Byte, Read Only**

### **Command = 03h with 1 Data Byte, Clear on Read**



Active high, each bit corresponds to a particular event that occurred.

Each bit PGCn, PECn represents an individual port.

A read at each location (02h or 03h) returns the same register data with the exception that the Clear-on-Read command clears all bits of the register.

If this register is causing the  $\overline{\text{INT}}$  pin to be activated, this Clear-on-Read command releases the  $\overline{\text{INT}}$  pin.

Any active bit will have an impact on the Interrupt Register as indicated in the Interrupt Register description.

#### **Bit Descriptions**

**PGC4-PGC1:** Indicates that a power good status change occurred.

- 1 = Power good status change occurred.
- 0 = No power good status change occurred.

**PEC4-PEC1:** Indicates that a power enable status change occurred.

1 = Power enable status change occurred.

 $0 = No$  power enable status change occurred.

#### **7.5.4 Detection Event Register**

#### **Command = 04h with 1 Data Byte, Read Only**

#### **Command = 05h with 1 Data Byte, Clear on Read**



Active high, each bit corresponds to a particular event that occurred.

Each bit CLSCn, DETCn represents an individual port.

A read at each location (04h or 05h) returns the same register data with the exception that the Clear-on-Read command clears all bits of the register. These bits are cleared when port n is turned off.

If this register is causing the  $\overline{\text{INT}}$  pin to be activated, this Clear-on-Read command releases the  $\overline{\text{INT}}$  pin.

Any active bit will have an impact on the Interrupt Register as indicated in the Interrupt Register description.

#### **Bit Descriptions**

**CLSC4-CLSC1:** Indicates that at least one classification cycle occurred.

1 = At least one classification cycle occurred.

0 = No classification cycle occurred.

**DETC4-DETC1:** Indicates that at least one detection cycle occurred.

1 = At least one detection cycle occurred.

 $0 = No$  detection cycle occurred.



#### **7.5.5 Fault Event Register**

#### **Command = 06h with 1 Data Byte, Read Only**

#### **Command = 07h with 1 Data Byte, Clear on Read**



Active high, each bit corresponds to a particular event that occurred.

Each bit DISFn, ICUTn represents an individual port.

A read at each location (06h or 07h) returns the same register data with the exception that the Clear-on-Read command clears all bits of the register. These bits are cleared by I<sup>2</sup>C power-off command (POFFn) or port-reset command (RESPn).

If this register is causing the  $\overline{\text{INT}}$  pin to be activated, this Clear-on-Read releases the  $\overline{\text{INT}}$  pin.

Any active bit will have an impact on the Interrupt Register as indicated in the Interrupt Register description.

#### **Bit Descriptions**

**DISF4-DISF1:** Indicates that a disconnect event occurred.

1 = Disconnect event occurred.

0 = No disconnect event occurred.

**ICUT4-ICUT1:** Indicates that an ICUT Fault occurred.

1 = ICUT fault occurred.

 $0 =$  No ICUT fault occurred.

#### **7.5.6 Start/ILIM Event Register**

#### **Command = 08h with 1 Data Byte, Read Only**

#### **Command = 09h with 1 Data Byte, Clear on Read**



Active high, each bit corresponds to a particular event that occurred.

Each bit ILIMn, STRTn represents an individual port.

A read at each location (08h or 09h) returns the same register data with the exception that the Clear-on-Read command clears all bits of the register. These bits are cleared by I<sup>2</sup>C power-off command (POFFn) or port-reset command (RESPn).

If this register is causing the INT pin to be activated, this Clear-on-Read command releases the INT pin.

Any active bit has an impact on the Interrupt Register as indicated in the Interrupt Register description.

#### **Bit Descriptions**

**STRT4-STRT1:** Indicates that a start fault occurred at port turn on. This may be caused by:

- 1. Overcurrent (foldback) condition at the end of  $t<sub>STAT</sub>$ .
- 2. Detect or classification fault following a pushbutton PWON command in Semi-Auto or Manual Mode.
- 3. Overcurrent or class mismatch on second finger in Semi-Auto or Manual Mode.

1 = Inrush fault or class/detect error occurred.

0 = No inrush fault or class/detect error occurred.

**ILIM4-ILIM1:** Indicates that an ILIM fault occurred, which means the port has limited its output current to ILIM or the folded back ILIM for more than  $t_{LIM}$ .

- $1 = ILIM$  fault occurred.
- $0 = No$  ILIM fault occurred.

#### **7.5.7 Supply Event Register**

#### **Command = 0Ah with 1 Data Byte, Read Only**

#### **Command = 0Bh with 1 Data Byte, Clear on Read**



Active high, each bit corresponds to a particular event that occurred.

A read at each location (0Ah or 0Bh) returns the same register data with the exception that the Clear-on-Read command clears all bits of the register.

If this register is causing the  $\overline{\text{INT}}$  pin to be activated, this Clear-on-Read releases the  $\overline{\text{INT}}$  pin.

Any active bit has an impact on Interrupt Register as indicated in the Interrupt Register description.

#### **Bit Descriptions**

**TSD:** Indicates that a thermal shutdown occurred. When there is thermal shutdown, all ports are powered off and are put in Off Mode. The TPS23861 internal circuitry continues to operate however, including the A/D converters. Note that at as soon as the internal temperature has decreased below the low threshold, the ports can be powered on regardless of the status of the TSD bit.

1 = Thermal shutdown occurred.

 $0 =$  No thermal shutdown occurred.

**VDUV:** Indicates that a VDD UVLO occurred. VDUV is set following a power-on reset or if the voltage at the VDD pin falls below  $V_{UVDD-F}$ 

1 = VDD UVLO occurred.

 $0 =$  No VDD UVLO occurred.

**VPUV:** Indicates that a VPWR UVLO occurred. VPUV is set following a power-on reset or if the voltage at the VPWR pin falls below  $V_{\text{PUV}}$  F.

1 = VPWR undervoltage occurred.

0 = No VPWR undervoltage occurred.

#### **NOTE**

If the RESET input is pulled low during normal operation, VPUV is set if VPWR is below its UVLO threshold. There is no impact on VDUV since VDD is maintained.

When VPWR drops below V<sub>PUV\_F</sub> but not as low as V<sub>UVLOPW F</sub> all ports are powered off as if a push-button off was executed. (Same as writing 1 to POFFn in Power Enable Register.) When VPWR undervoltage (below  $V_{UU\cap PW}$  =) occurs, all ports are powered off, and there is a power-on reset.



#### **7.5.8 Port n Status Register**

#### *7.5.8.1 Port 1 Status Register*

#### **Command = 0Ch with 1 Data Byte, Read Only**



#### *7.5.8.2 Port 2 Status Register*

#### **Command = 0Dh with 1 Data Byte, Read Only**



#### *7.5.8.3 Port 3 Status Register*

#### **Command = 0Eh with 1 Data Byte, Read Only**



#### *7.5.8.4 Port 4 Status Register*

#### **Command = 0Fh with 1 Data Byte, Read Only**



Represents the most recent classification and detection results for port n. These bits are cleared when port n is turned off.

#### **NOTE**

In order to disable detection for any port with unknown, short circuit, open circuit, or MOSFET fault detection status (0x0C-0x0F), clear the corresponding port DETEx bits in 0x14 instead of writing the port off command to 0x12, 0x19, or 0x1A.



#### **Bit Descriptions**

**CLASS Pn[3:0]:** CLASS Pn is a 4-bit field for each port. The value of CLASS Pn is the most recent classification result on port n. The selection is as following:



A class mismatch can occur only during two-event classification. If the classification status for the first and second event are different, and the second classification status is not *Overcurrent*, the Classification Status is set to Class mismatch. If the status of the first classification event is "Overcurrent", the classification status will be set to "Overcurrent" in the CLASS Pn, and there will be no second classification event in any case. In Auto Mode, port will not power on automatically, but still can be powered on through the Power Enable Register. The appropriate STRTn bit is set in the Start/ILIM Event Register following these sorts of faults during classification.

**DETECT Pn[3:0]:** DETECT Pn is a 4-bit field for each port. The value of DETECT Pn is the most recent detection result on port n.

#### **NOTE**

Bit states 1001 – 1100 apply to legacy detection only.

The selection is as following:





#### **7.5.9 Power Status Register**

## **Command = 10h with 1 Data Byte, Read Only**



Each bit represents the actual power status of a port.

Each bit PGn, PEn represents an individual port.

These bits are cleared when port n is turned off, including if the turn off is caused by a fault condition.

#### **Bit Descriptions**

**PG4-PG1:** Each bit, when at 1, indicates that the port is on and that the voltage at DRAINn has gone below VPGT while the port is powered on. These bits are latched high once the turn on is complete and can only be cleared when the port is turned off or following a reset or power-on reset.

 $1 = Power$  is good.

 $0 =$  Power is not good.

**PE4-PE1:** Each bit indicates the on/off state of the corresponding port.

 $1 =$  Port is on.

 $0 =$  Port is off.

#### **7.5.10 I<sup>2</sup>C Slave Address Register**

#### **Command = 11h with 1 Data Byte, Read Only**



#### **Bit Descriptions**

SLA6-SLA0: I<sup>2</sup>C device address, stored in EEPROM . This address can be changed by following the I<sup>2</sup>C slave address programming protocol. For more details, see the *I <sup>2</sup>[C Slave Address and AUTO Bit Programming](#page-34-0)*.

**NOTE**

The programmed device address should not be any of 0x00, 0x30, 0x0C.

**AUTO:** Defines whether the controller operates automatically in Auto Mode even in the absence of a host controller. Automatic operation is described in *[Independent Operation when the AUTO Bit is Set](#page-33-0)* section. The state of this bit is monitored only immediately following a Power-on Reset or after the RESET input has been activated. The impact of that bit state on registers after reset is reflected in [Table 10](#page-44-0) and is referred to "A".



#### <span id="page-57-0"></span>**7.5.11 Operating Mode Register**

#### **Command = 12h with 1 Data Byte, R/W**



Each field configures the operating mode per port.

#### **NOTE**

An Operating Mode write command to 0x12 with a transition from Off Mode to Auto Mode or from Off Mode to Semi-Auto Mode requires an  $1<sup>2</sup>C$  bus processing delay of 1.2 ms when followed by a Detect/Class Enable (0x14) write command. This delay applies from the end of the Operating Mode command (stop pulse) to the end of the Detect/Class Enable command (stop pulse).

#### **Bit Descriptions**

**Port n Mode[1:0]:** The selection is as following:



In Off Mode, the port is off and there is neither detection nor classification. In Manual Mode, there is no automatic state change. In Semi-Auto Mode, detection and classification are automated but not the port power on, while in Auto Mode all three are automated. See *[Device Functional Modes](#page-39-1)* for a detailed description of each of the four operating modes.

#### **NOTE**

For any port with power enable set ( $PEx=1$  in  $0x10$ ), ensure that port power good status in 0x10 is also set (PGx=1) prior to changing the mode to Off in the Operating Mode register (0x12).

#### **7.5.12 Disconnect Enable Register**

#### **Command = 13h with 1 Data Byte, R/W**



Enables the disconnect detection mechanism for each port.

#### **Bit Descriptions**

**DCDE4-DCDE1:** DC disconnect enable for each port. Disconnect consists of measuring the port current at SENn pin, starting the TDIS timer if this current is below a threshold and turning the port off if a time out occurs. Also, the corresponding disconnect bit (DISFn) in the Fault Event Register is set accordingly. The TDIS timer is reset each time the current goes higher than the disconnect threshold for 13% of  $T_{\text{MPDO}}$ . The counter does not decrement below zero. Look at the Timing Configuration Register for more details on how to set T<sub>MPDO</sub> by writing to the TDIS field.

#### **7.5.13 Detect/Class Enable Register**

#### **Command = 14h with 1 Data Byte, R/W**





Detection and classification enable for each port.

When in Manual mode, setting a bit means that only one cycle (detection or classification) is performed for the corresponding port. The bit is automatically cleared when the cycle has been completed.

#### **NOTE**

The same result can be obtained by writing to the Detect/Class Restart Register.

#### **NOTE**

Write commands to either  $0x12$ ,  $0x18$ ,  $0x19$ , or  $0x1A$  require an  $I^2C$  bus processing delay of 1.2 ms when followed by a Detect/Class Enable (0x14) write command. This delay applies from the end of the 0x12, 0x18, 0x19, or 0x1A command (stop pulse) to the end of the Detect/Class Enable command (stop pulse).

It is also cleared if a port turn off (Power Enable Register) is issued.

In Semi-Auto Mode, while the port is not powered up, detection and classification are performed continuously, as long as the CLEn and DETEn bits are kept set. First, detection is performed. If a *Resistance valid* status is returned, classification follows. After, the detect-class sequence repeats. If a valid status is not returned by the detection event, classification is skipped, and detection is repeated.

In Auto Mode, if the port is not powered up and the DETEn and CLEn bits are set, classification follows a valid detect, and power-on follows classification unless classification returns Unknown, Overcurrent or Class Mismatch Status.

During the cool-down cycle following a Start, ICUT or ILIM, any Detect/Class Enable command for that port are delayed until the end of the cool-down period.

#### **NOTE**

At the end of the cool-down period, one or more detection/class cycles are automatically restarted as described previously if the detect enable bit is set.

#### **Bit Descriptions**

**CLE4-CLE1:** Classification enable bits.

- $1 =$ Enabled.
- $0 = Disabled$ .

**DETE4-DETE1:** Detection enable bits.

- $1 =$ Enabled.
- $0 = Disabled$ .

#### **7.5.14 Port Power Priority Register**

#### **Command = 15h with 1 Data Byte, R/W**



#### **Bit Descriptions**

**FSE4-FSE1:** Port power priority bits to support Fast Shutdown; one bit per port. It is used to specify which port or ports is/are shut down in response to an external assertion of the SHTDWN pin fast shutdown signal. The turnoff procedure is similar to a port reset using Reset command (Reset register). If one of these bits is set while the SHTDWN pin is low, that port is shut down as well.

 $1$  = When the  $\overline{\text{SHTDWN}}$  is forced to a low level, the corresponding port is powered off.

 $0 = \overline{SHTDWN}$  signal has no impact on the port.

**Reserved:** Bits R15[3:0] are reserved for future use. Undesirable behavior may result if the value of these bits are changed from their reset value.

#### **7.5.15 Timing Configuration Register**

### **Command = 16h with 1 Data Byte, R/W**



These bits define the timing configuration for all four ports.

#### **NOTE**

The PGn and PEn bits in the Power Status Register are cleared when there is a Start, ICUT or ILIM condition.

#### **Bit Descriptions**

**TLIM[1:0]:** ILIM fault timing, which is the foldback current limit time duration before port turn off. This timer is loaded with its maximum count corresponding to  $t_{LM}$  after expiration of the  $t_{STAT}$  period; the timer counts down when the port is limiting its output current to ILIM. If the ILIM timer counts down to zero, the port is powered off. After the port is powered off the cool-down period commences. The cool-down period is selected by the CLDN field in the Cool Down/Gate Drive register. During the cool-down period the port will not engage in detection, classification, or powered-up operation. When the port is powered up and while the port current is below ILIM, the same counter increments at a rate 1/16<sup>th</sup> of the count-down rate (independent of the setting in the CLDN field). The counter does not increment past the maximum count corresponding to the programmed TLIM value.

#### **NOTE**

At the end of the cool-down period, when in Semi-Auto or Auto Mode, a detection cycle is automatically restarted if the detect enable bit is set.

#### **NOTE**

If ILIM and ICUT are set to same value, it is a race condition between ILIM and ICUT in TPS23861 and it depends on the firmware as to the winner.

When a POEPn bit in the PoE Plus Register is cleared, the t<sub>LIM</sub> used for the associated port is always the nominal value (~60 ms). If the POEPn bit is set, then  $t_{LM}$  for associated port is programmable with the following selection:



**TSTART[1:0]:** This 2-bit field sets the length of the t<sub>START</sub> period, which is the maximum allowed overcurrent time during inrush. If at the end of the  $t_{START}$  period the current is still limited to  $I_{INRISH}$ , the port is powered off. This is followed by a cool-down period, set with the CLDN field in the Cool Down/Gate Drive Register, during which the port cannot be turned on if in Semi-Auto or Auto Mode.

#### **NOTE**

At the end of cool-down cycle, when in Semi-Auto or Auto Mode, a detection cycle is automatically restarted if the class and detect enable bits are set.



The selection is as following:



**TICUT[1:0]:** ICUT fault timing, which is the overcurrent time duration before port turn off (t<sub>OVLD</sub>).

This timer is loaded with its maximum count corresponding to  $t_{\text{OVLD}}$  after expiration of the  $t_{\text{STAT}}$  period; the timer counts down when the port current exceeds ICUT. If the ICUT timer counts down to zero, the port is powered off. After the port is powered off the cool-down period commences. The cool-down period is set with the CLDN field in the Cool Down/Gate Drive Register. During the cool-down period the port will not engage in detection, classification, or powered-up operation. When the port is powered up and while the port current is below ICUT, the same counter increments at a rate  $1/16<sup>th</sup>$  of the count-down rate (independent of the setting in the CLDN field). The counter does not increment past the maximum count corresponding to the programmed TICUT value.

#### **NOTE**

At the end of cool-down cycle, when in Semi-Auto or Auto Mode, a detection cycle is automatically restarted if the detect enable bit is set.

#### **NOTE**

If ILIM and ICUT are set to same value, it is a race condition between ILIM and ICUT in TPS23861 and it depends on the firmware as to the winner.

The selection is as following:



**TDIS[1:0]:** Disconnect delay, which is the time to turn off a port once there is a disconnect condition.

After port power on and the completion of the  $t_{STAT}$  period the TDIS counter is started when the port current drops below the disconnect threshold established in the DCTHn fields, and the counter is reset each time the current goes continuously higher than the disconnect threshold for 13% of  $t_{MPDO}$ . The counter does not decrement below zero. The selection is as following:



#### **7.5.16 General Mask 1 Register**

#### **Command = 17h with 1 Data Byte, Read/Write**



#### **Bit Descriptions**

**INTEN:** INT pin enable bit. Writing a 1 permits any bit of the Interrupt Register to activate the INT output.

#### **NOTE**

Activating INTEN has no impact on the Event Registers.

1 = Any enabled bit of the Interrupt register can activate the  $\overline{\text{INT}}$  output.

 $0 = \overline{\text{INT}}$  output cannot be activated.

**Reserved:** Bits R17[3], R17[2] and R17[1] are reserved for future use. Undesirable behavior may result if the value of these bits are changed from the reset value.

**MAINS:** Detection Voltage Measurement Duration Bit. Set or clear this bit to correspond to the mains frequency local to where the TPS23861 is being used in a system. The A/D converter will perform 16 conversions during the detection cycle. The results of these 16 conversions are averaged resulting in a total acquisition time equal to one cycle of the mains frequency. This technique greatly reduces mains-induced interference in the detection cycle measurement.

1 = Convert port voltage during detection at a rate of 960 A/D conversions per second. This corresponds to 16 conversions during one period of 60-Hz mains frequency.

0 = Convert port voltage during detection at a rate of 800 A/D conversions per second. This corresponds to 16 conversions during one period of 50-Hz mains frequency.

**M250:** Current-sense-resistor-selection bit. Setting this bit directs the TPS23861 to use ICUT and classification look-up tables corresponding to a 250-mΩ current-sense resistor.

1 = Set this bit if a 250-m $\Omega$  current-sense resistor is used as a current-sense resistor.

0 = Clear this bit if a 255-mΩ current-sense resistor is used as a current-sense resistor.

**ISTRUMENTS** 

**EXAS** 

#### **7.5.17 Detect/Class Restart Register**

#### **Command = 18h with 1 Data Byte, Write Only**



Push button register.

Each bit corresponds to a particular cycle (detect or class restart) per port.

Each cycle can be individually triggered by writing a "1" at that bit location, while writing a "0" does not change anything for that event.

In Manual Mode, a single cycle (detect or class restart) is initiated. In Semi-Auto and Auto Mode, the corresponding bit in the Detect/Class Enable register is set, and the TPS23861 operates as prescribed in *[Device](#page-39-1) [Functional Modes](#page-39-1)* section.

During the cool-down cycle following a Start, ICUT or ILIM, any Detect/Class Restart Command for that port is accepted, but the corresponding action is delayed until end of cool-down period.

#### **NOTE**

A Detect/Class Restart write command to  $0 \times 18$  requires an  $1^2C$  bus processing delay of 1.2 ms when followed by a Detect/Class Enable (0x14) write command. This delay applies from the end of the Detect/Class Restart command (stop pulse) to the end of the Detect/Class Enable command (stop pulse).

#### **Bit Descriptions**

**RCL4-RCL1:** Restart classification bits.

**RDET4-RDET1:** Restart detection bits.

#### **7.5.18 Power Enable Register**

#### **Command = 19h with 1 Data Byte, Write Only**



Push button register. Setting a bit in this register directs the TPS23861 to turn a port on or off.

Used to force a port(s) power on or power off in any mode except Off Mode or during a port shutdown condition via the SHTDWN pin.

### **NOTE**

A power off write command to 0x19 requires an  $I^2C$  bus processing delay of 1.2 ms when followed by a Detect/Class Enable (0x14) write command. This delay applies from the end of the power off command (stop pulse) to the end of the Detect/Class Enable command (stop pulse).

#### **NOTE**

In Semi-Auto or in Auto Mode, as long as the port is kept off, detection and classification are performed continuously if the corresponding class and detect enable bits are set.

The details of a power-on operation depends on the operating mode. See *[Device Functional Modes](#page-39-1)* section for details.

Writing a "1" at POFFn location powers off the associated port.

#### **NOTE**

Writing a "1" at POFFn and PWONn of same port during the same write operation powers off the port.

During the cool-down cycle following a Start, ICUT or ILIM, when in Semi-Auto or Auto Mode, any port turn on using Power Enable Command is ignored. The port can be turned on at the end of the cool-down cycle. When in Manual Mode, the port powers on immediately in response to a power on command even when in cool-down.

#### **Bit Descriptions**

**POFF4-POFF1:** Port power off bits. When POFFn is written, the following takes place:

- The corresponding Port n Voltage Registers are cleared.
- The corresponding Port n Detect Resistance Register are cleared.
- The CLSCn and the DETCn bits in the Detection Event Register are cleared.
- The corresponding Port n Status Register are cleared.
- The CLEn and the DETEn bits in the Detect/Class Enable Register are cleared.
- The DISFn and ICUTn bits in the Fault Event Register are cleared.
- The ILIMn and the STRTN bits in the Start/ILIM Event Register are cleared.
- If the port was powered on when POFFn is set, the port is powered off, and the following occurs.
- The PGCn and the PECn bits in the Power Event Register are set.
	- The PGn and PEn bits in the Power Status Register are cleared.

**PWON4-PWON1:** Port power on bits.

#### **NOTE**

For any port with power enable set ( $PEx=1$  in  $0x10$ ), ensure that port power good status in 0x10 is also set (PGx=1) prior to writing a power off command to the Power Enable register (0x19).

**ISTRUMENTS** 

**FXAS** 

#### **7.5.19 Reset Register**

#### **Command = 1Ah with 1 Data Byte, Write Only**



Push button register.

Writing a "1" at a bit location triggers an event while a "0" has no impact.

#### **NOTE**

A reset port write command to 0x1A requires an  $^{12}$ C bus processing delay of 1.2 ms when followed by a Detect/Class Enable (0x14) write command. This delay applies from the end of the reset port command (stop pulse) to the end of the Detect/Class Enable command (stop pulse).

#### **Bit Descriptions**

**CLRAIN:** Clear all interrupts bit. Writing a "1" to CLRAIN clears all event registers and all bits in the Interrupt Register. It also releases the INT pin.

**CLINP:** When a "1" is written to this register, the TPS23861 releases the INT pin without any impact on either the event registers nor on the Interrupt Register.

**RESAL:** Reset register bits when a "1" is written to this location. Writing a "1" to this location results in a state equivalent to a power-up reset.

#### **NOTE**

For any port with power enable set (PEx=1 in 0x10), ensure that port power good status in  $0x10$  is also set (PGx=1) prior to writing a reset port command to the Reset register (0x1A).

#### **NOTE**

The VDUV and VPUV bits (Supply Event Register) follow the state of VDD and VPWR supply rails.

**RESP4-RESP1:** Reset port bits. Used to force an immediate port(s) turn off in any mode, by writing a "1" at the corresponding RESPn bit location(s). When port n is reset, the following takes place.

- The corresponding Port n Voltage Register are cleared.
- The CLCSn and the DETCn bits in the Detection Event Register are cleared.
- The corresponding Port n Status Register are cleared.
- The CLEn and the DETEn bits in the Detect/Class Enable Register are cleared.
- The DISFn and ICUTn bits in the Fault Event Register are cleared.
- The ILIMn and STRTn bits in the Start/ILIM Event Register are cleared.
- If in cool-down, the lockout functionality of the cool-down timer is cancelled.
- If the port was powered on when RESPn is set, the port is shut off, and the following occurs.
- The PGCn and the PECn bits in the Power Event Register are set.
	- The PGn and PEn bits in the Power Status Register are cleared.

#### **7.5.20 Legacy Detect Mode Register**

#### **Command = 20h with 1 Data Byte, Read/Write**



Legacy-detect operation is described in *[Legacy Device Detection](#page-28-0)*. The TPS23861 can perform a legacy-detect operation only or a standard detection followed by a legacy-detect operation when directed by the RDETn pushbutton command in the Detect/Class Restart Register, or in Semi-Auto or Auto Mode when the DETEn bit in the Detect/Class Enable Register is set. Note that in Semi-Auto or in Auto Mode, the port will not automatically power up if a legacy device is detected. In these cases, the port must be powered on by the host.

#### **Bit Descriptions**

**LEGMODn[1:0]:** Legacy-detection-mode field. This field defines the Legacy-Detect Mode of Port n as follows.



#### **7.5.21 Two-Event Classification Register**

#### **Command = 21h with 1 Data Byte, Read/Write**



The Two-Event Classification Register controls whether a second physical-layer classification event occurs after a class 4 PD is classified under the following circumstances:

- In Manual Mode, when CLEn is set or a pushbutton RCLn bit is written.
- In Semi-Auto Mode, when CLEn is set or a PWONn pushbutton command is written.
- In Auto Mode

#### **Bit Descriptions**

**TECLENn[1:0]:** The TECLENn field sets the conditions for PSE-initiated two-event physical layer classification as follows. The details of these conditions depend on the operating mode as outlined in the preceding paragraph and the *[Device Functional Modes](#page-39-1)* section.



#### **Table 11. TECLENn Field Encoding**

### **7.5.22 Interrupt Timer Register Command = 27h with 1 Data Byte, Read/Write**



#### **Bit Descriptions**

**TMR[3:0]:** Non-critical interrupts may be deferred using an internal timer. Once loaded with a non-zero value, the internal timer counts continuously with period calculated as follows:

 $t = N \times t_{STEP}$ 

where

- $\cdot$  t = Timer period, ms
- $N = 4$ -bit value in TMR[3:0] field
- $t_{\text{STEP}} = 10 \text{ ms}$  (1)

Non-critical interrupts generated within the TPS23861 will be passed to the interrupt-handling hardware whenever the timer counts down to 0. (The timer then reloads and continues to count.)

#### **NOTE**

'interrupt-handling hardware' includes all interrupt-enabling functionality as well.

Critical and non-critical interrupts are defined in [Table 6.](#page-30-0) When the TMR[3:0] field is read, the contents will be the contents last written by firmware.

When TMR[3:0] = 0 all interrupts will be handled as they are generated. In other words, this function is disabled when  $TMR[3:0] = 0000$ .

**Reserved:** Bits R27[7:4] are reserved for future use. Undesirable behavior may result if the value of these bits are changed from the reset value.

#### **7.5.23 Disconnect Threshold Register**

#### **Command = 29h with 1 Data Byte, Read/Write**



Disconnect current thresholds may be programmed individually for each port.

#### *7.5.23.1 Bits Description*

**DCTHn[1:0]:** A 2-bit field used to set the current threshold for disconnect. If the port is powered on and the current goes below the disconnect threshold set by DCTHn, the TDIS counter is started. If the TDIS timer times out the port is powered down.



#### **7.5.24 ICUTnm CONFIG Register**

#### *7.5.24.1 ICUT21 CONFIG Register*

#### **Command = 2Ah with 1 Data Byte, Read/Write**



#### *7.5.24.2 ICUT43 CONFIG Register*

#### **Command = 2Bh with 1 Data Byte, Read/Write**



#### *7.5.24.3 Bits Description*

**ICUT Port n[2:0]:** is a 3-bit field used to set the ICUT current threshold. If the current threshold set by ICUT Port n is exceeded, the TICUT timer begins to count. When the terminal count (0) is reached, an ICUT fault is declared, and the port is shut down.

#### **NOTE**

The current values in the following table are nominal values.



(1) PoEPn bit should be set according to ICUT value for host to ensure the ICUT and ILIM relationship.

#### **7.5.25 Temperature Register**

### **Command = 2Ch with 1 Data Byte, Read Only**



Die temperature register.

#### **Bit Descriptions**

 $T = -20 + N \times T_{STEP}$ **Temp[7:0]:** 8-bit data conversion result of temperature. The equation defining the temperature measured is:

where

•  $T =$  temperature,  $^{\circ}C$ 

• TSTEP = LSB value

•  $N = 8$ -bit value in Temp[7:0]  $(2)$ 



#### **NOTE**

Temperature sensor performance is only typical, not production tested and not ensured.

**[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861)**

#### **7.5.26 Input Voltage Register**

#### **Command = 2Eh with 2 Data Byte (LSByte first, MSByte second), Read Only**

#### **LSB: 2Eh**



#### **MSB: 2Fh**



#### **Bit Descriptions**

Data conversion result. The  $I^2C$  data transmission is a 2-byte transfer.

**Input Voltage[13:0]:** 14-bit Data conversion result of input voltage. The update rate is approximately 1 per second.

The equation defining the voltage measured is:

 $V = N \times V_{STEP}$ 

where

- $V = input voltage, V$
- $\cdot$  N = 14 bit value in input voltage register
- $V_{\text{STEP}} = \text{LSB value}$  (3)



#### **NOTE**

The measurement is made between VPWR and AGND.


#### **7.5.27 Port n Current Register**

# *7.5.27.1 Port 1 Current Register*

# **Command = 30h with 2 Data Byte (LSByte first, MSByte second), Read Only**

**LSB: 30h**



#### **MSB: 31h**



## *7.5.27.2 Port 2 Current Register*

# **Command = 34h with 2 Data Byte (LSByte first, MSByte second), Read Only**

**LSB: 34h**



#### **MSB: 35h**



### *7.5.27.3 Port 3 Current Register*

# **Command = 38h with 2 Data Byte (LSByte first, MSByte second), Read Only**

**LSB: 38h**



**MSB: 39h**



# *7.5.27.4 Port 4 Current Register*

# **Command = 3Ch with 2 Data Byte (LSByte first, MSByte second), Read Only**

# **LSB: 3Ch**



# **MSB: 3Dh**



Port current is monitored continuously when:

- The port is powered on.
- The port is in Off Mode. Data conversion result.

The  $I^2C$  data transmission is a 2-byte transfer.

#### **NOTE**

The conversion is done using a TI-proprietary multi-slope integrating converter.

#### **Bit Descriptions**

**Port n Current[13:0]:** 14-bit data conversion result of current for Port n. The result depends on whether the current-sense resistor is 250 m $\Omega$  or 255 m $\Omega$ .

The equation defining the current measured is:

 $I = N \times I_{\text{STEP}}$ 

where

- $\cdot$  I = Port n Current, A
- N = 14-bit value in Port n Current Register
- $I_{\text{STEP}} = \text{LSB value}$  (4)





#### **7.5.28 Port n Voltage Register**

# *7.5.28.1 Port 1 Voltage Register*

# **Command = 32h with 2 Data Byte (LSByte first, MSByte second), Read Only**

**LSB: 32h**



#### **MSB: 33h**



## *7.5.28.2 Port 2 Voltage Register*

# **Command = 36h with 2 Data Byte (LSByte first, MSByte second), Read Only**

**LSB: 36h**



#### **MSB: 37h**



### *7.5.28.3 Port 3 Voltage Register*

#### **Command = 3Ah with 2 Data Byte (LSByte first, MSByte second), Read Only**

**LSB: 3Ah**



**MSB: 3Bh**



# *7.5.28.4 Port 4 Voltage Register*

# **Command = 3Eh with 2 Data Byte (LSByte first, MSByte second), Read Only**

# **LSB: 3Eh**



### **MSB: 3Fh**



Port voltage is monitored continuously when

- The port is powered on.
- The port is in Off Mode.

Data conversion result. The  $I^2C$  data transmission is a 2-byte transfer.

# **Bit Descriptions**

Port n Voltage<sup>[13:0]: 14-bit Data conversion result of voltage for port n. The equation defining the voltage</sup> measured is:

 $V = N \times V_{STEP}$ 

where

- $V =$  Port n Voltage, V
- N = 14-bit value in Port n Voltage Register
- $V_{\text{STEP}} = \text{LSB Value}$  (5)



#### **NOTE**

The port voltage measurement is made between VPWR and DRAINn.

#### **7.5.29 PoE Plus Register**

## **Command = 40h with 1 Data Byte, R/W**



The POEPn bit can be set or cleared by the host processor over the  $I^2C$  interface. Additionally, the bit is set when in Auto Mode before the port is powered on following the recognition of a valid Class 4 PD. Likewise, the POEPn bit is cleared before the port is powered on when in Auto Mode and a Class 0, 1, 2 or 3 PD is recognized.

One POEPn bit supports each port. When the POEPn bit for a port is set:

- $2 \times I_{LM}$  foldback curve is applied to a port when the port is powered on. See [Figure 58.](#page-94-0)
- The short-circuit protection threshold  $(I_{LIM})$  for the FET is increased by a factor of 2.5 with respect to the POEPn-bit-cleared value.
- The  $t_{\text{LIM}}$  value is selectable via the TLIM timer field in the Timing Configuration Register.

Likewise, when the POEPn bit for a port is cleared:

- 1 x  $I_{\text{LIM}}$  foldback curve is applied to a port when the port is powered on. See [Figure 58.](#page-94-0)
- The short-circuit protection threshold ( $I_{LIM}$ ) for the FET is reduced to a value of 40% of the POEPn-bit-set value.
- The  $t_{\text{LIM}}$  value is set to 60 ms.

The inrush-foldback behavior is not affected by the setting of the POEPn bit. See [Figure 57](#page-92-0).

#### **Bit Descriptions**

**PoEPn:** PoE<sub>+</sub> bits. Setting this bit causes the 2 x I<sub>LIM</sub> foldback curve to be applied to Port n.

- 1 = Use 2 x  $I_{LIM}$  foldback curve on Port n.
- $0 =$  Use 1 x  $I_{LIM}$  foldback curve on Port n.

#### **NOTE**

PoEPn bit should be set according to ICUT value for host to ensure the ICUT and ILIM relationship. See [Table 15](#page-93-0)

#### **7.5.30 Firmware Revision Register**

#### **Command = 41h with 1 Data Byte, Read Only**



#### **Bit Descriptions**

**FRV[2:0]:** Firmware revision number.

# **7.5.31 I<sup>2</sup>C Watchdog Register**

#### **Command = 42h with 1 Data Byte, R/W**



The  $I^2C$  watchdog timer monitors the  $I^2C$  clock line in order to prevent hung software situations that could leave ports in a hazardous state. The timer can be reset by either edge on SCL input. If the watchdog timer times out, the WDS bit is set. Depending on the value of IWD, all ports may be powered down. The nominal watchdog timeout period is 2 seconds.

When the ports are powered down due to a watchdog event, the corresponding bits are cleared in the Detection Event Register (CLSCn, DETn), Fault Event register (DISFn, ICUTn), Start/ILIM Event Register (STRTn), Port n Status Registers (Class Pn, Detect Pn) and Detect/Class Enable Register (CLEn, DETEn).

The corresponding PEn and PGn bits of the Power Status Register are also updated accordingly.

#### **Bit Descriptions**

**IWD3 - IWD0:** I <sup>2</sup>C Watchdog disable. When equal to 1011, the watchdog is masked. Otherwise, it is umasked and the watchdog is operational.

WDS: I<sup>2</sup>C Watchdog timer status, valid even if the watchdog is masked. When set, it means that the watchdog timer has expired without any activity on  $I<sup>2</sup>C$  clock line. Writing 0 at WDS location clears it.

#### **NOTE**

when the watchdog timer expires and if the watchdog is unmasked, all ports are also turned off.

When the ports are turned OFF due to  $I<sup>2</sup>C$  watchdog, the corresponding bits in Detection Event Register (CLSCn, DETCn), Fault Event Register (DISFn, ICUTn), Start Event Register (STRTn), Port n Status register (Class Pn, Detect Pn), Detect/Class Enable Register (CLEn, DETEn) and Power-On Fault Register (PFn) are also cleared. The corresponding PGCn and PECn bits of Power Event register is set if there is a change. The corresponding PEn and PGn bits of Power Status Register are updated accordingly.

#### **7.5.32 Device ID Register**

#### **Command = 43h with 1 Data Byte, R/W**



#### **Bit Descriptions**

**DID:** Device ID number (111).

**SR:** Silicon Revision number.



### **7.5.33 Cool Down/Gate Drive Register**

#### **Command = 45h with 1 Data Byte, R/W**



These bits are applicable to all four ports.

#### **Bit Descriptions**

**CLDN:** Fault Cool-Down Timer Programming Field. Following a Start, ICUT or ILIM, a port shuts down, and the cool-down timer counts down. Until the timer counts down to 0, the port will not be allowed to be powered on if the port is in Semi-Auto or Auto Mode. If in Manual Mode, the port can be powered on immediately with a pushbutton command by writing to PWONn in the Power Enable Register. The cool-down timer is cancelled by poweron reset, device reset or port reset (see *[Reset Register](#page-65-0)*).

The field programming is:



**IGATE:** GATE Pull-Up Current Bit. IGATE sets the gate pull-up current.



#### **7.5.34 Port n Detect Resistance Register**

# *7.5.34.1 Port 1 Detect Resistance Register*

# **Command = 60h with 2 Data Byte (LSByte first, MSByte second), Read Only**

#### **LSB: 60h**



# **MSB: 61h**



#### **7.5.34.1.1 Port 2 Detect Resistance Register**

# **Command = 62h with 2 Data Byte (LSByte first, MSByte second), Read Only**

#### **LSB: 62h**



#### **MSB: 63h**



#### **7.5.34.1.2 Port 3 Detect Resistance Register**

#### **Command = 64h with 2 Data Byte (LSByte first, MSByte second), Read Only**

**LSB: 64h**



### **MSB: 65h**





#### **7.5.34.1.3 Port 4 Detect Resistance Register**

#### **Command = 66h with 2 Data Byte (LSByte first, MSByte second), Read Only**

#### **LSB: 66h**



#### **MSB: 67h**



#### **Bit Descriptions**

Most recent 2 point detection resistance measurement. The resistance value shown is usable only if RSn[1:0] are at 00 or 01. The  $I^2C$  data transmission is a 2 byte transfer.

**Port n Resistance[13:0]:** 14-bit data conversion result of detection resistance for port n. The equation defining the resistance measured is:

 $R = N \times R_{STFP}$ 

where

- R = Detection resistance,  $\Omega$
- N = 14-bit value in Port n Resistance Register
- $R_{\text{STEP}} =$  LSB value (6)

**USEABLE RESISTANCE RANGE LSB VALUE**  $500 Ω$  to 55 kΩ 11.0966 Ω

**RSn[1:0]:** Most recent detection result status on port n. If the state is 00, the 14-bit resistance value is calculated with a bit weight of 11.0966 Ω/bit. If the state is 01, two additional detection fingers have been performed at higher detection currents (270  $\mu$ A and 540  $\mu$ A) in order to better measure the lower port impedance. The 14-bit resistance value is calculated with a bit weight of 4.625 Ω/bit in this case. The detection result is maintained in the register in any operating mode following the detection.



### **7.5.35 Port n Detect Voltage Difference Register**

# *7.5.35.1 Port 1 Detect Voltage Difference Register*

# **Command = 68h with 2 Data Byte (LSByte first, MSByte second), Read Only**

#### **LSB: 68h**



#### **MSB: 69h**



# *7.5.35.2 Port 2 Detect Voltage Difference Register*

### **Command = 6Ah with 2 Data Byte (LSByte first, MSByte second), Read Only**

#### **LSB: 6Ah**



#### **MSB: 6Bh**



# *7.5.35.3 Port 3 Detect Voltage Difference Register*

#### **Command = 6Ch with 2 Data Byte (LSByte first, MSByte second), Read Only**

**LSB: 6Ch**



#### **MSB: 6Dh**





# *7.5.35.4 Port 4 Detect Voltage Difference Register*

# **Command = 6Eh with 2 Data Byte (LSByte first, MSByte second), Read**

# **LSB: 6Eh**



# **MSB: 6Fh**



This register is used to determine the presence of a legacy PD by measuring the PD input capacitance on the PI. A charge is injected into the PI, and the resulting Δv is reported. The Δv value shown is useable only if VDSn[3:0]  $= 0001$ .

The  $I<sup>2</sup>C$  data transmission is a 2-byte transfer.

### **Bit Descriptions**

**Port n Voltage Difference[11:0]:** 12-bit data conversion result of the difference in voltage on the port as a result of a fixed charge injected into the port. The equation defining the resistance measured is:

$$
C \cong \frac{k}{N \times V_{STEP}}
$$

where

- $\cdot$  C = Port capacitance, F
- $k = 81 \times 10 6$  coulomb
- $N = 12$ -bit value in Port n Detect Voltage Difference Register
- $V_{\text{STEP}} = \text{LSB Value}$  (7)

# **NOTE**

The expression for port capacitance ignores the effect of any conductance in parallel with the capacitance being measured. The effect of parallel conductance is to give a higher value than the actual value of any capacitance present.



**VDSn[3:0]:** Most recent detect voltage difference result status on Port n. If "0001" state, the 12-bit Δv value is useable.

This measurement is made on a port if legacy detect is enabled using the Legacy Detect Mode Register.

VDSn is set to the Power-On Reset State (0000b) when legacy detection is enabled until a Δv measurement is made.

The detection result is maintained in the register in any operating mode following the measurement.

The selection is as following:



# **7.5.36 Reserved Registers**

- Register 0x1B
- Register 0x1D
- Register 0x1E
- Register 0x1F
- Register 0x22
- Register 0x23
- Register 0x24
- Register 0x25
- Register 0x59

**Reserved:** These registers are reserved for manufacturing or future use. Undesirable behavior may result if these registers are written to.



# **8 Application and Implementation**

### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# **8.1 Introduction to PoE**

Power-over-Ethernet (PoE) is a means of distributing power to Ethernet devices over the Ethernet cable using either data or spare pairs. PoE eliminates the need for power supplies at the Ethernet device. Common applications of PoE are security cameras, IP Phones and PDA chargers. The host or mid-span equipment that supplies power is the Power Source Equipment (PSE). The load at the Ethernet connector is the Powered device (PD). PoE protocol between PSE and PD controlling power to the load is specified by IEEE Std 802.3at-2009. Transformers are used at Ethernet host ports, mid-spans and hubs, to interface data to the cable. A DC voltage can be applied to the center tap of the transformer with no effect on the data signals. As in any power transmission line, a relatively high 48 V is used to keep current low, minimize the effect of IR drops in the line and preserve power to the load. Standard POE delivers approximately 13 W to a type 1 PD, and 25.5 W to a type 2 PD. [Figure 46](#page-84-0) shows the overview schematic of a POE port.

# **8.2 Application Information**

The TPS23861 is a four port, IEEE 802.3at PoE PSE controller and can be used in very simple, low port count, automatic or high port count micro-controller managed applications.

Subsequent sections describe detailed design procedures for applications with different requirements including host control.



<span id="page-84-0"></span>**Figure 46. Automatic 4-Port Operation Schematic**



# **Application Information (continued)**

The schematic of [Figure 46](#page-84-0) depicts automatic mode operation of the TPS23861, providing turnkey functionality ready to power PoE loads. No connection to the I<sup>2</sup>C bus or any type of host control is required. In [Figure 46](#page-84-0) the TPS23861 automatically:

- 1. Performs load detection.
- 2. Performs classification including type-2 (two-finger) of up to Class 4 loads.
- 3. Enables power with protective foldback current limiting, and ICUT value based on load class.
- 4. Shuts down in the event of fault loads and shorts.
- 5. Performs *Maintain Power Signature* function to ensure removal of power if load is disconnected.
- 6. Undervoltage lock out occurs if VPWR falls below  $V_{\text{PIIV}-F}$  (typical 26.5 V).

Following a power-off command, disconnect or shutdown due to a start, ICUT or ILIM fault, the port powers down. Following port power off due to a power off command or disconnect, the TPS23861 continues automatic operation starting with a detection cycle. If the shutdown is due to a start, ICUT or ILIM fault, the TPS23861 enters into a cool-down period. After the end of the cool-down period the TPS23861 continues automatic operation starting with a detection cycle.

The TPS23861 will not automatically apply power to a port under the following circumstances:

- The detect status is not Resistance Valid.
- If the classification status is overcurrent, class mismatch, or unknown.

### **8.2.1 Kelvin Current Sensing Resistor**

Load current in each PSE port is sensed as the voltage across a low-end current-sense resistor with a value of 255 mΩ. For more accurate current sensing, kelvin sensing of the low end of the current-sense resistor is provided through pins KSENSA for ports 1 and 2, and KSENSB for ports 3 and 4.

#### **8.2.2 Connections on Unused Ports**

The TPS23861 can be used on applications needing only 1 to 4 ports. On unused ports ground the SENx pin and leave the GATEx pin floating. DRAINx pins can be grounded or left open (leaving open may slightly reduce power consumption). One example of an unused PORT4 is shown in [Figure 47](#page-85-0). For detailed design and component selection information, see *[System Examples](#page-92-1)*.

<span id="page-85-0"></span>This schematic shows connections for an unused PORT4.



**Figure 47. Unused PORT4 Connections**



# **8.3 Typical Application**

Typical applications are shown for several port counts. The TPS23861 is an effective choice for port counts less than the 4 ports provided, and these applications clearly show the connections for unused ports.

Applications are shown for both Auto Mode as well as Semi-Auto Mode. Operation in any mode except Auto Mode require I<sup>2</sup>C host support. The TPS23861 provides useful telemetry in multi port applications to aid in implementing port power management.





**Figure 48. Two Port Auto Mode Application With Port Reset**

#### <span id="page-86-0"></span>*8.3.1.1 Design Requirements*

**Table 12. Design Parameters**

| <b>DESIGN PARAMETER</b> | <b>VALUE</b>           |
|-------------------------|------------------------|
| Operating mode          | Auto Mode              |
| Number/type of ports    | Two type 2 ports       |
| Other requirements      | Push button port reset |



#### **[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861)** SLUSBX9I –MARCH 2014–REVISED JULY 2019 **[www.ti.com](http://www.ti.com)**

### **8.3.2 Four Port, Auto Mode Application**



**Figure 49. Four Port Auto Mode Application**

### <span id="page-87-0"></span>*8.3.2.1 Design Requirements*

The design for the four port Auto Mode application is the same as for the two port design scaled up by two. In addition, the four port application does not require port reset so the RESET pin may be connected directly to VDD.







#### TPS23861PW  $C_{VDD}$   $\qquad \qquad$   $\qquad \q$ VPWR VPWR VPWR 28 패 1 VDD P3 P2  $\sqrt{2}$ **RESET** 27 N/C RJ45 + + RJ45 &  $C_{P3} \rightleftharpoons D_{P3A}$  $D_{P2A}$   $\rightleftharpoons$   $C_{P2}$ & 3 SCL 26 AOUT XFMR XFMR  $F_{2}$ F<sub>P2</sub> - - 4 SDAI 25 AIN  $Q_{P3}$  $Q_{P2}$ 5 SDAO SHTDWN  $\sqrt{24}$  $\mathsf{D}_{\mathsf{P3B}}$  $D_{\text{P2B}}$ 6 INT 23 A3 (Optional) (Optional)  $\text{R}_{\text{S2A}}$   $\text{R}_{\text{S2B}}$  $R_{S3B}$   $R_{S3A}$ ξ 7 DGND AGND 22 RSEN3 -W<br>R<sub>DRN3</sub><br>-WV 8 SEN3 GATE2 21  $\overline{\dagger}$ 끟  $\pm$ R<sub>DRN2</sub><br>VVV  $\overline{9}$ DRAIN3 DRAIN2 20  $R_{S4B}$  R<sub>S4</sub>  $\mathcal{\zeta}_{\mathsf{R}_{\texttt{S1A}}}$   $\mathcal{\zeta}_{\mathsf{R}_{\texttt{S1B}}}$  $R_{\rm SEN2}$ (Optional) (Optional) **WV** 10 GATE3 SEN2 19  $D_{\mathsf{P4B}}$  $D_{P1B}$  $Q_{P4}$ 11 KSENSB KSENSA 18  $Q_{P1}$ E R<sub>SEN4</sub><br>-WV P4 P1 12 SEN4 GATE1 17  $R_{\text{DRN4}}$   $R_{\text{DRN4}}$   $R_{\text{DRN1}}$ -  $F_{P4}$  $F_{\rm Pt}$ - RJ45 RJ45 **M** ₩ 13 DRAIN4 DRAIN1 16 &  $C_{P4}$  D<sub>P44</sub> &  $\mathcal{L}_{\mathsf{P1A}}$   $\perp$   $\mathsf{C}_{\mathsf{P1}}$ R<sub>SEN1</sub> XFMR XFMR + SEN1 + 14 GATE4 SEN1 15 VDD ADDR=0x20 VPWR VPWR  $R_{\text{SCL}}$  R<sub>SDA</sub> ξ I2C Host Device VDD VPWR TPS23861PW CVDD CVPWR VPWR VPWR ᆘ 1 VDD VPWR 28 P7 P6  $\frac{1}{2}$ **RESET** 27 N/C + + RJ45 RJ45  $C_{PT} \rightleftharpoons D_{PTA}$  $D_{P6A}$   $\rightleftharpoons$   $C_{P6}$ & & 3 AOUT SCL 26 XFMR XFMR  $F<sub>p</sub>$  $F_P$ - - AIN 25 4 SDAI  $Q_{P7}$  $Q_{P6}$  $\overline{5}$ **SHTDWN** ۴ SDAO 24  $D_{P7B}$  $D_{\mathsf{P6B}}$ 6 INT 23 A3 (Optional) (Optional) ⋛  $R_{STB}$   $\geq$   $R_{STA}$  $\rm \gtrless R_{SSA}$   $\rm \gtrless R_{SSB}$ 7 **DGND** AGND 22 R<sub>SEN7</sub><br>-WV 8 SEN<sub>3</sub> GATE2 21 ╧ 글 R<sub>DRN</sub> R<sub>DRN7</sub>  $\mathsf{w}$ 9 DRAIN3 DRAIN2 20  $\epsilon$  Rs8  $R_{SSA}$   $\geq R_{SSB}$ ξ ξ R<sub>SEN6</sub> (Optional) (Optional) 10 GATE3 SEN2 19  $D_{\text{P8B}}$  $D_{\mathsf{P5B}}$  $Q_{PS}$ 11 KSENSB KSENSA 18  $Q_{PS}$ Ė R<sub>SEN8</sub> P8 P5 12 SEN4 GATE1 17  $R_{DRNS}$ <br> $-WV$  13 DRAIN4 DRAIN1 16 WV - - RJ45  $F_{PR}$  $F_{PS}$ RJ45 13 **WV** DRAIN4 DRAIN1 16 &  $C_{P8}$  D<sub>P8</sub>  $D_{PSA}$ & R<sub>SEN5</sub> XFMR XFMR + SEN1 ₩ + 14 GATE4 SEN1 15

VDD VPWR

#### **8.3.3 Eight Port, Semi-Auto Mode Application Using MSP430 Micro-Controller**

**Figure 50. Eight Port Semi-Auto Mode Application**

ADDR=0x28

<span id="page-88-0"></span>VPWR

VPWR

Copyright © 2016, Tex



#### *8.3.3.1 Design Requirements*

The design for the eight port Semi-Auto Mode application is the same as for the two port design scaled up by four. In addition, the eight port application does not require port reset so the RESET pin may be connected directly to VDD. Two TPS23861 devices are used in the eight port configuration and are managed by the I<sup>2</sup>C host device. The factory default I<sup>2</sup>C address for each TPS23861 is 0x20 when the A3 pin is low and 0x28 when the A3 pin is left open or tied to VDD.

#### **Table 14. Design Parameters**



#### **8.3.4 Detailed Design Procedure**

### *8.3.4.1 Power Pin Bypass Capacitors*

- **CVPWR:** 0.1 µF, 100 V, X7R ceramic at pin 28 (VPWR)
- $C_{VDD}$ : 0.1  $\mu$ F, 50 V, X7R ceramic at pin 1 (VDD)

#### *8.3.4.2 Per Port Components*

- $R_{DRNn}$ :  $R_{DRNn}$  should be a 47- $\Omega$ , 5%, 0.1-W resistor in an 0603 SMT package.
- $R_{\text{SENn}}$ :  $R_{\text{SENn}}$  should be a 22.1- $\Omega$ , 1%, 0.1-W resistor in an 0603 SMT package.
- **CPn:** 0.1-µF, 100-V, X7R ceramic between VPWR and Pn-
- **RSnA / RSnB:** The port current sense resistors can be either a combination of two 0.51-Ω, 1% resistors in parallel (0.255 Ω) or four 1.00-Ω, 1% resistors in parallel (0.250 Ω). The most common usage employs dual 0.51-Ω, 1%, 0.25-W resistors in an 0805 SMT package. Power dissipation for the resistor pair at maximum  $I_{\text{CUT}}$  is approximately 117 mW (~58 mW each).
- **QPn:** The port MOSFET can be a small, inexpensive device with average performance characteristics.
	- BVDSS should be 100 V minimum for high voltage surge environment considerations.
	- $-$  R<sub>DS(on)</sub> (V<sub>GS</sub> = 10 V) should be between 50 mΩ and 150 mΩ for power dissipation considerations.
		- The power dissipation for Q<sub>Pn</sub> with R<sub>DS(on)</sub> = 100 mΩ at maximum  $I_{\text{CUT}}$  is approximately 46 mW.
	- Input capacitance  $(C_{ISS})$  should be less than 2000 pF.
	- Gate Charge ( $Q_G$ ) at  $V_{GATEn}$  = 12.5 V should be less than 50 nC (see NOTE below).

#### **NOTE**

For applications requiring faster response times under soft overload conditions (1 to 1.5 x ILIM),  $Q_G \omega V_{GATEn} = 12.5 V$  may be required to be << 50 nC.

- $F_{Pn}$ : The port fuse should be a slow blow type rated for at least 60 VDC and above  $\sim$ 2 x  $I_{\text{CUT(max)}}$ . The cold resistance should be below 200 mΩ to reduce the DC losses. The power dissipation for  $\overline{F}_{Pn}$  with a cold resistance of 180 m $\Omega$  at maximum  $I_{\text{CUT}}$  is approximately 83 mW.
- $D_{PnA}$ : The port TVS should be rated for the expected port surge environment.  $D_{PnA}$  should have a minimum reverse standoff voltage of 58 V and a maximum clamping voltage of 95 V at the expected peak surge current.
- $D_{PnB}$ : The negative clamp diode is optional for extreme surge environments. D<sub>PnB</sub> should be rated for  $V_R =$ 100 V minimum and be able to survive the expected surge current. Low forward voltage drop at the rated current is beneficial.



#### *8.3.4.3 System Level Components (not shown in the schematic diagrams)*

- **TVS:** The system TVS should have a minimum reverse standoff voltage of 58 V and a maximum clamping voltage of 95 V at the expected peak-surge current.
- **Bulk Capacitor:** The system bulk capacitor(s) should be rated for 100 V and can be an aluminum electrolytic type. Lower values can be paralleled to achieve at least 47 µF per four ports.
- **Digital I/O Pull-Up Resistors:** RESET, AIN, A3, and SHTDWN are internally pulled up to VDD with a 50-kΩ (typical) resistor. A stronger pull-up resistor can be added externally such as a 10 kΩ, 1%, 0.063 W type in a SMT package. SCL, SDAI, SDAO, and  $\overline{\text{INT}}$  require external pull-up resistors within a range of 1 kΩ to 10 kΩ depending on the total number of devices on the bus. The AOUT pin is either connected to an upstream device (to the AIN pin) or left unconnected and as such requires no external pull-up resistor.
- **Ethernet Data Transformer (per port):** The Ethernet data transformer must be rated to operate within the IEEE802.3at standard in the presence of the DC port current conditions. The transformer is also chosen to be compatible with the Ethernet PHY. The transformer may also be integrated into the RJ45 connector and cable terminations.
- **RJ45 Connector (per port):** The majority of the RJ45 connector requirements are mechanical in nature and include tab orientation, housing type (shielded or unshielded), or highly integrated. An integrated RJ45 consists of the Ethernet data transformer and cable terminations at a minimum. The integrated type may also contain the port TVS and common mode EMI filtering.
- **Cable Terminations (per port):** The cable terminations typically consist of series resistor (usually 75 Ω) and capacitor (usually 10 nF) circuits from each data transformer center tap to a common node which is then bypassed to a chassis ground (or system earth ground) with a high-voltage capacitor (usually 1000 pF to 4700 pF at 2 kV).

**[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861)** SLUSBX9I –MARCH 2014–REVISED JULY 2019 **[www.ti.com](http://www.ti.com)**



# **8.3.5 Application Curves**





### <span id="page-92-1"></span>**8.4 System Examples**

#### **8.4.1 Overcurrent and Overload Protection**

The TPS23861 provides three levels of overcurrent protection. During the  $t_{START}$  period immediately following power up, inrush current protection is provided as described in *[Inrush Protection](#page-92-2)*. This protection allows the input capacitance of the PD to charge to the full input voltage on the power interface while ensuring the pass FET remains within its safe operating area.

Following the end of the  $t<sub>START</sub>$  period a two-tiered current-limit protection scheme is applied to the ports. The first level (i.e., lower current) is the ICUT current limit. The ICUT current-limit threshold is set using the ICUTnm CONFIG registers and includes a timeout, t<sub>OVLD</sub>, set using TICUT field in the TIMING CONFIGURATION register. When the TICUT timer times out because the ICUT current threshold is exceeded, the port is powered off, and the ICUTn bit in the FAULT EVENT register is set with the option of asserting an interrupt. This delay in powering down the port provides protection against spurious power downs during moderate load transients. See *[ICUT](#page-93-1) [Current Limit](#page-93-1)*.

The second level of powered-on current-limiting protection is the ILIM current limit. The ILIM current limit is a *hard limit*. That is, hardware protection including voltage foldback is imposed when the ILIM current threshold is reached. This second level of protection is invoked in the event of extreme overload or short circuit. The ILIM current-limit value is set using the POEPn bits in the PoE Plus register. Also, when the ILIM value is reached, the ILIM timer is started. When the ILIM timer times out, the port is powered off and the ILIMn bit in the Start/ILIM Event Register is set with the option of asserting an interrupt. See *[Foldback Protection \(ILIM\)](#page-94-1)*.

#### <span id="page-92-2"></span>**8.4.2 Inrush Protection**

Inrush-current limiting is provided by the TPS23861 according to the curve in [Figure 57](#page-92-0). When the port is first powered on, the TSTART timer is started. While the TSTART timer is counting, the port current is limited to I<sub>INRUSH</sub>, as shown in *[Figure 57](#page-92-0)*. If at the end of t<sub>START</sub> period the current is still limiting at I<sub>INRUSH</sub>, the port is powered off and the STRTn bit in the Start/ILIM Event Register is set with the option of asserting an interrupt.



<span id="page-92-0"></span>**Figure 57. Foldback During Inrush (at port turn on) IInrush vs VPORT**



## **System Examples (continued)**

#### <span id="page-93-1"></span>**8.4.3 ICUT Current Limit**

In addition to the absolute current limit imposed by the ILIM foldback curve ([Figure 58](#page-94-0)) the TPS23861 supports an additional level of current-limit protection.

When the ICUT current-limit threshold is reached, the TICUT timer starts counting down. When it reaches zero the port is powered down. If the port current drops below the ICUT current-limit threshold while the TICUT timer is counting, the TICUT timer counts up, albeit at a slower rate, without exceeding the maximum count corresponding to the setting in the TICUT field.

The ICUT current-limit threshold is meant to be applied such that its setting is below the setting of the ILIM current limit. That is, the ICUT threshold should be reached before the TPS23861 asserts foldback control over the port current via an ILIM current limit. To this end, the ICUT threshold should be set lower than the ILIM current limit. This must be accomplished by the host except when in Auto Mode (or the AUTO bit is set). In that case, the settings for ICUT and ILIM is properly set based on classification results before the port is powered on.

The ICUT current limit threshold (ICUT) is programmable on a per-port basis in the 3-bit ICUT Port n fields in the ICUTnm CONFIG registers. The encoding of the ICUT Port n fields is shown in [Table 15.](#page-93-0) The current values in [Table 15](#page-93-0) are nominal values.

<span id="page-93-0"></span>

#### **Table 15. ICUT Current Limit Encoding**

(1) PoEPn bit should be set according to ICUT value for host to ensure the ICUT and ILIM relationship.



#### <span id="page-94-1"></span>**8.4.4 Foldback Protection (ILIM)**

The TPS23861 features two types of foldback protection mechanisms for complete MOSFET protection. During inrush at port power on, the foldback is based on the port voltage as shown in Figure .

**NOTE**

The inrush-current profile remains the same no matter what the state is of the PoEPn bit in the PoE Plus Register.

After the port has been powered on and Power Good is valid, a dual-slope foldback current limit is applied, providing protection against partial and total short-circuit at port output, while still being able to maintain the port powered during normal transients in the TPS23861 input voltage or load current. Refer to [Figure 58](#page-94-0). Note that setting the POEPn bit selects the 2x curve while clearing it selects the 1x curve.

The TLIM timer starts counting down when the current-limit threshold in [Figure 57](#page-92-0) and [Figure 58](#page-94-0) is reached. When it reaches zero the port is powered down. If the ILIM current-limit condition is cleared while the TLIM timer is counting, the TLIM timer counts up, at a slower rate, without exceeding the maximum count corresponding to the setting in the TLIM field which is located in the Timing Configuration Register.

If the port experiences a short circuit, the TPS23861 forces zero volts on the gate of the external FET to protect it from destruction. Within microseconds the foldback circuit engages, and until the ILIM timeout is reached, the port current is controlled according to the foldback schedule.

The ILIM current limit is to be applied such that its setting is greater than the setting of the ICUT current threshold. That is, an ICUT current-limit condition should occur before the TPS23861 asserts foldback control over the port current via an ILIM current limit. To this end, the ILIM current limit must be set greater than the ICUT current threshold. This must be accomplished by the host except when in Auto Mode (or the AUTO bit is set). In that case, the settings for ICUT and ILIM will be properly set based on classification results before the port is powered on.



<span id="page-94-0"></span>**Figure 58. Foldback Port On (ILIM vs V<sub>DRAIN</sub>)** 



#### **8.4.5 Kelvin Current Sensing Resistor**

Load current in each PSE port is sensed as the voltage across a low-end current-sense resistor with a value of 255 mΩ. Alternatively, a 250-mΩ resistor may be used. If a 250-mΩ sense resistor is used the M250 bit in the General Mask 1 Register must be set. For more accurate current sensing, kelvin sensing of the low end of the current-sense resistor is provided through pins KSENSA for ports 1 and 2, and KSENSB for ports 3 and 4. [Figure 59](#page-95-0) illustrates the kelvin-sensing scheme.



Copyright © 2016, Texas Instruments Incorporated

<span id="page-95-0"></span>**Figure 59. Kelvin Current-Sense Connection**



# **9 Power Supply Recommendations**

# **9.1 VDD**

The recommended VDD supply voltage requirement is 3.3 V,  $\pm 0.3$  V. Each TPS23861 requires approximately 5 mA typical and 6 mA maximum from the VDD supply. The VDD supply can be generated from VPWR with a linear regulator (TPS7A4001) for single TPS23861/Auto Mode based PSE or a buck-type regulator (LM5007 or LM5019 based) for a higher port count PSE using multiple TPS23861 devices operating in Auto or Semi-Auto Modes.

The power supply design must ensure the VDD rail rises monotonically through  $V_{\text{UVDB}}$  without any droop below  $V_{\text{UVDPF}}$  as the loads are turned on. This is accomplished with proper bulk capacitance across the VDD rail for the expected load current steps over worst case design corners. Furthermore, the combination of decoupling capacitance and bulk storage capacitance must hold the VDD rail above the UVLO fall threshold during any expected transient outages once power is applied.

# **9.2 VPWR**

The recommended VPWR supply voltage requirement is 44 V to 57 V. A power supply with a nominal 48-V or 54-V output can support both type 1 and type 2 PD requirements. The output current required from the VPWR supply depends on the number and type of ports required in the system. The TPS23861 can be configured for type 1 and type 2 ports and the current limit is set proportionally. ICUT for a type 1 port is 374 mA , ±5%, and for a type 2 port is 645 mA, ± 5%. Size the VPWR supply accordingly for the number and type of ports to be supported. As an example, the VPWR power supply rating should be greater than 3.2 A for eight type 1 ports or greater than 5.5 A for eight type 2 ports, assuming maximum port and standby currents.

# **9.3 VPWR-RESET Sequencing**

The voltage on the RESET pin (V<sub>RESET</sub>) should be kept below 0.9 V until V<sub>VPWR</sub> exceeds V<sub>UVLOPW</sub><sub>R</sub>. If VDD is turned ON after V<sub>VPWR</sub> exceeds V<sub>UVLOPW\_R</sub> then no delay for RESET is required. If VDD is ON before V<sub>VPWR</sub> exceeds V<sub>UVLOPW\_R</sub> then a delay f<u>or RESE</u>T is required. This delay can be provided by the system host or with a capacitor (C<sub>RST</sub>) connected to the RESET pin using the internal (50 kΩ typical) or external pullup resistor.

#### **NOTE**

For the schematic diagrams shown in [Figure 36](#page-21-0), [Figure 46](#page-84-0), [Figure 48,](#page-86-0) [Figure 49](#page-87-0), and [Figure 50,](#page-88-0) the VDD power supply is turned on after the VPWR power supply exceeds  $V<sub>UVLOPW-R</sub>$ . More detail regarding TPS23861 power-on sequencing can be obtained by referring to the application note, *[TPS23861 Power-On Considerations, SLVA723](http://www.ti.com/lit/pdf/SLVA723)*.

**NSTRUMENTS** 

**EXAS** 

# **10 Layout**

# **10.1 Layout Guidelines**

# **10.1.1 Port Current Kelvin Sensing**

KSENSA is shared between SEN1 and SEN2, while KSENSB is shared between SEN3 and SEN4. In order to optimize the accuracy of the measurement, the PCB layout must be done carefully to minimize impact of PCB trace resistance. Refer to [Figure 60](#page-97-0) as an example.



<span id="page-97-0"></span>**Figure 60. Kelvin Sense Layout Example**



# **10.2 Layout Example**



# **[TPS23861](http://www.ti.com/product/tps23861?qgpn=tps23861) [www.ti.com](http://www.ti.com)** SLUSBX9I –MARCH 2014–REVISED JULY 2019



# **Figure 61. Four Port Layout Example**

# <span id="page-98-0"></span>**10.2.1 Component Placement and Routing Guidelines**

# *10.2.1.1 Power Pin Bypass Capacitors*

**CVPWR:** Place close to pin 28 (VPWR) and connect with low inductance traces and vias according to [Figure 61.](#page-98-0)

**C<sub>VDD</sub>**: Place close to pin 1 (VDD) and connect with low inductance traces and vias according to [Figure 61](#page-98-0).

# *10.2.1.2 Per-Port Components*

**RSnA / RSnB:** Place according to [Figure 60](#page-97-0) in a manner that facilitates a clean Kelvin connection with KSENSEA/B.

 $Q_{\text{Pn}}$ : Place  $Q_{\text{Pn}}$  around the TPS23861 as illustrated in [Figure 61](#page-98-0). Provide sufficient copper from  $Q_{\text{Pn-D}}$  to  $F_{\text{Pn}}$ .

**R<sub>DRNn</sub>**: Place R<sub>DRNn</sub> near to Q<sub>Pn-D</sub>. Connect to DRAINn pins as illustrated in [Figure 61](#page-98-0).

**R**<sub>SENn</sub>: Place R<sub>SENn</sub> near to Q<sub>Pn-S</sub>. Connect to SENn pins as illustrated in [Figure 61.](#page-98-0)

**FPn, CPn, DPnA, DPnB:** Place this circuit group near the RJ45 port connector (or port power interface if a daughter board type of interface is used as illustrated in [Figure 61\)](#page-98-0). Connect this circuit group to  $Q_{Pn-D}$  / GND (TPS23861-AGND) using low inductance traces.

**FXAS NSTRUMENTS** 

# **11 Device and Documentation Support**

# **11.1 Documentation Support**

#### **11.1.1 Related Documentation**

*IC Package Thermal Metrics application report, [SPRA953](http://www.ti.com/lit/pdf/spra953).* 

# **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# **11.3 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms of](http://www.ti.com/corp/docs/legal/termsofuse.shtml) [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**[TI E2E™ Online Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**[Design Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

# **11.4 Trademarks**

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

# **11.5 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# **11.6 Glossary**

[SLYZ022](http://www.ti.com/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

# **12 Mechanical, Packaging, and Orderable Information**

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



www.ti.com 10-Dec-2020

# **PACKAGING INFORMATION**



**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures. "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

**(6)** Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**



**TEXAS** 

# **TAPE AND REEL INFORMATION**

**ISTRUMENTS** 





#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**









www.ti.com www.ti.com 3-Jun-2022

# **PACKAGE MATERIALS INFORMATION**



\*All dimensions are nominal



# **TEXAS NSTRUMENTS**

www.ti.com www.ti.com 3-Jun-2022

# **TUBE**



# **B - Alignment groove width**

\*All dimensions are nominal



PW (R-PDSO-G28)

PLASTIC SMALL OUTLINE



This drawing is subject to change without notice. **B.** 

 $\hat{\mathbb{C}}$  Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

 $\hat{\mathbb{D}}$  Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



# **LAND PATTERN DATA**



NOTES: All linear dimensions are in millimeters. A.

- B. This drawing is subject to change without notice.<br>C. Publication IPC-7351 is recommended for alternate design.
- 
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



# **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to [TI's Terms of Sale](https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on [ti.com](https://www.ti.com) or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated