# TMC2660 DATASHEET

Universal, cost-effective stepper driver for two-phase bipolar motors with state-of-the-art features. Integrated MOSFETs for up to 4 A motor current per coil. With Step/Dir Interface and SPI.



#### **FEATURES AND BENEFITS**

Drive Capability up to 4A motor current

Voltage up to 30V DC

Highest Resolution up to 256 microsteps per full step

Compact Size 10x10mm QFP-44 package

**Low Power Dissipation,** very low RDSON & synchronous rectification

EMI-optimized programmable slope

**Protection & Diagnostics** overcurrent, short to GND, overtemperature & undervoltage

stallGuard2™ high precision sensorless motor load detection coolStep™ load dependent current control for energy savings up to 75%

microPlyer™ microstep interpolation for increased smoothness with coarse step inputs.

spreadCycle™ high-precision chopper for best current sine wave form and zero crossing

#### **APPLICATIONS**

Textile, Sewing Machines
Factory Automation
Lab Automation
Liquid Handling
Medical
Office Automation
Printer and Scanner
CCTV, Security
ATM, Cash recycler
POS
Pumps and Valves
Heliostat Controller
CNC Machines

#### **DESCRIPTION**

The TMC2660 driver for two-phase stepper motors offers an industry-leading feature set, including high-resolution microstepping, sensorless mechanical load measurement, load-adaptive optimization, and low-resonance chopper operation. Standard SPI™ and STEP/DIR communication. interfaces simplify Integrated power MOSFETs handle motor currents up to 2.2A RMS continuously or 2.8A RMS boost current per coil. Integrated protection and diagnostic features support robust and reliable operation. High integration, high energy efficiency and small form factor enable miniaturized designs with low external component count for cost-effective and competitive solutions.

#### **BLOCK DIAGRAM**





#### APPLICATION EXAMPLES: SMALL SIZE – BEST PERFORMANCE

The TMC2660 scores with power density, integrated power MOSFETs, and a versatility that covers a wide spectrum of applications and motor sizes, all while keeping costs down. Extensive support at the chips, board, and software levels enables rapid design cycles and fast time-to-market with competitive products. High energy efficiency from TRINAMIC's coolStep technology delivers further cost savings in related systems such as power supplies and cooling.

#### TMC4210+TMC2660-EVAL EVALUATION-BOARD FOR 1 AXIS



Evaluation board system with TMC2660

This evaluation board is a development platform for applications based on the TMC2660. The board features a USB interface for communication with the TMCL-IDE control software running on a PC. The power MOSFETs of the TMC2660 support drive currents up to 2.4A RMS and 29V.

The control software provides a user-friendly GUI for setting control parameters and visualizing the dynamic response of the motor.

Motor movement can be controlled through the Step/Dir interface using inputs from an external source or signals generated by the onboard microcontroller acting as a step generator. Optionally add a motion controller card between CPU board and TMC2660-EVAL.



Top level layout of TMC2660-EVAL

#### **ORDER CODES**

| Order code     | PN        | Description                                           | Size [mm²] |
|----------------|-----------|-------------------------------------------------------|------------|
| TMC2660-PA     | 00-0114   | coolStep™ driver with internal MOSFETs, up to 30V DC, | 10 x 10    |
|                |           | QFP-44 with 12x12 pins                                |            |
| TMC2660-PA-T   | 00-0114-T | -T devices are packaged in tape on reel               |            |
| TMC2660-EVAL   | 40-0068   | Evaluation board for TMC2660.                         | 85 x 55    |
| LANDUNGSBRÜCKE | 40-0167   | Baseboard for TMC2660-EVAL and further evaluation     | 85 x 55    |
|                |           | boards                                                |            |
| ESELSBRÜCKE    | 40-0098   | Connector board for plug-in evaluation board system   | 61 x 38    |

# TABLE OF CONTENTS

| 1           | PRINCIPLES OF OPERATION4                                                | 11.2         | OPEN-LOAD DETECTION               |    |
|-------------|-------------------------------------------------------------------------|--------------|-----------------------------------|----|
| 1.1         | KEY CONCEPTS4                                                           | 11.3         | OVERTEMPERATURE DETECTION         |    |
| 1.2         | CONTROL INTERFACES                                                      | 11.4         | UNDERVOLTAGE DETECTION            |    |
| 1.3         | Mechanical Load Sensing5                                                | 12           | POWER SUPPLY SEQUENCING           | 41 |
| 1.4         | CURRENT CONTROL5                                                        | 13           | SYSTEM CLOCK                      | 41 |
| 2           | PIN ASSIGNMENTS6                                                        | 13.1         | FREQUENCY SELECTION               | 42 |
| 2.1<br>2.2  | Package Outline6 Signal Descriptions6                                   | 14           | LAYOUT CONSIDERATIONS             | 43 |
|             |                                                                         | 14.1         | Sense Resistors                   |    |
| 3           | INTERNAL ARCHITECTURE8                                                  | 14.2         | POWER MOSFET OUTPUTS              |    |
| 4           | STALLGUARD2 LOAD MEASUREMENT9                                           | 14.3<br>14.4 | Power Supply Pins Power Filtering |    |
| 4.1         | TUNING THE STALLGUARD2 THRESHOLD10                                      | 14.4<br>14.5 | LAYOUT EXAMPLE                    |    |
| 4.2         | STALLGUARD2 MEASUREMENT FREQUENCY                                       |              |                                   |    |
|             | AND FILTERING11                                                         | 15           | ABSOLUTE MAXIMUM RATINGS.         |    |
| 4.3<br>4.4  | DETECTING A MOTOR STALL11 LIMITS OF STALLGUARD2 OPERATION11             | 16           | ELECTRICAL CHARACTERISTICS.       | 46 |
|             |                                                                         | 16.1         | OPERATIONAL RANGE                 | 46 |
| 5           | COOLSTEP CURRENT CONTROL12                                              | 16.2         | DC AND AC SPECIFICATIONS          |    |
| 5.1         | TUNING COOLSTEP14                                                       | 16.3         | THERMAL CHARACTERISTICS           | 49 |
| 6           | SPI INTERFACE15                                                         | 17           | PACKAGE MECHANICAL DATA           | 50 |
| 6.1         | Bus Signals15                                                           | 17.1         | DIMENSIONAL DRAWINGS              |    |
| 6.2         | BUS TIMING15                                                            | 17.2         | PACKAGE CODE                      | 50 |
| 6.3         | Bus Architecture16                                                      | 18           | DISCLAIMER                        | 51 |
| 6.4         | REGISTER WRITE COMMANDS17                                               | 19           | ESD SENSITIVE DEVICE              | 51 |
| 6.5<br>6.6  | DRIVER CONTROL REGISTER (DRVCTRL)18 CHOPPER CONTROL REGISTER (CHOPCONF) |              | TABLE OF FIGURES                  |    |
| 0.0         | 20                                                                      | 20           |                                   |    |
| 6.7         | COOLSTEP CONTROL REGISTER (SMARTEN)21                                   | 21           | REVISION HISTORY                  | 52 |
| 6.8         | STALLGUARD2 CONTROL REGISTER                                            |              |                                   |    |
| 6.0         | (SGCSCONF)22                                                            |              |                                   |    |
| 6.9<br>6.10 | Driver Control Register (DRVCONF)23 READ RESPONSE24                     |              |                                   |    |
| 6.11        | DEVICE INITIALIZATION25                                                 |              |                                   |    |
| 7           | STEP/DIR INTERFACE26                                                    |              |                                   |    |
| 7.1         | TIMING26                                                                |              |                                   |    |
| 7.2         | MICROSTEP TABLE27                                                       |              |                                   |    |
| 7.3         | CHANGING RESOLUTION28                                                   |              |                                   |    |
| 7.4         | MICROPLYER STEP INTERPOLATOR28                                          |              |                                   |    |
| 7.5         | STANDSTILL CURRENT REDUCTION29                                          |              |                                   |    |
| 8           | CURRENT SETTING30                                                       |              |                                   |    |
| 8.1         | Sense Resistors31                                                       |              |                                   |    |
| 9           | CHOPPER OPERATION32                                                     |              |                                   |    |
| 9.1         | SPREADCYCLE MODE33                                                      |              |                                   |    |
| 9.2         | CONSTANT OFF-TIME MODE35                                                |              |                                   |    |
| 10          | POWER MOSFET STAGE37                                                    |              |                                   |    |
| 10.1        | Break-Before-Make Logic37                                               |              |                                   |    |
| 10.2        | ENN INPUT37                                                             |              |                                   |    |
| 11          | DIAGNOSTICS AND PROTECTION38                                            |              |                                   |    |
| 11.1        | SHORT TO GND DETECTION38                                                |              |                                   |    |

## 1 Principles of Operation



Figure 1.1 Block diagram: applications

The TMC2660 motor driver chip with included MOSFETs is the intelligence and power between a motion controller and the two phase stepper motor as shown in Figure 1.1. Following power-up, an embedded microcontroller initializes the driver by sending commands over an SPI bus to write control parameters and mode bits in the TMC2660. The microcontroller may implement the motion-control function as shown in the upper part of the figure, or it may send commands to a dedicated motion controller chip such as TRINAMIC's TMC429 as shown in the lower part.

The motion controller can control the motor position by sending pulses on the STEP signal while indicating the direction on the DIR signal. The TMC2660 has a microstep counter and sine table to convert these signals into the coil currents which control the position of the motor. If the microcontroller implements the motion-control function, it can write values for the coil currents directly to the TMC2660 over the SPI interface, in which case the STEP/DIR interface may be disabled. This mode of operation requires software to track the motor position and reference a sine table to calculate the coil currents.

To optimize power consumption and heat dissipation, software may also adjust coolStep and stallGuard2 parameters in real-time, for example to implement different tradeoffs between speed and power consumption in different modes of operation.

The motion control function is a hard real-time task which may be a burden to implement reliably alongside other tasks on the embedded microcontroller. By offloading the motion-control function to the TMC429, up to three motors can be operated reliably with very little demand for service from the microcontroller. Software only needs to send target positions, and the TMC429 generates precisely timed step pulses. Software retains full control over both the TMC2660 and TMC429 through the SPI bus.

# 1.1 Key Concepts

The TMC2660 motor driver implements several advanced features which are exclusive to TRINAMIC products. These features contribute toward greater precision, greater energy efficiency, higher reliability, smoother motion, and cooler operation in many stepper motor applications.

stallGuard2™ High-precision load measurement using the back EMF on the coils

coolStep™ Load-adaptive current control which reduces energy consumption by as much as

75%

spreadCycle™ High-precision chopper algorithm available as an alternative to the traditional

constant off-time algorithm

microPlyer™ Microstep interpolator for obtaining increased smoothness of microstepping over a

STEP/DIR interface

In addition to these performance enhancements, TRINAMIC motor drivers also offer safeguards to detect and protect against shorted outputs, open-circuit output, overtemperature, and undervoltage conditions for enhancing safety and recovery from equipment malfunctions.

#### 1.2 Control Interfaces

There are two control interfaces from the motion controller to the motor driver: the SPI serial interface and the STEP/DIR interface. The SPI interface is used to write control information to the chip and read back status information. This interface must be used to initialize parameters and modes necessary to enable driving the motor. This interface may also be used for directly setting the currents flowing through the motor coils, as an alternative to stepping the motor using the STEP and DIR signals, so the motor can be controlled through the SPI interface alone.

The STEP/DIR interface is a traditional motor control interface available for adapting existing designs to use TRINAMIC motor drivers. Using only the SPI interface requires slightly more CPU overhead to look up the sine tables and send out new current values for the coils.

#### 1.2.1 SPI Interface

The SPI interface is a bit-serial interface synchronous to a bus clock. For every bit sent from the bus master to the bus slave, another bit is sent simultaneously from the slave to the master. Communication between an SPI master and the TMC2660 slave always consists of sending one 20-bit command word and receiving one 20-bit status word.

The SPI command rate typically corresponds to the microstep rate at low velocities. At high velocities, the rate may be limited by CPU bandwidth to 10-100 thousand commands per second, so the application may need to change to fullstep resolution.

#### 1.2.2 STEP/DIR Interface

The STEP/DIR interface is enabled by default. Active edges on the STEP input can be rising edges or both rising and falling edges, as controlled by another mode bit (DEDGE). Using both edges cuts the toggle rate of the STEP signal in half, which is useful for communication over slow interfaces such as optically isolated interfaces.

On each active edge, the state sampled from the DIR input determines whether to step forward or back. Each step can be a fullstep or a microstep, in which there are 2, 4, 8, 16, 32, 64, 128, or 256 microsteps per fullstep. During microstepping, a step impulse with a low state on DIR increases the microstep counter and a high decreases the counter by an amount controlled by the microstep resolution. An internal table translates the counter value into the sine and cosine values which control the motor current for microstepping.

## 1.3 Mechanical Load Sensing

The TMC2660 provides stallGuard2 high-resolution load measurement for determining the mechanical load on the motor by measuring the back EMF. In addition to detecting when a motor stalls, this feature can be used for homing to a mechanical stop without a limit switch or proximity detector. The coolStep power-saving mechanism uses stallGuard2 to reduce the motor current to the minimum motor current required to meet the actual load placed on the motor.

#### 1.4 Current Control

Current into the motor coils is controlled using a cycle-by-cycle chopper mode. Two chopper modes are available: a traditional constant off-time mode and the new spreadCycle mode. spreadCycle mode offers smoother operation and greater power efficiency over a wide range of speed and load.

# 2 Pin Assignments

# 2.1 Package Outline



Figure 2.1 TMC2660 pin assignment

# 2.2 Signal Descriptions

| Pin   | Number | Туре   | Function                                                             |
|-------|--------|--------|----------------------------------------------------------------------|
| OA1   | 2, 3   | 0 (VS) | Bridge A1 output. Interconnect all of these pins using thick traces  |
|       | 7, 8   |        | capable to carry the motor current and distribute heat into the PCB. |
| OA2   | 5, 6   | 0 (VS) | Bridge A2 output. Interconnect all of these pins using thick traces  |
|       | 10, 11 |        | capable to carry the motor current and distribute heat into the PCB. |
| OB1   | 26, 27 | 0 (VS) | Bridge B1 output. Interconnect all of these pins using thick traces  |
|       | 31, 32 |        | capable to carry the motor current and distribute heat into the PCB. |
| OB2   | 23, 24 | 0 (VS) | Bridge B2 output. Interconnect all of these pins using thick traces  |
|       | 28, 29 |        | capable to carry the motor current and distribute heat into the PCB. |
| VSA   | 4      |        | Bridge A/B positive power supply. Connect to VS and provide          |
| VSB   | 30     |        | sufficient filtering capacity for chopper current ripple.            |
| BRA   | 9      | ΑI     | Bridge A/B negative power supply via sense resistor in bridge foot   |
| BRB   | 25     |        | point.                                                               |
| SRA   | 12     | ΑI     | Sense resistor inputs for chopper current regulation.                |
| SRB   | 22     |        |                                                                      |
| 5VOUT | 13     |        | Output of the on-chip 5V linear regulator. This voltage is used to   |
|       |        |        | supply the low-side MOSFETs and internal analog circuitry. An        |
|       |        |        | external capacitor to GND close to the pin is required. Place the    |
|       |        |        | capacitor near pins 13 and 17. A 470nF ceramic capacitor is          |
|       |        |        | sufficient.                                                          |
| SD0   | 14     | DO VIO | SPI serial data output.                                              |

| Pin      | Number  | Туре   | Function                                                                                                                                |  |
|----------|---------|--------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| SDI      | 15      | DI VIO | SPI serial data input.                                                                                                                  |  |
|          |         |        | (Scan test input in test mode.)                                                                                                         |  |
| SCK      | 16      | DI VIO | Serial clock input of SPI interface.                                                                                                    |  |
|          |         |        | (Scan test shift enable input in test mode.)                                                                                            |  |
| GND      | 17, 39, |        | Digital and analog low power GND.                                                                                                       |  |
|          | 44      |        |                                                                                                                                         |  |
| CSN      | 18      | DI VIO | Chip select input for the SPI interface. (Active low.)                                                                                  |  |
| ENN      | 19      | DI VIO | Power MOSFET enable input. All MOSFETs are switched off when                                                                            |  |
|          |         |        | disabled. (Active low.)                                                                                                                 |  |
| CLK      | 21      | DI VIO | System clock input for all internal operations. Tie low to use the                                                                      |  |
|          |         |        | on-chip oscillator. A high signal disables the on-chip oscillator until                                                                 |  |
|          |         |        | power down.                                                                                                                             |  |
| VHS      | 35      |        | High-side supply voltage (motor supply voltage - 10V)                                                                                   |  |
| VS       | 36      |        | Motor supply voltage                                                                                                                    |  |
| TST_ANA  | 37      | AO VIO | Reserved. Do not connect.                                                                                                               |  |
| SG_TST   | 38      | DO VIO | stallGuard2 output. Signals a motor stall. (Active high.)                                                                               |  |
| VCC_IO   | 40      |        | Input/output supply voltage VIO for all digital pins. Tie to digital logic supply voltage. Operation is allowed in 3.3V and 5V systems. |  |
| DIR      | 41      | DI VIO | Direction input. Sampled on an active edge of the STEP input to                                                                         |  |
| DIK      | 71      | D1 V10 | determine stepping direction. Sampling a low increases the                                                                              |  |
|          |         |        | microstep counter, while sampling a high decreases the counter. A                                                                       |  |
|          |         |        | 60-ns internal glitch filter rejects short pulses on this input.                                                                        |  |
| STEP     | 42      | DI VIO | Step input. Active edges can be rising or both rising and falling, as                                                                   |  |
| J. 1.    |         |        | controlled by the DEDGE mode bit. A 60-ns internal glitch filter                                                                        |  |
|          |         |        | rejects short pulses on this input.                                                                                                     |  |
| TST_MODE | 43      | DI VIO | Test mode input. Puts IC into test mode. Tie to GND for normal                                                                          |  |
|          |         |        | operation.                                                                                                                              |  |
| n.c.     | 1, 33   |        | No internal connection - can be tied to any net, e.g., in order to                                                                      |  |
|          |         |        | improve power routing to pins VSA and VSB.                                                                                              |  |
| n.c.     | 20, 34  |        | No internal connection                                                                                                                  |  |

## 3 Internal Architecture

Figure 3.1 shows the internal architecture of TMC2660.



Figure 3.1 TMC2660 block diagram

#### PROMINENT FEATURES INCLUDE:

| Oscillator and clock selector      | provide the system clock from the on-chip oscillator or an external source.                                                                                                                          |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Step and direction interface       | uses a microstep counter and sine table to generate target currents for the coils.                                                                                                                   |
| SPI interface                      | receives commands that directly set the coil current values.                                                                                                                                         |
| Multiplexer                        | selects either the output of the sine table or the SPI interface for controlling the current into the motor coils.                                                                                   |
| Multipliers                        | scale down the currents to both coils when the currents are greater than those required by the load on the motor or as set by the CS current scale parameter.                                        |
| DACs and comparators               | convert the digital current values to analog signals that are compared with the voltages on the sense resistors. Comparator outputs terminate chopper drive phases when target currents are reached. |
| Break-before-make and gate drivers | ensure non-overlapping pulses, boost pulse voltage, and control pulse slope to the gates of the power MOSFETs.                                                                                       |
| On-chip voltage regulators         | provide high-side voltage for P-channel MOSFET gate drivers and supply voltage for on-chip analog and digital circuits.                                                                              |

# 4 stallGuard2 Load Measurement

stallGuard2 provides an accurate measurement of the load on the motor. It can be used for stall detection as well as other uses at loads below those which stall the motor, such as coolStep load-adaptive current reduction. (stallGuard2 is a more precise evolution of the earlier stallGuard technology.)

The stallGuard2 measurement value changes linearly over a wide range of load, velocity, and current settings, as shown in Figure 4.1. At maximum motor load, the value goes to zero or near to zero. This corresponds to a load angle of 90° between the magnetic field of the coils and magnets in the rotor. This also is the most energy-efficient point of operation for the motor.



Figure 4.1 stallGuard2 load measurement SG as a function of load

Two parameters control stallGuard2 and one status value is returned.

| Parameter | Description                                                                                                                                                                                                                                                                                                                                                                                         | Setting | Comment            |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|
| SGT       | 7-bit signed integer that sets the stallGuard2                                                                                                                                                                                                                                                                                                                                                      | 0       | indifferent value  |
|           | threshold level for asserting the SG_TST output and sets the optimum measurement range for                                                                                                                                                                                                                                                                                                          | +1 +63  | less sensitivity   |
|           | readout. Negative values increase sensitivity, and positive values reduce sensitivity so more torque is required to indicate a stall. Zero is a good starting value. Operating at values below -10 is not recommended.                                                                                                                                                                              | -164    | higher sensitivity |
| SFILT     | Mode bit which enables the stallGuard2 filter for                                                                                                                                                                                                                                                                                                                                                   | 0       | standard mode      |
|           | more precision. If set, reduces the measurement frequency to one measurement per four fullsteps. If cleared, no filtering is performed. Filtering compensates for mechanical asymmetries in the construction of the motor, but at the expense of response time. Unfiltered operation is recommended for rapid stall detection. Filtered operation is recommended for more precise load measurement. | 1       | filtered mode      |

| Status word | Description                                      | Range  | Comment               |
|-------------|--------------------------------------------------|--------|-----------------------|
| SG          | 10-bit unsigned integer stallGuard2              | 0 1023 | 0: highest load       |
|             | measurement value. A higher value indicates      |        | low value: high load  |
|             | lower mechanical load. A lower value indicates   |        | high value: less load |
|             | a higher load and therefore a higher load angle. |        |                       |
|             | For stall detection, adjust SGT to return an SG  |        |                       |
|             | value of 0 or slightly higher upon maximum       |        |                       |
|             | motor load before stall.                         |        |                       |

## 4.1 Tuning the stallGuard2 Threshold

Due to the dependency of the stallGuard2 value SG from motor-specific characteristics and application-specific demands on load and velocity the easiest way to tune the stallGuard2 threshold SGT for a specific motor type and operating conditions is interactive tuning in the actual application.

The procedure is:

- 1. Operate the motor at a reasonable velocity for your application and monitor SG.
- 2. Apply slowly increasing mechanical load to the motor. If the motor stalls before SG reaches zero, decrease SGT. If SG reaches zero before the motor stalls, increase SGT. A good SGT starting value is zero. SGT is signed, so it can have negative or positive values.
- 3. The optimum setting is reached when SG is between 0 and 400 at increasing load shortly before the motor stalls, and SG increases by 100 or more without load. SGT in most cases can be tuned together with the motion velocity in a way that SG goes to zero when the motor stalls and the stall output SG\_TST is asserted. This indicates that a step has been lost.

The system clock frequency affects SG. An external crystal-stabilized clock should be used for applications that demand the highest precision. The power supply voltage also affects SG, so tighter regulation results in more accurate values. SG measurement has a high resolution, and there are a few ways to enhance its accuracy, as described in the following sections.

## 4.1.1 Variable Velocity Operation

Across a range of velocities, on-the-fly adjustment of the stallGuard2 threshold SGT improves the accuracy of the load measurement SG. This also improves the power reduction provided by coolStep, which is driven by SG. Linear interpolation between two SGT values optimized at different velocities is a simple algorithm for obtaining most of the benefits of on-the-fly SGT adjustment, as shown in Figure 4.2. An optimal SGT curve in black and a two-point interpolated SGT curve in red are shown.



Figure 4.2 Linear interpolation for optimizing SGT with changes in velocity.

#### 4.1.2 Small Motors with High Torque Ripple and Resonance

Motors with a high detent torque show an increased variation of the stallGuard2 measurement value SG with varying motor currents, especially at low currents. For these motors, the current dependency might need correction in a similar manner to velocity correction for obtaining the highest accuracy.

### 4.1.3 Temperature Dependence of Motor Coil Resistance

Motors working over a wide temperature range may require temperature correction, because motor coil resistance increases with rising temperature. This can be corrected as a linear reduction of SG at increasing temperature, as motor efficiency is reduced.

### 4.1.4 Accuracy and Reproducibility of stallGuard2 Measurement

In a production environment, it may be desirable to use a fixed SGT value within an application for one motor type. Most of the unit-to-unit variation in stallGuard2 measurements results from manufacturing tolerances in motor construction. The measurement error of stallGuard2 – provided that all other parameters remain stable – can be as low as:

 $stallGuard\ measurement\ error = \pm max(1, |SGT|)$ 

## 4.2 stallGuard2 Measurement Frequency and Filtering

The stallGuard2 measurement value SG is updated with each full step of the motor. This is enough to safely detect a stall, because a stall always means the loss of four full steps. In a practical application, especially when using coolStep, a more precise measurement might be more important than an update for each fullstep because the mechanical load never changes instantaneously from one step to the next. For these applications, the SFILT bit enables a filtering function over four load measurements. The filter should always be enabled when high-precision measurement is required. It compensates for variations in motor construction, for example due to misalignment of the phase A to phase B magnets. The filter should only be disabled when rapid response to increasing load is required, such as for stall detection at high velocity.

## 4.3 Detecting a Motor Stall

To safely detect a motor stall, a stall threshold must be determined using a specific SGT setting. Therefore, you need to determine the maximum load the motor can drive without stalling and to monitor the SG value at this load, for example some value within the range 0 to 400. The stall threshold should be a value safely within the operating limits, to allow for parameter stray. So, your microcontroller software should set a stall threshold which is slightly higher than the minimum value seen before an actual motor stall occurs. The response at an SGT setting at or near 0 gives some idea on the quality of the signal: Check the SG value without load and with maximum load. These values should show a difference of at least 100 or a few 100, which shall be large compared to the offset. If you set the SGT value so that a reading of 0 occurs at maximum motor load, an active high stall output signal will be available at SG\_TST output.

## 4.4 Limits of stallGuard2 Operation

stallGuard2 does not operate reliably at extreme motor velocities: Very low motor velocities (for many motors, less than one revolution per second) generate a low back EMF and make the measurement unstable and dependent on environment conditions (temperature, etc.). Other conditions will also lead to extreme settings of SGT and poor response of the measurement value SG to the motor load.

Very high motor velocities, in which the full sinusoidal current is not driven into the motor coils also lead to poor response. These velocities are typically characterized by the motor back EMF reaching the supply voltage.

# 5 coolStep Current Control

coolStep allows substantial energy savings, especially for motors which see varying loads or operate at a high duty cycle. Because a stepper motor application needs to work with a torque reserve of 30% to 50%, even a constant-load application allows significant energy savings because coolStep automatically enables torque reserve when required. Reducing power consumption keeps the system cooler, increases motor life, and allows reducing cost in the power supply and cooling components.

#### Reducing motor current by half results in reducing power by a factor of four.

Energy efficiency - power consumption decreased up to 75%.

Motor generates less heat - improved mechanical precision.

Less cooling infrastructure - for motor and driver.

Cheaper motor - does the job.



Figure 5.1 Energy efficiency example with coolStep

Figure 5.1 shows the efficiency gain of a 42mm stepper motor when using coolStep compared to standard operation with 50% of torque reserve. coolStep is enabled above 60rpm in the example.

coolStep is controlled by several parameters, but two are critical for understanding how it works:

| Parameter | Description                                                                                                                                                                                                                                                                                                                            | Range | Comment                                            |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------|
| SEMIN     | 4-bit unsigned integer that sets a lower threshold. If SG goes below this threshold, coolStep increases the current to both coils. The 4-bit SEMIN value is scaled by 32 to cover the lower half of the range of the 10-bit SG value. (The name of this parameter is derived from smartEnergy, which is an earlier name for coolStep.) | 0 15  | lower coolStep<br>threshold:<br>SEMINx32           |
| SEMAX     | 4-bit unsigned integer that controls an upper threshold. If SG is sampled equal to or above this threshold enough times, coolStep decreases the current to both coils. The upper threshold is (SEMIN + SEMAX + 1) x 32.                                                                                                                | 0 15  | upper coolStep<br>threshold:<br>(SEMIN+SEMAX+1)x32 |

Figure 5.2 shows the operating regions of coolStep. The black line represents the SG measurement value, the blue line represents the mechanical load applied to the motor, and the red line represents the current into the motor coils. When the load increases, SG falls below SEMIN, and coolStep

increases the current. When the load decreases and SG rises above (SEMIN + SEMAX + 1)  $\times$  32 the current becomes reduced.



Figure 5.2 coolStep adapts motor current to the load.

Four more parameters control coolStep and one status value is returned:

| Parameter   | Description                                                                                                                                                                                                                                                                                                                                                                                                              | Range | Comment                                                                         |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------|
| CS          | Current scale. Scales both coil current values as taken from the internal sine wave table or from the SPI interface. For high precision motor operation, work with a current scaling factor in the range 16 to 31, because scaling down the current values reduces the effective microstep resolution by making microsteps coarser. This setting also controls the maximum current value set by coolStep <sup>TM</sup> . | 0 31  | scaling factor:<br>1/32, 2/32, 32/32                                            |
| SEUP        | Number of increments of the coil current for each occurrence of an SG measurement below the lower threshold.                                                                                                                                                                                                                                                                                                             | 0 3   | step width is:<br>1, 2, 4, 8                                                    |
| SEDN        | Number of occurrences of SG measurements above the upper threshold before the coil current is decremented.                                                                                                                                                                                                                                                                                                               | 0 3   | number of stallGuard<br>measurements per<br>decrement:<br>32, 8, 2, 1           |
| SEIMIN      | Mode bit that controls the lower limit for scaling the coil current. If the bit is set, the limit is 1/4 CS. If the bit is clear, the limit is 1/2 CS.                                                                                                                                                                                                                                                                   | 0     | Minimum motor<br>current:<br>1/2 of CS<br>1/4 of CS                             |
| Status word | Description                                                                                                                                                                                                                                                                                                                                                                                                              | Range | Comment                                                                         |
| SE          | 5-bit unsigned integer reporting the actual current scaling value determined by coolStep. This value is biased by 1 and divided by 32, so the range is 1/32 to 32/32. The value will not be greater than the value of CS or lower than either 1/4 CS or 1/2 CS depending on the setting of SEIMIN.                                                                                                                       | 0 31  | Actual motor current<br>scaling factor set by<br>coolStep:<br>1/32, 2/32, 32/32 |

## 5.1 Tuning coolStep

Before tuning coolStep, first tune the stallGuard2 threshold level SGT, which affects the range of the load measurement value SG. coolStep uses SG to operate the motor near the optimum load angle of +90°.

The current increment speed is specified in SEUP, and the current decrement speed is specified in SEDN. They can be tuned separately because they are triggered by different events that may need different responses. The encodings for these parameters allow the coil currents to be increased much more quickly than decreased, because crossing the lower threshold is a more serious event that may require a faster response. If the response is too slow, the motor may stall. In contrast, a slow response to crossing the upper threshold does not risk anything more serious than missing an opportunity to save power.

coolStep operates between limits controlled by the current scale parameter CS and the SEIMIN bit

#### 5.1.1 Response Time

For fast response to increasing motor load, use a high current increment step SEUP. If the motor load changes slowly, a lower current increment step can be used to avoid motor current oscillations. If the filter controlled by SFILT is enabled, the measurement rate and regulation speed are cut by a factor of four.

### 5.1.2 Low Velocity and Standby Operation

Because stallGuard2 is not able to measure the motor load in standstill and at very low RPM, the current at low velocities should be set to an application-specific default value and combined with standstill current reduction settings programmed through the SPI interface.

### 6 SPI Interface

TMC2660 requires setting configuration parameters and mode bits through the SPI interface before the motor can be driven. The SPI interface also allows reading back status values and bits.

## 6.1 Bus Signals

The SPI bus on the TMC2660 has four signals:

SCK bus clock input SDI serial data input SDO serial data output

CSN chip select input (active low)

The slave is enabled for an SPI transaction by a low on the chip select input CSN. Bit transfer is synchronous to the bus clock SCK, with the slave latching the data from SDI on the rising edge of SCK and driving data to SDO following the falling edge. The most significant bit is sent first. A minimum of 20 SCK clock cycles is required for a bus transaction with the TMC2660.

If more than 20 clocks are driven, the additional bits shifted into SDI are shifted out on SDO after a 20-clock delay through an internal shift register. This can be used for daisy chaining multiple chips.

CSN must be low during the whole bus transaction. When CSN goes high, the contents of the internal shift register are latched into the internal control register and recognized as a command from the master to the slave. If more than 20 bits are sent, only the last 20 bits received before the rising edge of CSN are recognized as the command.

## 6.2 Bus Timing

SPI interface is synchronized to the internal system clock, which limits the SPI bus clock SCK to half of the system clock frequency. If the system clock is based on the on-chip oscillator, an additional 10% safety margin must be used to ensure reliable data transmission. All SPI inputs as well as the ENN input are internally filtered to avoid triggering on pulses shorter than 20ns. Figure 6.1 shows the timing parameters of an SPI bus transaction, and the table below specifies their values.



Figure 6.1 SPI Timing

| SPI Interface Timing                             | SPI Interface Timing  AC-Characteristics clock period is t <sub>CLK</sub> |                                                                                                      |                  |                           |                      |      |
|--------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------|---------------------------|----------------------|------|
| Parameter                                        | Symbol                                                                    | Conditions                                                                                           | Min              | Тур                       | Max                  | Unit |
| SCK valid before or after change of CSN          | t <sub>CC</sub>                                                           |                                                                                                      | 10               |                           |                      | ns   |
| CSN high time                                    | t <sub>СSН</sub>                                                          | *)Min time is for<br>synchronous CLK<br>with SCK high one<br>t <sub>CH</sub> before CSN high<br>only | t <sub>CLK</sub> | >2t <sub>CLK</sub><br>+10 |                      | ns   |
| SCK low time                                     | t <sub>CL</sub>                                                           | *)Min time is for<br>synchronous CLK<br>only                                                         | t <sub>CLK</sub> | >t <sub>CLK</sub> +10     |                      | ns   |
| SCK high time                                    | t <sub>CH</sub>                                                           | *)Min time is for<br>synchronous CLK<br>only                                                         | t <sub>CLK</sub> | >t <sub>CLK</sub> +10     |                      | ns   |
| SCK frequency using internal clock               | f <sub>SCK</sub>                                                          | Assumes minimum OSC frequency                                                                        |                  |                           | 4                    | MHz  |
| SCK frequency using external 16MHz clock         | f <sub>SCK</sub>                                                          | Assumes synchronous CLK                                                                              |                  |                           | 8                    | MHz  |
| SDI setup time before rising edge of SCK         | t <sub>DU</sub>                                                           |                                                                                                      | 10               |                           |                      | ns   |
| SDI hold time after rising edge of SCK           | t <sub>DH</sub>                                                           |                                                                                                      | 10               |                           |                      | ns   |
| Data out valid time after falling SCK clock edge | t <sub>DO</sub>                                                           | No capacitive load on SDO                                                                            |                  |                           | t <sub>FILT</sub> +5 | ns   |
| SDI, SCK, and CSN filter delay time              | t <sub>FILT</sub>                                                         | Rising and falling edge                                                                              | 12               | 20                        | 30                   | ns   |

## 6.3 Bus Architecture

SPI slaves can be chained and used with a single chip select line. If slaves are chained, they behave like a long shift register. For example, a chain of two motor drivers requires 40 bits to be sent. The last bits shifted to each register in the chain are loaded into an internal register on the rising edge of the CSN input. For example, 24 or 32 bits can be sent to a single motor driver, but it latches just the last 20 bits received before CSN goes high.



Figure 6.2 Interfaces to a TMC429 motion controller chip and a TMC2660 motor driver

Figure 6.2 shows the interfaces in a typical application. The SPI bus is used by an embedded MCU to initialize the control registers of both a motion controller and one or more motor drivers. STEP/DIR interfaces are used between the motion controller and the motor drivers.

## 6.4 Register Write Commands

An SPI bus transaction to the TMC2660 is a write command to one of the five write-only registers that hold configuration parameters and mode bits:

| Register                                      | Description                                                                                                                                                                                                                                                                              |  |  |  |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Driver Control Register<br>(DRVCTRL)          | The DRVCTRL register has different formats for controlling the interface to the motion controller depending on whether or not the STEP/DIR interface is enabled.                                                                                                                         |  |  |  |
| Chopper Configuration Register (CHOPCONF)     | The CHOPCONF register holds chopper parameters and mobils.                                                                                                                                                                                                                               |  |  |  |
| coolStep Configuration Register (SMARTEN)     | The SMARTEN register holds coolStep parameters and a mode bit. (smartEnergy is an earlier name for coolStep.)                                                                                                                                                                            |  |  |  |
| stallGuard2 Configuration Register (SGCSCONF) | The SGCSCONF register holds stallGuard2 parameters and a mode bit.                                                                                                                                                                                                                       |  |  |  |
| Driver Configuration Register (DRVCONF)       | The DRVCONF register holds parameters and mode bits used to control the power MOSFETs and the protection circuitry. It also holds the SDOFF bit which controls the STEP/DIR interface and the RDSEL parameter which controls the contents of the response returned in an SPI transaction |  |  |  |

In the following sections, multibit binary values are prefixed with a % sign, for example %0111.

#### 6.4.1 Write Command Overview

The table below shows the formats for the five register write commands. Bits 19, 18, and sometimes 17 select the register being written, as shown in bold. The DRVCTRL register has two formats, as selected by the SDOFF bit. Bits shown as 0 must always be written as 0, and bits shown as 1 must always be written with 1. Detailed descriptions of each parameter and mode bit are given in the following sections.

| Register/<br>Bit | DRVCTRL<br>(SDOFF=1) | DRVCTRL<br>(SDOFF=0) | CHOPCONF | SMARTEN | SGCSCONF | DRVCONF |
|------------------|----------------------|----------------------|----------|---------|----------|---------|
| 19               | 0                    | 0                    | 1        | 1       | 1        | 1       |
| 18               | 0                    | 0                    | 0        | 0       | 1        | 1       |
| 17               | PHA                  | 0                    | 0        | 1       | 0        | 1       |
| 16               | CA7                  | 0                    | TBL1     | 0       | SFILT    | TST     |
| 15               | CA6                  | 0                    | TBL0     | SEIMIN  | 0        | SLPH1   |
| 14               | CA5                  | 0                    | CHM      | SEDN1   | SGT6     | SLPH0   |
| 13               | CA4                  | 0                    | RNDTF    | SEDN0   | SGT5     | SLPL1   |
| 12               | CA3                  | 0                    | HDEC1    | 0       | SGT4     | SLPL0   |
| 11               | CA2                  | 0                    | HDEC0    | SEMAX3  | SGT3     | 0       |
| 10               | CA1                  | 0                    | HEND3    | SEMAX2  | SGT2     | DISS2G  |
| 9                | CA0                  | INTPOL               | HEND2    | SEMAX1  | SGT1     | TS2G1   |
| 8                | PHB                  | DEDGE                | HEND1    | SEMAX0  | SGT0     | TS2G0   |
| 7                | CB7                  | 0                    | HEND0    | 0       | 0        | SDOFF   |
| 6                | CB6                  | 0                    | HSTRT2   | SEUP1   | 0        | VSENSE  |
| 5                | CB5                  | 0                    | HSTRT1   | SEUP0   | 0        | RDSEL1  |
| 4                | CB4                  | 0                    | HSTRT0   | 0       | CS4      | RDSEL0  |
| 3                | CB3                  | MRES3                | TOFF3    | SEMIN3  | CS3      | 0       |
| 2                | CB2                  | MRES2                | TOFF2    | SEMIN2  | CS2      | 0       |
| 1                | CB1                  | MRES1                | TOFF1    | SEMIN1  | CS1      | 0       |
| 0                | CB0                  | MRES0                | TOFF0    | SEMIN0  | CS0      | 0       |

## 6.4.2 Read Response Overview

The table below shows the formats for the read response. The RDSEL parameter in the DRVCONF register selects the format of the read response.

| Bit | RDSEL=%00 | RDSEL=%01 | RDSEL=%10 |  |
|-----|-----------|-----------|-----------|--|
| 19  | MSTEP9    | SG9       | SG9       |  |
| 18  | MSTEP8    | SG8       | SG8       |  |
| 17  | MSTEP7    | SG7       | SG7       |  |
| 16  | MSTEP6    | SG6       | SG6       |  |
| 15  | MSTEP5    | SG5       | SG5       |  |
| 14  | MSTEP4    | SG4       | SE4       |  |
| 13  | MSTEP3    | SG3       | SE3       |  |
| 12  | MSTEP2    | SG2       | SE2       |  |
| 11  | MSTEP1    | SG1       | SE1       |  |
| 10  | MSTEP0    | SG0       | SE0       |  |
| 9   | -         | -         | •         |  |
| 8   | -         | -         | •         |  |
| 7   | STST      |           |           |  |
| 6   | OLB       |           |           |  |
| 5   | OLA       |           |           |  |
| 4   | S2GB      |           |           |  |
| 3   | S2GA      |           |           |  |
| 2   | OTPW      |           |           |  |
| 1   | OT        |           |           |  |
| 0   | SG        |           |           |  |

# 6.5 Driver Control Register (DRVCTRL)

The format of the DRVCTRL register depends on the state of the SDOFF mode bit.

SPI Mode SDOFF bit is set, the STEP/DIR interface is disabled, and DRVCTRL is the interface for

specifying the currents through each coil.

STEP/DIR Mode SDOFF bit is clear, the STEP/DIR interface is enabled, and DRVCTRL is a configuration

register for the STEP/DIR interface.

## 6.5.1 DRVCTRL Register in SPI Mode

| DRVCTRL Driver Control in SPI Mode (SDOFF=1) |      |                      | ode (SDOFF=1)                                                                                                                |
|----------------------------------------------|------|----------------------|------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Name | Function             | Comment                                                                                                                      |
| 19                                           | 0    | Register address bit |                                                                                                                              |
| 18                                           | 0    | Register address bit |                                                                                                                              |
| 17                                           | PHA  | Polarity A           | Sign of current flow through coil A: 0: Current flows from OA1 pins to OA2 pins. 1: Current flows from OA2 pins to OA1 pins. |
| 16                                           | CA7  | Current A MSB        | Magnitude of current flow through coil A. The range is                                                                       |
| 15                                           | CA6  |                      | 0 to 248, if hysteresis or offset are used up to their full                                                                  |
| 14                                           | CA5  |                      | extent. The resulting value after applying hysteresis or                                                                     |
| 13                                           | CA4  |                      | offset must not exceed 255.                                                                                                  |
| 12                                           | CA3  |                      |                                                                                                                              |
| 11                                           | CA2  |                      |                                                                                                                              |
| 10                                           | CA1  |                      |                                                                                                                              |
| 9                                            | CA0  | Current A LSB        |                                                                                                                              |

| DRVC | TRL  | Driver Control in SPI Mode (SDOFF=1) |                                                                                                                              |  |
|------|------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|
| Bit  | Name | Function                             | Comment                                                                                                                      |  |
| 8    | РНВ  | Polarity B                           | Sign of current flow through coil B: 0: Current flows from OB1 pins to OB2 pins. 1: Current flows from OB2 pins to OB1 pins. |  |
| 7    | CB7  | Current B MSB                        | Magnitude of current flow through coil B. The range is                                                                       |  |
| 6    | CB6  |                                      | 0 to 248, if hysteresis or offset are used up to their full                                                                  |  |
| 5    | CB5  |                                      | extent. The resulting value after applying hysteresis or                                                                     |  |
| 4    | CB4  |                                      | offset must not exceed 255.                                                                                                  |  |
| 3    | CB3  |                                      |                                                                                                                              |  |
| 2    | CB2  |                                      |                                                                                                                              |  |
| 1    | CB1  |                                      |                                                                                                                              |  |
| 0    | CB0  | Current B LSB                        |                                                                                                                              |  |

# 6.5.2 DRVCTRL Register in STEP/DIR Mode

| DRVC | TRL    | Driver Control in STEP/ | DIR Mode (SDOFF=0)                                      |
|------|--------|-------------------------|---------------------------------------------------------|
| Bit  | Name   | Function                | Comment                                                 |
| 19   | 0      | Register address bit    |                                                         |
| 18   | 0      | Register address bit    |                                                         |
| 17   | 0      | Reserved                |                                                         |
| 16   | 0      | Reserved                |                                                         |
| 15   | 0      | Reserved                |                                                         |
| 14   | 0      | Reserved                |                                                         |
| 13   | 0      | Reserved                |                                                         |
| 12   | 0      | Reserved                |                                                         |
| 11   | 0      | Reserved                |                                                         |
| 10   | 0      | Reserved                |                                                         |
| 9    | INTPOL | Enable STEP             | 0: Disable STEP pulse interpolation.                    |
|      |        | interpolation           | 1: Enable STEP pulse multiplication by 16.              |
| 8    | DEDGE  | Enable double edge      | 0: Rising STEP pulse edge is active, falling edge is    |
|      |        | STEP pulses             | inactive.                                               |
|      |        |                         | 1: Both rising and falling STEP pulse edges are active. |
| 7    | 0      | Reserved                |                                                         |
| 6    | 0      | Reserved                |                                                         |
| 5    | 0      | Reserved                |                                                         |
| 4    | 0      | Reserved                |                                                         |
| 3    | MRES3  | Microstep resolution    | Microsteps per 90°:                                     |
| 2    | MRES2  | for STEP/DIR mode       | %0000: 256                                              |
| 1    | MRES1  |                         | %0001: 128                                              |
| 0    | MRES0  |                         | %0010: 64                                               |
|      |        |                         | %0011: 32                                               |
|      |        |                         | %0100: 16                                               |
|      |        |                         | %0101: 8                                                |
|      |        |                         | %0110: 4                                                |
|      |        |                         | %0111: 2 (halfstep)                                     |
|      |        |                         | %1000: 1 (fullstep)                                     |

# 6.6 Chopper Control Register (CHOPCONF)

| CHO | PCONF  | Chopper Configuration  |                                                  |                                                                                       |  |  |  |
|-----|--------|------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Bit | Name   | Function               | Commen                                           | t                                                                                     |  |  |  |
| 19  | 1      | Register address bit   |                                                  |                                                                                       |  |  |  |
| 18  | 0      | Register address bit   |                                                  |                                                                                       |  |  |  |
| 17  | 0      | Register address bit   |                                                  |                                                                                       |  |  |  |
| 16  | TBL1   | Blanking time          | _                                                | time interval, in system clock periods:                                               |  |  |  |
| 15  | TBL0   |                        | %00: 16                                          |                                                                                       |  |  |  |
|     |        |                        | %01: 24<br>%10: 36                               |                                                                                       |  |  |  |
|     |        |                        | %10: 36<br>%11: 54                               |                                                                                       |  |  |  |
| 14  | CHM    | Chopper mode           |                                                  | le bit affects the interpretation of the HDEC,                                        |  |  |  |
|     |        | chopper mode           |                                                  | d HSTRT parameters shown below.                                                       |  |  |  |
|     |        |                        | 0                                                | Standard mode (spreadCycle)                                                           |  |  |  |
|     |        |                        | 1                                                | Constant toff with fast decay time.                                                   |  |  |  |
|     |        |                        |                                                  | Fast decay time is also terminated when the negative nominal current is reached. Fast |  |  |  |
|     |        |                        |                                                  | decay is after on time.                                                               |  |  |  |
| 13  | RNDTF  | Random TOFF time       | Fnable ra                                        | indomizing the slow decay phase duration:                                             |  |  |  |
|     |        |                        | 0: Chopper off time is fixed as set by bits toff |                                                                                       |  |  |  |
|     |        |                        |                                                  | m mode, t <sub>OFF</sub> is random modulated by                                       |  |  |  |
|     |        |                        | dN <sub>CLK</sub> = -12                          | 2 +3 clocks.                                                                          |  |  |  |
| 12  | HDEC1  | Hysteresis decrement   | CHM=0                                            | Hysteresis decrement period setting, in                                               |  |  |  |
| 11  | HDEC0  | interval               |                                                  | system clock periods:                                                                 |  |  |  |
|     |        | or                     |                                                  | %00: 16                                                                               |  |  |  |
|     |        | Fast decay mode        |                                                  | %01: 32<br>%10: 48                                                                    |  |  |  |
|     |        |                        |                                                  | %10: 48<br>%11: 64                                                                    |  |  |  |
|     |        |                        | CHM=1                                            | HDEC1=0: current comparator can terminate                                             |  |  |  |
|     |        |                        | Cini I                                           | the fast decay phase before timer expires.                                            |  |  |  |
|     |        |                        |                                                  | HDEC1=1: only the timer terminates the fast                                           |  |  |  |
|     |        |                        |                                                  | decay phase.                                                                          |  |  |  |
|     |        |                        |                                                  | HDECO: MSB of fast decay time setting.                                                |  |  |  |
| 10  | HEND3  | Hysteresis end (low)   | CHM=0                                            | %0000 %1111:                                                                          |  |  |  |
| 9   | HEND2  | value                  |                                                  | Hysteresis is -3, -2, -1, 0, 1,, 12                                                   |  |  |  |
|     |        | Or<br>Cina constant    |                                                  | (1/512 of this setting adds to current setting)                                       |  |  |  |
|     |        | Sine wave offset       |                                                  | This is the hysteresis value which becomes used for the hysteresis chopper.           |  |  |  |
| 8   | HEND1  |                        | CHM=1                                            | %0000 %1111:                                                                          |  |  |  |
| 7   | HENDO  |                        | C 1=1                                            | Offset is -3, -2, -1, 0, 1,, 12                                                       |  |  |  |
|     |        |                        |                                                  | This is the sine wave offset and 1/512 of the                                         |  |  |  |
|     |        |                        |                                                  | value becomes added to the absolute value                                             |  |  |  |
|     |        |                        |                                                  | of each sine wave entry.                                                              |  |  |  |
| 6   | HSTRT2 | Hysteresis start value | CHM=0                                            | Hysteresis start offset from HEND:                                                    |  |  |  |
| 5   | HSTRT1 | or                     |                                                  | %000: 1 %100: 5                                                                       |  |  |  |
| 4   | HSTRT0 | Fast decay time        |                                                  | %001: 2 %101: 6                                                                       |  |  |  |
|     |        | setting                |                                                  | %010: 3 %110: 7                                                                       |  |  |  |
|     |        |                        |                                                  | %011: 4 %111: 8  Effective: HEND+HSTRT must be < 15                                   |  |  |  |
|     |        |                        | CHM=1                                            | Effective: HEND+HSTRT must be ≤ 15 Three least-significant bits of the duration of    |  |  |  |
|     |        |                        | CITI-I-I                                         | the fast decay phase. The MSB is HDECO.                                               |  |  |  |
|     |        |                        |                                                  | Fast decay time is a multiple of system clock                                         |  |  |  |
|     |        |                        |                                                  | periods: N <sub>CLK</sub> = 32 x ( <i>HDECO+HSTRT</i> )                               |  |  |  |
| L   |        | l                      | l                                                | Penous. Milk- SE X (IIDECOTIISTIVI)                                                   |  |  |  |

| СНО | PCONF | Chopper Configuration | opper Configuration                                             |  |  |
|-----|-------|-----------------------|-----------------------------------------------------------------|--|--|
| Bit | Name  | Function              | Comment                                                         |  |  |
| 3   | TOFF3 | Off time/MOSFET       | Duration of slow decay phase. If TOFF is 0, the MOSFETs         |  |  |
| 2   | TOFF2 | disable               | are shut off. If TOFF is nonzero, slow decay time is a          |  |  |
| 1   | TOFF1 |                       | multiple of system clock periods:                               |  |  |
| 0   | TOFF0 |                       | N <sub>CLK</sub> = 12 + (32 x TOFF) (Minimum time is 64clocks.) |  |  |
|     |       |                       | %0000: Driver disable, all bridges off                          |  |  |
|     |       |                       | %0001: 1 (use with TBL of minimum 24 clocks)                    |  |  |
|     |       |                       | %0010 %1111: 2 15                                               |  |  |

# 6.7 coolStep Control Register (SMARTEN)

| SMAR | RTEN   | coolStep Configuration                   |                                                                                                           |
|------|--------|------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Bit  | Name   | Function                                 | Comment                                                                                                   |
| 19   | 1      | Register address bit                     |                                                                                                           |
| 18   | 0      | Register address bit                     |                                                                                                           |
| 17   | 1      | Register address bit                     |                                                                                                           |
| 16   | 0      | Reserved                                 |                                                                                                           |
| 15   | SEIMIN | Minimum coolStep                         | 0: ½ CS current setting                                                                                   |
|      |        | current                                  | 1: 1/4 CS current setting                                                                                 |
| 14   | SEDN1  | Current decrement                        | Number of times that the stallGuard2 value must be                                                        |
| 13   | SEDN0  | speed                                    | sampled equal to or above the upper threshold for each                                                    |
|      |        |                                          | decrement of the coil current:                                                                            |
|      |        |                                          | %00: 32                                                                                                   |
|      |        |                                          | %01: 8                                                                                                    |
|      |        |                                          | %10: 2                                                                                                    |
| 42   |        | D. I                                     | %11: 1                                                                                                    |
| 12   | 0      | Reserved                                 | T( ) .    ( )                                                                                             |
| 11   | SEMAX3 | Upper coolStep<br>threshold as an offset | If the stallGuard2 measurement value SG is sampled                                                        |
| 10   | SEMAX2 | from the lower                           | equal to or above (SEMIN+SEMAX+1) x 32 enough times, then the coil current scaling factor is decremented. |
| 9    | SEMAX1 | threshold                                | then the conficurtent scanny factor is decremented.                                                       |
| 7    | SEMAX0 | Reserved                                 |                                                                                                           |
| 6    | SEUP1  | Current increment                        | Number of current increment steps for each time that                                                      |
| 5    | SEUP1  | size                                     | the stallGuard2 value SG is sampled below the lower                                                       |
| '    | 35070  | Size                                     | threshold:                                                                                                |
|      |        |                                          | %00: 1                                                                                                    |
|      |        |                                          | %01: 2                                                                                                    |
|      |        |                                          | %10: 4                                                                                                    |
|      |        |                                          | %11: 8                                                                                                    |
| 4    | 0      | Reserved                                 |                                                                                                           |
| 3    | SEMIN3 | Lower coolStep                           | If SEMIN is 0, coolStep is disabled. If SEMIN is nonzero                                                  |
| 2    | SEMIN2 | threshold/coolStep                       | and the stallGuard2 value SG falls below SEMIN x 32,                                                      |
| 1    | SEMIN1 | disable                                  | the coolStep current scaling factor is increased.                                                         |
| 0    | SEMIN0 |                                          |                                                                                                           |

# 6.8 stallGuard2 Control Register (SGCSCONF)

| SGCSCONF stallGuard2™ and Current Settin |       |                       | rent Setting                                              |
|------------------------------------------|-------|-----------------------|-----------------------------------------------------------|
| Bit                                      | Name  | Function              | Comment                                                   |
| 19                                       | 1     | Register address bit  |                                                           |
| 18                                       | 1     | Register address bit  |                                                           |
| 17                                       | 0     | Register address bit  |                                                           |
| 16                                       | SFILT | stallGuard2 filter    | 0: Standard mode, fastest response time.                  |
|                                          |       | enable                | 1: Filtered mode, updated once for each four fullsteps to |
|                                          |       |                       | compensate for variation in motor construction, highest   |
|                                          |       |                       | accuracy.                                                 |
| 15                                       | 0     | Reserved              |                                                           |
| 14                                       | SGT6  | stallGuard2 threshold | The stallGuard2 threshold value controls the optimum      |
| 13                                       | SGT5  | value                 | measurement range for readout. A lower value results in   |
| 12                                       | SGT4  |                       | a higher sensitivity and requires less torque to indicate |
| 11                                       | SGT3  |                       | a stall. The value is a two's complement signed integer.  |
| 10                                       | SGT2  |                       | Values below -10 are not recommended.                     |
| 9                                        | SGT1  |                       | Range: -64 to +63                                         |
| 8                                        | SGT0  |                       |                                                           |
| 7                                        | 0     | Reserved              |                                                           |
| 6                                        | 0     | Reserved              |                                                           |
| 5                                        | 0     | Reserved              |                                                           |
| 4                                        | CS4   | Current scale         | Current scaling for SPI and step/direction operation.     |
| 3                                        | CS3   | (scales digital       | %00000 %11111: 1/32, 2/32, 3/32, 32/32                    |
| 2                                        | CS2   | currents A and B)     | This value is biased by 1 and divided by 32, so the       |
| 1                                        | CS1   |                       | range is 1/32 to 32/32.                                   |
| 0                                        | CS0   |                       | Example: CS=0 is 1/32 current                             |

# 6.9 Driver Control Register (DRVCONF)

| DRVC | ONF    | Driver Configuration                               |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |
|------|--------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit  | Name   | Function                                           | Commen                                                                                                                                                               | t                                                                                                                                                                                                                                                                                                |  |
| 19   | 1      | Register address bit                               |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |
| 18   | 1      | Register address bit                               |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |
| 17   | 1      | Register address bit                               |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |
| 16   | TST    | Reserved TEST mode                                 | SG_TST o                                                                                                                                                             | cleared for normal operation. When set, the output exposes digital test values, and the A output exposes analog test values. Test value is controlled by SGT1 and SGT0:  A: %00: anatest_2vth, %01: anatest_dac_out, %10: anatest_vdd_half. %00: comp_A, %01: comp_B, %10: CLK, %11: on_state_xy |  |
| 15   | SLPH1  | Slope control, high                                | %00: Min                                                                                                                                                             | imum                                                                                                                                                                                                                                                                                             |  |
| 14   | SLPHO  | side                                               | %10: Med<br>%11: Max<br>In tempe<br>driver str<br>warning                                                                                                            | imum temperature compensation mode. dium temperature compensation mode. dimum erature compensated mode (tc), the MOSFET gate ength is increased if the overtemperature temperature is reached. This compensates for ure dependency of high-side slope control.                                   |  |
| 13   | SLPL1  | Slope control, low                                 |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |
| 12   | SLPL0  | side                                               | %01: Min<br>%10: Med<br>%11: Max                                                                                                                                     | imum.<br>Jium.                                                                                                                                                                                                                                                                                   |  |
| 11   | 0      | Reserved                                           |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |
| 10   | DISS2G | Short to GND                                       | 0: Short t                                                                                                                                                           | to GND protection is enabled.                                                                                                                                                                                                                                                                    |  |
|      |        | protection disable                                 | 1: Short t                                                                                                                                                           | to GND protection is disabled.                                                                                                                                                                                                                                                                   |  |
| 9    | TS2G1  | Short to GND                                       | %00: 3.2 <sub>L</sub>                                                                                                                                                | IS.                                                                                                                                                                                                                                                                                              |  |
| 8    | TS2G0  | detection timer                                    | %01: 1.6 <sub>1</sub><br>%10: 1.2 <sub>1</sub><br>%11: 0.8 <sub>1</sub>                                                                                              | IS.                                                                                                                                                                                                                                                                                              |  |
| 7    | SDOFF  | STEP/DIR interface<br>disable                      | 1: Disable to move                                                                                                                                                   |                                                                                                                                                                                                                                                                                                  |  |
| 6    | VSENSE | Sense resistor<br>voltage-based current<br>scaling | 0: Full-scale sense resistor voltage is 310mV. 1: Full-scale sense resistor voltage is 165mV. (Full-scale refers to a current setting of 31 and a DAC value of 255.) |                                                                                                                                                                                                                                                                                                  |  |
| 5    | RDSEL1 | Select value for read                              | %00                                                                                                                                                                  | Microstep position read back                                                                                                                                                                                                                                                                     |  |
| 4    | RDSEL0 | out (RD bits)                                      | %01                                                                                                                                                                  | stallGuard2 level read back                                                                                                                                                                                                                                                                      |  |
|      |        |                                                    | %10                                                                                                                                                                  | stallGuard2 and coolStep current level read back                                                                                                                                                                                                                                                 |  |
| 7    |        | Dagamia                                            | %11                                                                                                                                                                  | Reserved, do not use                                                                                                                                                                                                                                                                             |  |
| 3    | 0      | Reserved                                           |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |
| 2    | 0      | Reserved                                           |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |
| 1    | 0      | Reserved                                           |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |
| 0    | 0      | Reserved                                           |                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                  |  |

# 6.10 Read Response

For every write command sent to the motor driver, a 20-bit response is returned to the motion controller. The response has one of three formats, as selected by the RDSEL parameter in the DRVCONF register. The table below shows these formats. Software must not depend on the value of any bit shown as reserved.

| DRVSTATUS |            |     |            | Read Response                         |                                                                                                    |  |  |
|-----------|------------|-----|------------|---------------------------------------|----------------------------------------------------------------------------------------------------|--|--|
| Bit       | Bit Name   |     |            | Function Comment                      |                                                                                                    |  |  |
|           | RDSEL=%00  | %01 | %10        |                                       |                                                                                                    |  |  |
| 19        | MSTEP9     | SG9 | SG9        | Microstep counter                     | Microstep position in sine table for coil A in                                                     |  |  |
| 18        | MSTEP8     | SG8 | SG8        | for coil A                            | STEP/DIR mode. MSTEP9 is the Polarity bit:                                                         |  |  |
| 17        | MSTEP7     | SG7 | SG7        | or                                    | 0: Current flows from OA1 pins to OA2 pins.                                                        |  |  |
| 16        | MSTEP6     | SG6 | SG6        | stallGuard2 value                     | 1: Current flows from OA2 pins to OA1 pins.                                                        |  |  |
| 15        | MSTEP5     | SG5 | SG5        | SG9:0                                 |                                                                                                    |  |  |
| 14        | MSTEP4     | SG4 | SE4        | or                                    | stallGuard2 value SG9:0.                                                                           |  |  |
| 13        | MSTEP3     | SG3 | SE3        | stallGuard2 value<br>SG9:5 <i>and</i> |                                                                                                    |  |  |
| 12        | MSTEP2     | SG2 | SE2        |                                       | stallGuard2 value SG9:5 and the actual                                                             |  |  |
| 11        | MSTEP1     | SG1 | SE1        | coolStep value<br>SE4:0               | coolStep scaling value SE4:0.                                                                      |  |  |
| 10        | MSTEP0     | SG0 | SE0        | 354.0                                 | coolstep seating value 32 no.                                                                      |  |  |
| 9         | Reserved   |     |            |                                       |                                                                                                    |  |  |
| 8         | Reserved   |     |            |                                       |                                                                                                    |  |  |
| 7         | STST       |     | Standstill | 0: No standstill condition detected.  |                                                                                                    |  |  |
|           |            |     |            | indicator                             | 1: No active edge occurred on the STEP                                                             |  |  |
|           | OL D       |     |            | 0 1 1                                 | input during the last 2 <sup>20</sup> system clock cycles.                                         |  |  |
| 6<br>5    | OLB<br>OLA |     |            | Open load indicator                   | No open load condition detected.     No chopper event has happened during.                         |  |  |
| )         | ULA        |     |            | indicator                             | the last period with constant coil polarity.                                                       |  |  |
|           |            |     |            |                                       | Only a current above 1/16 of the maximum                                                           |  |  |
|           |            |     |            |                                       | setting can clear this bit!                                                                        |  |  |
|           |            |     |            |                                       | Hint: This bit is only a status indicator. The                                                     |  |  |
|           |            |     |            |                                       | chip takes no other action when this bit is                                                        |  |  |
|           |            |     |            |                                       | set. False indications may occur during fast                                                       |  |  |
|           |            |     |            |                                       | motion and at standstill. Check this bit only                                                      |  |  |
|           |            |     |            |                                       | during slow motion.                                                                                |  |  |
| 4         | S2GB       |     |            | Short to GND                          | 0: No short to ground shutdown condition.                                                          |  |  |
| 3         | S2GA       |     |            | detection bits on                     | 1: Short to ground shutdown condition. The                                                         |  |  |
|           |            |     |            | high-side                             | short counter is incremented by each short                                                         |  |  |
|           |            |     |            | transistors                           | circuit and the chopper cycle is suspended.                                                        |  |  |
|           |            |     |            |                                       | The counter is decremented for each phase                                                          |  |  |
|           |            |     |            |                                       | polarity change. The MOSFETs are shut off                                                          |  |  |
|           |            |     |            |                                       | when the counter reaches 3 and remain shut                                                         |  |  |
|           |            |     |            |                                       | off until the shutdown condition is cleared by                                                     |  |  |
|           |            |     |            |                                       | disabling and re-enabling the driver. The                                                          |  |  |
|           |            |     |            |                                       | shutdown conditions reset by deasserting the                                                       |  |  |
| 2         | OTPW       |     |            | Overtemperatura                       | ENN input or clearing the TOFF parameter.  O: No overtemperature warning condition.                |  |  |
|           | OIFVV      |     |            | Overtemperature warning               | <ul><li>0: No overtemperature warning condition.</li><li>1: Warning threshold is active.</li></ul> |  |  |
| 1         | OT         |     |            | Overtemperature                       | No overtemperature shutdown condition.                                                             |  |  |
|           |            |     |            | shutdown                              | 1: Overtemperature shutdown has occurred.                                                          |  |  |
| 0         | SG         |     |            | stallGuard2 status                    | 0: No motor stall detected.                                                                        |  |  |
|           |            |     |            | State Garage States                   | U: No motor stall detected.  1: stallGuard2 threshold has been reached,                            |  |  |
|           |            |     |            |                                       |                                                                                                    |  |  |
|           |            |     |            |                                       | and the SG_TST output is driven high.                                                              |  |  |

### **6.11** Device Initialization

The following sequence of SPI commands is an example of enabling the driver and initializing the chopper:

First test of coolStep current control:

```
SPI = $A8202; // Enable coolStep with minimum current 1/4 CS
```

The configuration parameters should be tuned to the motor and application for optimum performance.

## 7 STEP/DIR Interface

The STEP and DIR inputs provide a simple, standard interface compatible with many existing motion controllers. The microPlyer STEP pulse interpolator brings the smooth motor operation of high-resolution microstepping to applications originally designed for coarser stepping and reduces pulse bandwidth.

## 7.1 Timing

Figure 7.1 shows the timing parameters for the STEP and DIR signals, and the table below gives their specifications. When the DEDGE mode bit in the DRVCTRL register is set, both edges of STEP are active. If DEDGE is cleared, only rising edges are active. STEP and DIR are sampled and synchronized to the system clock. An internal analog filter removes glitches on the signals, such as those caused by long PCB traces. If the signal source is far from the chip, and especially if the signals are carried on cables, the signals should be filtered or differentially transmitted.



Figure 7.1 STEP and DIR timing.

| STEP and DIR Interface Timing  | AC-Characteristics clock period is t <sub>CLK</sub> |                    |                                                    |                     |                       |      |
|--------------------------------|-----------------------------------------------------|--------------------|----------------------------------------------------|---------------------|-----------------------|------|
| Parameter                      | Symbol                                              | Conditions         | Min                                                | Тур                 | Max                   | Unit |
| Step frequency (at maximum     | f <sub>STEP</sub>                                   | DEDGE=0            |                                                    |                     | 1∕2 f <sub>CLK</sub>  |      |
| microstep resolution)          |                                                     | DEDGE=1            |                                                    |                     | 1/4 f <sub>CLK</sub>  |      |
| Fullstep frequency             | f <sub>FS</sub>                                     |                    |                                                    |                     | f <sub>CLK</sub> /512 |      |
| STEP input low time            | t <sub>SL</sub>                                     |                    | max(t <sub>FILTSD</sub> ,<br>t <sub>CLK</sub> +20) |                     |                       | ns   |
| STEP input high time           | t <sub>SH</sub>                                     |                    | max(t <sub>FILTSD</sub> ,<br>t <sub>CLK</sub> +20) |                     |                       | ns   |
| DIR to STEP setup time         | t <sub>DSU</sub>                                    |                    | 20                                                 |                     |                       | ns   |
| DIR after STEP hold time       | t <sub>DSH</sub>                                    |                    | 20                                                 |                     |                       | ns   |
| STEP and DIR spike filtering   | t <sub>FILTSD</sub>                                 | Rising and falling | 36                                                 | 60                  | 85                    | ns   |
| time                           |                                                     | edge               |                                                    |                     |                       |      |
| STEP and DIR sampling relative | t <sub>SDCLKHI</sub>                                | Before rising edge |                                                    | $t_{\text{FILTSD}}$ |                       | ns   |
| to rising CLK input            |                                                     | of CLK             |                                                    |                     |                       |      |

## 7.2 Microstep Table

The internal microstep table maps the sine function from 0° to 90°. Symmetries allow mapping the sine and cosine functions from 0° to 360° with this table. The angle is encoded as a 10-bit unsigned integer MSTEP provided by the microstep counter. The size of the increment applied to the counter while microstepping through this table is controlled by the microstep resolution setting MRES in the DRVCTRL register. Depending on the DIR input, the microstep counter is increased (DIR=0) or decreased (DIR=1) by the step size with each STEP active edge. Despite many entries in the last quarter of the table being equal, the electrical angle continuously changes, because either the sine wave or cosine wave is in an area, where the current vector changes monotonically from position to position. Figure 7.2 shows the table. The largest values are 248, which leaves headroom used for adding an offset.

| Entry | 0-31 | 32-63 | 64-95 | 96-127 | 128-159 | 160-191 | 192-223 | 224-255 |
|-------|------|-------|-------|--------|---------|---------|---------|---------|
| 0     | 1    | 49    | 96    | 138    | 176     | 207     | 229     | 243     |
| 1     | 2    | 51    | 97    | 140    | 177     | 207     | 230     | 244     |
| 2     | 4    | 52    | 98    | 141    | 178     | 208     | 231     | 244     |
| 3     | 5    | 54    | 100   | 142    | 179     | 209     | 231     | 244     |
| 4     | 7    | 55    | 101   | 143    | 180     | 210     | 232     | 244     |
| 5     | 8    | 57    | 103   | 145    | 181     | 211     | 232     | 245     |
| 6     | 10   | 58    | 104   | 146    | 182     | 212     | 233     | 245     |
| 7     | 11   | 60    | 105   | 147    | 183     | 212     | 233     | 245     |
| 8     | 13   | 61    | 107   | 148    | 184     | 213     | 234     | 245     |
| 9     | 14   | 62    | 108   | 150    | 185     | 214     | 234     | 246     |
| 10    | 16   | 64    | 109   | 151    | 186     | 215     | 235     | 246     |
| 11    | 17   | 65    | 111   | 152    | 187     | 215     | 235     | 246     |
| 12    | 19   | 67    | 112   | 153    | 188     | 216     | 236     | 246     |
| 13    | 21   | 68    | 114   | 154    | 189     | 217     | 236     | 246     |
| 14    | 22   | 70    | 115   | 156    | 190     | 218     | 237     | 247     |
| 15    | 24   | 71    | 116   | 157    | 191     | 218     | 237     | 247     |
| 16    | 25   | 73    | 118   | 158    | 192     | 219     | 238     | 247     |
| 17    | 27   | 74    | 119   | 159    | 193     | 220     | 238     | 247     |
| 18    | 28   | 76    | 120   | 160    | 194     | 220     | 238     | 247     |
| 19    | 30   | 77    | 122   | 161    | 195     | 221     | 239     | 247     |
| 20    | 31   | 79    | 123   | 163    | 196     | 222     | 239     | 247     |
| 21    | 33   | 80    | 124   | 164    | 197     | 223     | 240     | 247     |
| 22    | 34   | 81    | 126   | 165    | 198     | 223     | 240     | 248     |
| 23    | 36   | 83    | 127   | 166    | 199     | 224     | 240     | 248     |
| 24    | 37   | 84    | 128   | 167    | 200     | 225     | 241     | 248     |
| 25    | 39   | 86    | 129   | 168    | 201     | 225     | 241     | 248     |
| 26    | 40   | 87    | 131   | 169    | 201     | 226     | 241     | 248     |
| 27    | 42   | 89    | 132   | 170    | 202     | 226     | 242     | 248     |
| 28    | 43   | 90    | 133   | 172    | 203     | 227     | 242     | 248     |
| 29    | 45   | 91    | 135   | 173    | 204     | 228     | 242     | 248     |
| 30    | 46   | 93    | 136   | 174    | 205     | 228     | 243     | 248     |
| 31    | 48   | 94    | 137   | 175    | 206     | 229     | 243     | 248     |

Figure 7.2 Internal microstep table showing the first quarter of the sine wave.

## 7.3 Changing Resolution

The application may need to change the microstepping resolution to get the best performance from the motor. For example, high-resolution microstepping may be used for precision operations on a workpiece, and then fullstepping may be used for maximum torque at maximum velocity to advance to the next workpiece. When changing to coarse resolutions like fullstepping or halfstepping, switching should occur at or near positions that correspond to steps in the lower resolution, as shown in Table 7.1.

| Step Position | MSTEP Value | Coil A Current | Coil B Current |
|---------------|-------------|----------------|----------------|
| Half step 0   | 0           | 0%             | 100%           |
| Full step 0   | 128         | 70.7%          | 70.7%          |
| Half step 1   | 256         | 100%           | 0%             |
| Full step 1   | 384         | 70.7%          | -70.7%         |
| Half step 2   | 512         | 0%             | -100%          |
| Full step 2   | 640         | -70.7%         | -70.7%         |
| Half step 3   | 768         | -100%          | 0%             |
| Full step 3   | 896         | -70.7%         | 70.7%          |

Table 7.1 Optimum positions for changing to halfstep and fullstep resolution

## 7.4 microPlyer Step Interpolator

For each active edge on STEP, microPlyer produces 16 microsteps at 256x resolution, as shown in Figure 7.3. microPlyer is enabled by setting the INTPOL bit in the DRVCTRL register. It supports input at 16x resolution, which it transforms into 256x resolution. The step rate for each 16 microsteps is determined by measuring the time interval of the previous step period and dividing it into 16 equal parts. The maximum time between two microsteps corresponds to  $2^{20}$  (roughly one million system clock cycles), for an even distribution of 1/256 microsteps. At 16MHz system clock frequency, this results in a minimum step input frequency of 16Hz for microPlyer operation (one fullstep per second). A lower step rate causes the STST bit to be set, which indicates a standstill event. At that frequency, microsteps occur at a rate of  $\frac{system\ clock\ frequency}{2^{16}} \approx 250Hz = 244$ .

microPlyer only works well with a stable STEP frequency. Do not use the DEDGE option if the STEP signal does not have a 50% duty cycle.



Figure 7.3 microPlyer microstep interpolation with rising STEP frequency.

In Figure 7.3, the first STEP cycle is long enough to set the STST bit. This bit is cleared on the next STEP active edge. Then, the STEP frequency increases and after one cycle at the higher rate microPlyer increases the interpolated microstep rate. During the last cycle at the slower rate, microPlyer did not generate all 16 microsteps, so there is a small jump in motor angle between the first and second cycles at the higher rate.

#### 7.5 Standstill current reduction

When a standstill event is detected, the motor current should be reduced to save energy and reduce heat dissipation in the power MOSFET stage. This is especially true at halfstep positions, which are a worst-case condition for the driver and motor because the full energy is consumed in one bridge and one motor coil.

#### Attention:

Stand still current reduction is required when operating near the thermal limits of the application. Refer the stand still current limitations in chapter 15 as a guideline.

# 8 Current Setting

The internal 5V supply voltage available at the pin 5VOUT is used as a reference for the coil current regulation based on the sense resistor voltage measurement. The desired maximum motor current is set by selecting an appropriate value for the sense resistor. The sense resistor voltage range can be selected by the VSENSE bit in the DRVCONF register. The low sensitivity (high sense resistor voltage, VSENSE=0) brings best and most robust current regulation, while high sensitivity (low sense resistor voltage; VSENSE=1) reduces power dissipation in the sense resistor. This setting reduces the power dissipation in the sense resistor by nearly half.

After choosing the VSENSE setting and selecting the sense resistor, the currents to both coils are scaled by the 5-bit current scale parameter CS in the SGCSCONF register. The sense resistor value is chosen so that the maximum desired current (or slightly more) flows at the maximum current setting (CS = %11111).

Using the internal sine wave table, which has amplitude of 248, the RMS motor current can be calculated by:

$$I_{RMS} = \frac{CS+1}{32} * \frac{V_{FS}}{R_{SENSE}} * \frac{1}{\sqrt{2}}$$

The momentary motor current is calculated as:

$$I_{MOT} = \frac{CURRENT_{A/B}}{248} * \frac{CS+1}{32} * \frac{V_{FS}}{R_{SENSE}}$$

where:

CS is the effective current scale setting as set by the CS bits and modified by coolStep. The effective value ranges from 0 to 31.

 $V_{FS}$  is the sense resistor voltage at full scale, as selected by the VSENSE control bit (refer to the electrical characteristics).

 $CURRENT_{A/B}$  is the value set by the current setting in SPI mode or the internal sine table in STEP/DIR mode.

| Parameter | Description                                                                                                                                                                                                                                                                                                                                                                                               | Setting | Comment                              |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------|
| CS        | Current scale. Scales both coil current values as taken from the internal sine wave table or from the SPI interface. For high precision motor operation, work with a current scaling factor in the range 16 to 31, because scaling down the current values reduces the effective microstep resolution by making microsteps coarser. This setting also controls the maximum current value set by coolStep. | 0 31    | Scaling factor:<br>1/32, 2/32, 32/32 |
| VSENSE    | Allows control of the sense resistor <i>voltage</i> range or adaptation of one electronic module to different maximum motor currents.                                                                                                                                                                                                                                                                     |         | 310mV<br>165mV                       |

Pay special attention concerning the thermal design and current limits imposed by it! Be sure to reduce the current to a value at or below the maximum standstill current limits as specified in chapter 15. This is important due to thermal restrictions for continuous current in a single bride. The worst case is standstill in a half step position where one bridge has 0 current and the other bridge has RMS value \* V2 current.

#### 8.1 Sense Resistors

Sense resistors should be carefully selected. The full motor current flows through the sense resistors. They also see the switching spikes from the MOSFET bridges. A low-inductance type such as film or composition resistors is required to prevent spikes causing ringing on the sense voltage inputs leading to unstable measurement results. A low-inductance, low-resistance PCB layout is essential. Any common GND path for the two sense resistors must be avoided, because this would lead to coupling between the two current sense signals. A massive ground plane is best. When using high currents or long motor cables, spike damping with parallel capacitors to ground may be needed, as shown in Figure 8.1. Because the sense resistor inputs are susceptible to damage from negative overvoltages, an additional input protection resistor helps protect against a motor cable break or ringing on long motor cables.



Figure 8.1 Sense resistor grounding and protection components

The sense resistor needs to be able to conduct the peak motor coil current in motor standstill conditions, unless standby power is reduced. Under normal conditions, the sense resistor sees a bit less than the coil RMS current, because no current flows through the sense resistor during the slow decay phases.

The peak sense resistor power dissipation is:

$$P_{RSMAX} = \frac{\left(V_{SENSE} * \frac{CS + 1}{32}\right)^2}{R_{SENSE}}$$

For high-current applications, power dissipation is halved by using the lower sense resistor voltage setting and the corresponding lower resistance value. In this case, any voltage drop in the PCB traces has a larger influence on the result. A compact power stage layout with massive ground plane is best to avoid parasitic resistance effects.

# 9 Chopper Operation

The currents through both motor coils are controlled using choppers. The choppers work independently of each other. Figure 9.1 shows the three chopper phases:



Figure 9.1 Chopper phases.

Although the current could be regulated using only on phases and fast decay phases, insertion of the slow decay phase is important to reduce electrical losses and current ripple in the motor. The duration of the slow decay phase is specified in a control parameter and sets an upper limit on the chopper frequency. The current comparator can measure coil current during phases when the current flows through the sense resistor, but not during the slow decay phase, so the slow decay phase is terminated by a timer. The on phase is terminated by the comparator when the current through the coil reaches the target current. The fast decay phase may be terminated by either the comparator or another timer.

When the coil current is switched, spikes at the sense resistors occur due to charging and discharging parasitic capacitances. During this time, typically one or two microseconds, the current cannot be measured. Blanking is the time when the input to the comparator is masked to block these spikes.

There are two chopper modes available: a new high-performance chopper algorithm called spreadCycle and a proven constant off-time chopper mode. The constant off-time mode cycles through three phases: on, fast decay, and slow decay. The spreadCycle mode cycles through four phases: on, slow decay, fast decay, and a second slow decay.

Three parameters are used for controlling both chopper modes:

| Parameter | Description                                         | Setting | Comment            |
|-----------|-----------------------------------------------------|---------|--------------------|
| TOFF      | Off time. This setting controls the duration of the | 0       | Chopper off.       |
|           | slow decay time and limits the maximum              | 1 15    | Off time setting.  |
|           | chopper frequency. For most applications an off     |         | (1 will work with  |
|           | time within the range of 5µs to 20µs will fit.      |         | minimum blank time |
|           | If the value is 0, the MOSFETs are all shut off and |         | of 24 clocks.)     |
|           | the motor can freewheel.                            |         |                    |
|           | If the value is 1 to 15, the number of system       |         |                    |
|           | clock cycles in the slow decay phase is:            |         |                    |
|           | $N_{CLK} = (TOFF \cdot 32) + 24$                    |         |                    |
|           | The SD-Time is                                      |         |                    |
|           | $t = \frac{1}{f_{CLK}} \cdot N_{CLK}$               |         |                    |

| Parameter                                                                                                          | Description                                                                                 | Setting                | Comment                |
|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------|------------------------|
| TBL                                                                                                                | Blanking time. This time needs to cover the                                                 | 0                      | 16 system clock cycles |
|                                                                                                                    | switching event and the duration of the ringing on the sense resistor. For most low-current | _                      | 24 system clock cycles |
|                                                                                                                    |                                                                                             |                        | 36 system clock cycles |
| applications, a setting of 16 or 24 is good. For high-current applications, a setting of 36 or 54 may be required. | 3                                                                                           | 54 system clock cycles |                        |
| CHM                                                                                                                | Chopper mode bit                                                                            | 0                      | spreadCycle mode       |
|                                                                                                                    |                                                                                             | 1                      | Constant off time      |
|                                                                                                                    |                                                                                             |                        | mode                   |

## 9.1 spreadCycle Mode

The spreadCycle chopper algorithm (pat..) is a precise and simple to use chopper mode which automatically determines the optimum length for the fast-decay phase. Several parameters are available to optimize the chopper to the application.

Each chopper cycle is comprised of an on phase, a slow decay phase, a fast decay phase and a second slow decay phase (see Figure 9.2). The slow decay phases limit the maximum chopper frequency and are important for low motor and driver power dissipation. The hysteresis start setting limits the chopper frequency by forcing the driver to introduce a minimum amount of current ripple into the motor coils. The motor inductance limits the ability of the chopper to follow a changing motor current. The duration of the on phase and the fast decay phase must be longer than the blanking time, because the current comparator is disabled during blanking. This requirement is satisfied by choosing a positive value for the hysteresis as can be estimated by the following calculation:

$$dI_{COILBLANK} = V_M * \frac{t_{BLANK}}{L_{COIL}}$$

$$dI_{COILSD} = R_{COIL} * I_{COIL} * \frac{2 * t_{SD}}{L_{COIL}}$$

where:

 $dI_{COILBLANK}$  is the coil current change during the blanking time.

 $dI_{COILSD}$  is the coil current change during the slow decay time.

 $t_{SD}$  is the slow decay time.

 $t_{BLANK}$  is the blanking time (as set by TBL).

 $V_M$  is the motor supply voltage.

 $I_{COIL}$  is the peak motor coil current at the maximum motor current setting CS.

 $R_{COIL}$  and  $L_{COIL}$  are motor coil inductance and motor coil resistance.

With this, a lower limit for the start hysteresis setting can be determined:

$$Hysteresis\ Start \geq (dI_{COILBLANK} + dI_{COILSD}) * \frac{2*248}{I_{COIL}} * \frac{CS+1}{32}$$

Example:

For a 42mm stepper motor with 7.5mH,  $4.5\Omega$  phase, and 1A RMS current at CS=31, i.e. 1.41A peak current, at 24V with a blank time of 1.5µs:

$$dI_{COILBLANK} = 24V * \frac{2\mu s}{7.5mH} = 6.4mA$$

$$dI_{COILSD} = 4.5\Omega * 1.41A * \frac{2 * 5\mu s}{7.5mH} = 8.5mA$$

With this, the minimum hysteresis start setting is 5.2. A value in the range 6 to 10 can be used.

#### An Excel spreadsheet is provided for performing these calculations.

As experiments show, the setting is quite independent of the motor, because higher current motors typically also have a lower coil resistance. Choosing a medium default value for the hysteresis (for example, effective HSTRT+HEND=10) normally fits most applications. The setting can be optimized by experimenting with the motor: A too low setting will result in reduced microstep accuracy, while a too high setting will lead to more chopper noise and motor power dissipation. When measuring the sense resistor voltage in motor standstill at a medium coil current with an oscilloscope, a too low setting shows a fast decay phase not longer than the blanking time. When the fast decay time becomes slightly longer than the blanking time, the setting is optimum. You can reduce the off-time setting, if this is hard to reach.

The hysteresis principle could in some cases lead to the chopper frequency becoming too low, for example when the coil resistance is high compared to the supply voltage. This is avoided by splitting the hysteresis setting into a start setting (HSTRT+HEND) and an end setting (HEND). An automatic hysteresis decrementer (HDEC) interpolates between these settings, by decrementing the hysteresis value stepwise each 16, 32, 48, or 64 system clock cycles. At the beginning of each chopper cycle, the hysteresis begins with a value which is the sum of the start and the end values (HSTRT+HEND), and decrements during the cycle, until either the chopper cycle ends or the hysteresis end value (HEND) is reached. This way, the chopper frequency is stabilized at high amplitudes and low supply voltage situations, if the frequency gets too low. This avoids the frequency reaching the audible range.



Figure 9.2 spreadCycle chopper mode showing the coil current during a chopper cycle

Three parameters control spreadCycle mode:

| Parameter | Description                                                                                                                                                                                                                                               | Setting | Comment                                                                                                                                              |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| HSTRT     | Hysteresis start setting. Please remark, that this value is an offset to the hysteresis end value HEND.                                                                                                                                                   | 0 7     | This setting adds to HEND. %000: 1 %100: 5 %001: 2 %101: 6 %010: 3 %110: 7 %011: 4 %111: 8                                                           |
| HEND      | Hysteresis end setting. Sets the hysteresis end value after a number of decrements. Decrement interval time is controlled by HDEC. The sum HSTRT+HEND must be <16. At a current setting CS of max. 30 (amplitude reduced to 240), the sum is not limited. |         | Negative HEND: -31<br>%0000: -3<br>%0001: -2<br>%0010: -1<br>Zero HEND: 0<br>%0011: 0                                                                |
|           |                                                                                                                                                                                                                                                           | 4 15    | Positive HEND: 1 12<br>%0100: 1 %1010: 7<br>%0101: 2 %1011: 8<br>%0110: 3 %1100: 9<br>%0111: 4 %1101: 10<br>%1000: 5 %1110: 11<br>%1001: 6 %1111: 12 |

| Parameter | Description                                      | Setting | Comment                |
|-----------|--------------------------------------------------|---------|------------------------|
| HDEC      | Hysteresis decrement setting. This setting       | 0 3     | 0: fast decrement      |
|           | determines the slope of the hysteresis during on |         | 3: very slow decrement |
|           | time and during fast decay time. It sets the     |         | %00: 16                |
|           | number of system clocks for each decrement.      |         | %01: 32                |
|           |                                                  |         | %10: 48                |
|           |                                                  |         | %11: 64                |

#### Example:

In the example above, a hysteresis start of 7 has been chosen. The hysteresis end is set to about half of this value, 3. The resulting configuration register values are:

HEND=6 (sets an effective end value of 3)

HSTRT=3 (sets an effective start value of hysteresis end +4)

HDEC=0 (Hysteresis decrement becomes used)

### 9.2 Constant Off-Time Mode

The classic constant off-time chopper uses a fixed-time fast decay following each on phase. While the duration of the on phase is determined by the chopper comparator, the fast decay time needs to be fast enough for the driver to follow the falling slope of the sine wave, but it should not be so long that it causes excess motor current ripple and power dissipation. This can be tuned using an oscilloscope or evaluating motor smoothness at different velocities. A good starting value is a fast decay time setting similar to the slow decay time setting.



Figure 9.3 Constant off-time chopper with offset showing the coil current during two cycles,

After tuning the fast decay time, the offset should be tuned for a smooth zero crossing. This is necessary because the fast decay phase makes the absolute value of the motor current lower than the target current (see Figure 9.4). If the zero offset is too low, the motor stands still for a short moment during current zero crossing. If it is set too high, it makes a larger microstep. Typically, a positive offset setting is required for smoothest operation.



Coil current does not have optimum shape

Target current corrected for optimum shape of coil current

Figure 9.4 Zero crossing with correction using sine wave offset.

Three parameters control constant off-time mode:

| Parameter        | Description                                                                                     | Setting | Comment                       |
|------------------|-------------------------------------------------------------------------------------------------|---------|-------------------------------|
| TFD              | Fast decay time setting. With CHM=1, these bits                                                 | 0       | Slow decay only.              |
| (HSTART & HDECO) | control the portion of fast decay for each chopper cycle.                                       | 1 15    | Duration of fast decay phase. |
| OFFSET           | Sine wave offset. With CHM=1, these bits control                                                | 02      | Negative offset: -31          |
| (HEND)           | the sine wave offset. A positive offset corrects                                                | 3       | No offset: 0                  |
|                  | for zero crossing error.                                                                        | 4 15    | Positive offset: 1 12         |
| NCCFD            | Selects usage of the current comparator for                                                     | 0       | Enable comparator             |
| (HDEC1)          | termination of the fast decay cycle. If current                                                 |         | termination of fast           |
|                  | comparator is enabled, it terminates the fast                                                   |         | decay cycle.                  |
|                  | decay cycle in case the current reaches a higher negative value than the actual positive value. | 1       | End by time only.             |

#### 9.2.1 Random Off Time

In the constant off-time chopper mode, both coil choppers run freely without synchronization. The frequency of each chopper mainly depends on the coil current and the motor coil inductance. The inductance varies with the microstep position. With some motors, a slightly audible beat can occur between the chopper frequencies when they are close together. This typically occurs at a few microstep positions within each quarter wave. This effect is usually not audible when compared to mechanical noise generated by ball bearings, etc. Another factor which can cause a similar effect is a poor layout of the sense resistor GND connections.

# A common cause of motor noise is a bad PCB layout causing coupling of both sense resistor voltages.

To minimize the effect of a beat between both chopper frequencies, an internal random generator is provided. It modulates the slow decay time setting when switched on by the RNDTF bit. The RNDTF feature further spreads the chopper spectrum, reducing electromagnetic emission on single frequencies.

| Parameter | Description                                                                 | Setting | Comment                   |
|-----------|-----------------------------------------------------------------------------|---------|---------------------------|
| RNDTF     | Enables a random off-time generator, which                                  | 0       | Disable.                  |
|           | slightly modulates the off time t <sub>OFF</sub> using a random polynomial. | 1       | Random modulation enable. |

### 10 Power MOSFET Stage

The gate current for the power MOSFETs can be adapted to influence the slew rate at the coil outputs. The main features of the stage are:

- 5V gate drive voltage for low-side N-MOS transistors, 8V for high-side P-MOS transistors.
- The gate drivers protect the bridges actively against cross-conduction using an internal  $Q_{\text{GD}}$  protection that holds the MOSFETs safely off.
- Automatic break-before-make logic minimizes dead time and diode-conduction time.
- Integrated short to ground protection detects a short of the motor wires and protects the MOSFETs.

The low-side gate driver is supplied by the 5VOUT pin. The low-side driver supplies 0V to the MOSFET gate to close the MOSFET, and 5VOUT to open it. The high-side gate driver voltage is supplied by the VS and the VHS pin. VHS is more negative than VS and allows opening the VS referenced high-side MOSFET. The high-side driver supplies VS to the P channel MOSFET gate to close the MOSFET and VHS to open it. The effective low-side gate voltage is roughly 5V; the effective high-side gate voltage is roughly 8V.

| Parameter | Description                                      | Setting | Comment          |
|-----------|--------------------------------------------------|---------|------------------|
| SLPL      | Low-side slope control. Controls the MOSFET gate | 0 3     | %00: Minimum.    |
|           | driver current.                                  |         | %01: Minimum.    |
|           | Set to 0, 1 or 2. Use fastest slope to minimize  |         | %10: Medium.     |
|           | package power dissipation.                       |         | %11: Maximum.    |
| SLPH      | High-side slope control. Controls the MOSFET     | 0 3     | %00: Minimum.    |
|           | gate driver current.                             |         | %01: Minimum+TC. |
|           | For the TMC2660 set identical to SLPL to match   |         | %10: Medium+TC.  |
|           | LS slope.                                        |         | %11: Maximum.    |

#### 10.1 Break-Before-Make Logic

Each half-bridge has to be protected against cross-conduction during switching events. When switching off the low-side MOSFET, its gate first needs to be discharged before the high-side MOSFET is allowed to switch on. The same goes when switching off the high-side MOSFET and switching on the low-side MOSFET. The time for charging and discharging of the MOSFET gates depends on the MOSFET gate charge and the gate driver current set by SLPL and SLPH. The BBM (break-before-make) logic measures the gate voltage and automatically delays turning on the opposite bridge transistor until its counterpart is discharged. This way, the bridge will always switch with optimized timing independent of the slope setting.

#### 10.2 ENN Input

The MOSFETs can be completely disabled in hardware by pulling the ENN input high. This allows the motor to free-wheel. An equivalent function can be performed in software by setting the parameter TOFF to zero. The hardware disable is available for allowing the motor to be hot plugged. For the TMC2660, it can be used in overvoltage situations. The TMC2660 can withstand voltages of up to 60V when the MOSFETs are disabled. If a hardware disable function is not needed, tie ENN low.

### 11 Diagnostics and Protection

#### 11.1 Short to GND Detection

The short to ground detection prevents the high-side power MOSFETs from being damaged by accidentally shorting the motor outputs to ground. It disables the MOSFETs only if a short condition persists. A temporary event like an ESD event could look like a short, but these events are filtered out by requiring the event to persist.

When a short is detected, the bridge is switched off immediately, the chopper cycle on the affected coil is terminated, and the short counter is incremented. The counter is decremented for each phase polarity change. The MOSFETs are shut off when the counter reaches 3 and remain shut off until the short condition is cleared by disabling the driver and re-enabling it.

The short to ground detection status is indicated by two bits:

| Status | Description                                       | Range | Comment            |  |
|--------|---------------------------------------------------|-------|--------------------|--|
| S2GA   | These bits identify a short to GND condition on   | 0 / 1 | 0: No short        |  |
| S2GB   | coil A and coil B persisting for multiple chopper |       | condition          |  |
|        | cycles. The bits are cleared when the MOSFETs     |       | detected.          |  |
|        | are disabled.                                     |       | 1: Short condition |  |
|        |                                                   |       | detected.          |  |

An overload condition on the high-side MOSFET (short to GND) is detected by monitoring the coil voltage during the high-side on phase. Under normal conditions, the high-side power MOSFET reaches the bridge supply voltage minus a small voltage drop during the on phase. If the bridge is overloaded, the voltage cannot rise to the detection level within the time defined by the internal detection delay setting. When an overload is detected, the bridge is switched off. The short to GND detection delay needs to be adjusted for the slope time, because it must be longer than slope, but should not be unnecessarily long.



Figure 11.1 Short to GND detection timing.

The short to ground detector is controlled by a mode bit and a parameter:

| Mode bit /<br>Parameter | Description                                                                                                                                                        | Setting | Comment                                                                       |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------|
| DISS2G                  | Short to ground detection disable bit.                                                                                                                             | 0/1     | O: Short to ground detection enabled.  1: Short to ground detection disabled. |
| TS2G                    | This setting controls the short to GND detection delay time. It needs to cover the switching slope time. A higher setting reduces sensitivity to capacitive loads. |         | %00: 3.2µs.<br>%01: 1.6µs.<br>%10: 1.2µs.<br>%11: 0.8µs.                      |

#### 11.2 Open-Load Detection

The open-load detection determines whether a motor coil has an open condition, for example due to a loose contact. When driving in fullstep mode, the open-load detection will also signal when the motor current cannot be reached within each step, for example due to a too-high motor velocity in which the back EMF voltage exceeds the supply voltage. The detection bit is only for information, and no other action is performed by the chip. Assertion of an open-load condition does not always indicate that the motor is not working properly. The bit is updated during normal operation whenever the polarity of the respective coil toggles.

The open-load detection status is indicated by two bits:

| Status flag | Description                                         | Range | Comment         |
|-------------|-----------------------------------------------------|-------|-----------------|
| OLA         | These bits indicate an open-load condition on       | 0/1   | 0: No open-load |
| OLB         | coil A and coil B. The flags become set, if no      |       | detected        |
|             | chopper event has happened during the last          |       | 1: Open-load    |
|             | period with constant coil polarity. The flag is not |       | detected        |
|             | updated with too low actual coil current below      |       |                 |
|             | 1/16 of maximum setting.                            |       |                 |

### 11.3 Overtemperature Detection

The TMC2660 integrates a two-level temperature sensor (100°C warning and 150°C shutdown) for diagnostics and for protection of the power MOSFETs. The temperature detector can be triggered by heat accumulation on the board, for example due to missing convection cooling. Most critical situations, in which the MOSFETs could be overheated, are avoided when using the short to ground protection. For most applications, the overtemperature warning indicates an abnormal operation situation and can be used to trigger an alarm or power-reduction measures. If continuous operation in hot environments is necessary, a more precise mechanism based on temperature measurement should be used. The thermal shutdown is strictly an emergency measure and temperature rising to the shutdown level should be prevented by design. The shutdown temperature is above the specified operating temperature range of the chip.

The high-side P-channel gate drivers have a temperature dependency which can be compensated to some extent by increasing the gate driver current when the warning temperature threshold is reached. The chip automatically corrects for the temperature dependency above the warning temperature when the temperature-compensated modes of SLPH is used. In these modes, the gate driver current is increased by one step when the temperature warning threshold is reached.

| Status | Description                                                                                                                                   | Range | Comment                                     |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------|
| OTPW   | Overtemperature warning. This bit indicates whether the warning threshold is reached. Software can react to this setting by reducing current. |       | 1: temperature prewarning level reached     |
| ОТ     | Overtemperature shutdown. This bit indicates whether the shutdown threshold has been reached and the driver has been disabled.                | 0 / 1 | 1: driver shut down due to over-temperature |

#### 11.4 Undervoltage Detection

The undervoltage detector monitors both the internal logic supply voltage and the supply voltage. It prevents operation of the chip when the MOSFETs cannot be guaranteed to operate properly because the gate drive voltage is too low. It also initializes the chip at power up.

In undervoltage conditions, the logic control block becomes reset and the driver is disabled. All MOSFETs are switched off. All internal registers are reset to zero. Software also should monitor the supply voltage to detect an undervoltage condition. If software cannot measure the supply voltage, an undervoltage condition can be detected when the response to an SPI command returns only zero bits in the response and no bits are shifted through the internal shift register from SDI to SDO. After a reset due to undervoltage occurs, the CS parameter is cleared, which is reflected in an SE status of 0 in the read response.



Figure 11.2 Undervoltage reset timing

Note: Be sure to operate the IC significantly above the undervoltage threshold to ensure reliable operation! Check for SE reading back as zero to detect an undervoltage event.

### 12 Power Supply Sequencing

The TMC2660 generates its own 5V supply for all internal operations. The internal reset of the chip is derived from the supply voltage regulators in order to ensure a clean start-up of the device after power up. During start up, the SPI unit is in reset and cannot be addressed. All registers become cleared.

VCC\_IO limits the voltage allowable on the inputs and outputs and is used for driving the outputs, but input levels thresholds are not depending on the actual level of VCC\_IO. Therefore, the startup sequence of the VCC\_IO power supply with respect to VS is not important.

## 13 System Clock

The clock is the timing reference for all functions. The internal system clock frequency for all operations is nominally 15MHz. An external clock of 10MHz to 20MHz can be supplied for more exact timing, especially when using coolStep and stallGuard2.

#### **USING THE INTERNAL CLOCK FREQUENCY**

To use the on-chip oscillator of the TMC2660, tie CLK to GND near the chip. The actual on-chip oscillator clock frequency can be determined by measuring the delay time between the last step and assertion of the STST (standstill) status bit, which is 2<sup>20</sup> clocks. There is some delay in reading the STST bit through the SPI interface, but it is easily possible to measure the oscillator frequency within 1%. Chopper timing parameters can then be corrected using this measurement, because the oscillator is relatively stable over a wide range of environmental temperatures.

In case well defined precise motor chopper operation are desired, it is supposed to work with an external clock source.

#### USING THE EXTERNAL CLOCK FREQUENCY

An external clock frequency of up to 20MHz can be supplied. It is recommended to use an external clock frequency between 10MHz and 16MHz for best performance. The external clock is enabled and the on-chip oscillator is disabled with the first logic high driven on the CLK input.

#### Attention:

Never leave the external clock input floating. It is not allowed to remain within the transition region (between valid low and high levels), as spurious clock signals might corrupt internal logic state. Provide an external pull down resistor, in case the driver pin (i.e. microcontroller output) does not provide a safe level directly after power up. When repeatedly starting and stopping the clock, a clean clock switch over is important in order to avoid any clock period shorter than the minimum clock time

If the external clock is suspended or disabled after the internal oscillator has been disabled, the chip will not operate. Be careful to switch off the power MOSFETs (by driving the ENN input high or setting the TOFF parameter to 0) before switching off the clock, because otherwise the chopper would stop and the motor current level could rise uncontrolled. If the short to GND detection is enabled, it stays active even without clock.



Figure 13.1 Start-up requirements of CLK input

### 13.1 Frequency Selection

A higher frequency allows faster step rates, faster SPI operation, and higher chopper frequencies. On the other hand, it may cause more electromagnetic emission and more power dissipation in the digital logic. Generally, a system clock frequency of 10MHz to 16MHz should be sufficient for most applications, unless the motor is to operate at the highest velocities. If the application can tolerate reduced motor velocity and increased chopper noise, a clock frequency of 4MHz to 10MHz should be considered.

### 14 Layout Considerations

The PCB layout is critical to good performance, because the environment includes both high-sensitivity analog signals and high-current motor drive signals.

#### 14.1 Sense Resistors

The sense resistors are susceptible to ground differences and ground ripple voltage, as the microstep current steps result in voltages down to 0.5mV. No current other than the sense resistor currents should flow through their connections to ground. Place the sense resistors close to chip with one or more vias to the ground plane for each sense resistor.

The sense resistor layout is also sensitive to coupling between the axes. The two sense resistors should not share a common ground connection trace or vias, because PCB traces have some resistance.

#### 14.2 Power MOSFET Outputs

The OA and OB dual pin outputs on the TMC2660 are directly connected electrically and thermally to the drain of the MOSFETs of the power stage. A symmetrical, thermally optimized layout is required to ensure proper heat dissipation of all MOSFETs into the PCB. Use thick traces and areas for vertical heat transfer into the GND plane and enough vias for the motor outputs.

The printed circuit board should have a solid ground plane spreading heat into the board and providing for a stable GND reference. All signals of the TMC2660 are referenced to GND. Directly connect all GND pins to a common ground area.

The switching motor coil outputs have a high dV/dt, so stray capacitive coupling into high-impedance signals can occur, if the motor traces are parallel to other traces over long distances.

#### 14.3 Power Supply Pins

Both, the VSA and VSB pins, as well as the BRA and BRB pins conduct the full motor current for a limited amount of time during each chopper cycle. Due to the resistance of bond wires connected to these pins, the pins heat up. Therefore, it is essential for current capability above 2A RMS to use a wide PCB trace for cooing and in order to avoid additional heat up of the pins caused by PCB trace resistance. This is simplified by also contacting the N.C. pins located next to VSA and VSB to the supply voltage. Failure to do so might affect reliability; despite heat-up of bond wires might not be visible with a thermal camera.

#### 14.4 Power Filtering

The 470nF ceramic filtering capacitor on 5VOUT should be placed as close as possible to the 5VOUT pin, with its GND return going directly to the nearest GND pin. Use as short and as thick connections as possible. A 100nF filtering capacitor should be placed as close as possible from the VS pin to the ground plane. The motor supply pins, VSA and VSB, should be decoupled with an electrolytic (>47  $\mu$ F is recommended) capacitor and a ceramic capacitor, placed close to the device.

### 14.5 Layout Example

#### **EXAMPLE FOR UP TO 2.8A RMS**

Here, an example for a layout with small board size (≈20cm²) is shown. See also the evaluation board.



Figure 14.1 Layout example for TMC2660

## 15 Absolute Maximum Ratings

The maximum ratings may not be exceeded under any circumstances. Operating the circuit at or near more than one maximum rating at a time for extended periods shall be avoided by application design.

| Parameter                                                        | Symbol                                            | Min               | Max  | Unit                  |    |
|------------------------------------------------------------------|---------------------------------------------------|-------------------|------|-----------------------|----|
| Supply voltage                                                   | V <sub>VS</sub>                                   | -0.5              | 30   | V                     |    |
| Supply voltage when disabled (ENN V                              | $V_{VSDIS}$                                       |                   | 60   | ٧                     |    |
| Logic supply voltage                                             |                                                   | $V_{\text{VCC}}$  | -0.5 | 6.0                   | V  |
| I/O supply voltage                                               |                                                   | $V_{VIO}$         | -0.5 | 6.0                   | V  |
| Logic input voltage                                              |                                                   | $V_{\mathrm{I}}$  | -0.5 | V <sub>VIO</sub> +0.5 | V  |
| Analog input voltage                                             |                                                   | $V_{IA}$          | -0.5 | V <sub>CC</sub> +0.5  | V  |
| Relative high-side gate driver voltage                           | (V <sub>VM</sub> - V <sub>HS</sub> )              | $V_{HSVM}$        | -0.5 | 15                    | V  |
| Maximum current to/from digital pins                             |                                                   | $ m I_{IO}$       |      | +/-10                 | mA |
| and analog low voltage I/Os                                      |                                                   |                   |      |                       |    |
| Non-destructive short time peak curre                            | nt into input/output pins                         | $ m I_{IO}$       |      | 500                   | mΑ |
| Bridge output peak current (10µs puls                            | e)                                                | ${ m I}_{\sf OP}$ |      | +/-7                  | Α  |
| Output current, RMS per coil,                                    | running >4 fullsteps/s                            | ${ m I}_{ m OC}$  |      | 2.0                   | Α  |
| T <sub>A</sub> ≤ 50°C                                            | duty cycle 2s on 6s off                           |                   |      | 2.5                   |    |
| 20cm² board with sample layout,<br>≤40kHz chopper, fastest slope | standstill, single coil on (halfstep position) *) |                   |      | 2.2                   |    |
| Output current, RMS per coil,                                    | running >4 fullsteps/s                            | ${ m I}_{ m OC}$  |      | 2.2                   | Α  |
| T <sub>A</sub> ≤ 50°C                                            | duty cycle 2s on 6s off                           |                   |      | 2.8                   |    |
| 50cm² board with sample layout<br>≤40kHz chopper, fastest slope  | standstill, single coil on (halfstep position) *) |                   |      | 2.4                   |    |
| Output current, RMS per coil,                                    | running >4 fullsteps/s                            | ${ m I}_{ m OC}$  |      | 1.6                   | Α  |
| T <sub>A</sub> ≤ 85°C                                            | duty cycle 2s on 6s off                           |                   |      | 2.0                   |    |
| 20cm² board with sample layout,<br>≤40kHz chopper, fastest slope | standstill, single coil on (halfstep position) *) |                   |      | 1.8                   |    |
| Output current, RMS per coil,                                    | running >4 fullsteps/s                            | ${ m I}_{ m OC}$  |      | 1.8                   | Α  |
| T <sub>A</sub> ≤ 85°C                                            | duty cycle 2s on 6s off                           |                   |      | 2.3                   |    |
| 50cm² board with sample layout<br>≤40kHz chopper, fastest slope  | standstill, single coil on (halfstep position) *) |                   |      | 2.0                   |    |
| 5V regulator output current                                      |                                                   |                   |      | 50                    | mA |
| 5V regulator peak power dissipation (                            | P <sub>5VOUT</sub>                                |                   | 1    | W                     |    |
| Junction temperature                                             |                                                   |                   | -50  | 150                   | °C |
| Storage temperature                                              |                                                   |                   | -55  | 150                   | °C |
| ESD-Protection (Human body model, I                              | IBM), in application                              | $V_{ESDAP}$       |      | 1                     | kV |
| ESD-Protection (Human body model, H                              | IBM), device handling                             | $V_{ESDDH}$       |      | 300                   | V  |

<sup>\*)</sup> The standstill specification refers to a stepper motor stopped at a high current. Normally, standstill current should be reduced to a value far below the run current to reduce motor heating.

### **16 Electrical Characteristics**

### 16.1 Operational Range

| Parameter              | Symbol          | Min  | Max  | Unit |
|------------------------|-----------------|------|------|------|
| Junction temperature   | TJ              | -40  | 125  | °C   |
| Supply voltage TMC2660 | $V_{\text{VS}}$ | 9    | 29   | ٧    |
| I/O supply voltage     | $V_{VIO}$       | 3.00 | 5.25 | ٧    |

## 16.2 DC and AC Specifications

DC characteristics contain the spread of values guaranteed within the specified supply voltage range unless otherwise specified. Typical values represent the average value of all parts measured at +25°C. Temperature variation also causes some values to stray. A device with typical values will not leave Min/Max range within the full temperature range.

| Power Supply Current                                     | DC Chara<br>V <sub>VS</sub> = 24.0 | acteristics<br>)V                                               |     |      |     |            |
|----------------------------------------------------------|------------------------------------|-----------------------------------------------------------------|-----|------|-----|------------|
| Parameter                                                | Symbol                             | Conditions                                                      | Min | Тур  | Max | Unit       |
| Supply current, operating                                | ${ m I}_{\sf VS}$                  | f <sub>CLK</sub> =16MHz, 40kHz<br>chopper, Q <sub>G</sub> =10nC |     | 12   |     | mA         |
| Supply current, MOSFETs off                              | $I_{VS}$                           | f <sub>CLK</sub> =16MHz                                         |     | 10   |     | mA         |
| Supply current, MOSFETs off, dependency on CLK frequency | ${ m I}_{\sf VS}$                  | $f_{CLK}$ variable additional to $I_{VSO}$                      |     | 0.32 |     | mA/<br>MHz |
| Static supply current                                    | ${ m I}_{ m VS0}$                  | f <sub>CLK</sub> =0Hz, digital inputs<br>at +5V or GND          |     | 3.2  | 4   | mA         |
| Part of supply current NOT consumed from 5V supply       | I <sub>VSHV</sub>                  | MOSFETs off                                                     |     | 1.2  |     | mA         |
| IO supply current                                        | $I_{	extsf{VIO}}$                  | No load on outputs, inputs at $V_{\rm IO}$ or GND               |     | 0.3  |     | μΑ         |

| High-Side Voltage Regulator                                                                    | DC Chara<br>V <sub>VS</sub> = 24.0 | acteristics<br>)V               |     |      |      |      |
|------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------|-----|------|------|------|
| Parameter                                                                                      | Symbol                             | Conditions                      | Min | Тур  | Max  | Unit |
| Output voltage (V <sub>VM</sub> – V <sub>HS</sub> )                                            | V <sub>HSVM</sub>                  | $I_{OUT}$ = 0mA<br>$T_J$ = 25°C | 9.3 | 10.0 | 10.8 | V    |
| Output resistance                                                                              | R <sub>VHS</sub>                   | Static load                     |     | 50   |      | Ω    |
| Deviation of output voltage over the full temperature range                                    | V <sub>VHS(DEV)</sub>              | T, = full range                 |     | 60   | 200  | mV   |
| DC Output current                                                                              | ${ m I}_{\sf VHS}$                 | (from VM to VHS)                |     |      | 4    | mA   |
| Current limit                                                                                  | $I_{VHSMAX}$                       | (from VM to VHS)                |     | 15   |      | mA   |
| Series regulator transistor output resistance (determines voltage drop at low supply voltages) | R <sub>VHSLV</sub>                 |                                 |     | 400  | 1000 | Ω    |

| Internal MOSFETs TMC2660       | DC Characteristics V <sub>VS</sub> = V <sub>VSX</sub> ≥ 12.0V, V <sub>BRX</sub> = 0V |                        |     |     |     |      |
|--------------------------------|--------------------------------------------------------------------------------------|------------------------|-----|-----|-----|------|
| Parameter                      | Symbol                                                                               | Conditions             | Min | Тур | Max | Unit |
| N-channel MOSFET on resistance | R <sub>ONN</sub>                                                                     | T <sub>J</sub> = 25°C  |     | 63  | 76  | mΩ   |
| P-channel MOSFET on resistance | R <sub>ONP</sub>                                                                     | T <sub>J</sub> = 25°C  |     | 93  | 110 | mΩ   |
| N-channel MOSFET on resistance | R <sub>ONN</sub>                                                                     | T <sub>J</sub> = 150°C |     | 110 |     | mΩ   |
| P-channel MOSFET on resistance | R <sub>ONP</sub>                                                                     | T <sub>J</sub> = 150°C |     | 160 |     | mΩ   |

| Linear Regulator                                            | DC Characteristics      |                                                          |      |     |      |      |
|-------------------------------------------------------------|-------------------------|----------------------------------------------------------|------|-----|------|------|
| Parameter                                                   | Symbol                  | Conditions                                               | Min  | Тур | Max  | Unit |
| Output voltage                                              | V <sub>5VOUT</sub>      | $I_{\text{SVOUT}}$ = 10mA $I_{\text{J}}$ = 25°C          | 4.75 | 5.0 | 5.25 | V    |
| Output resistance                                           | R <sub>5VOUT</sub>      | Static load                                              |      | 3   |      | Ω    |
| Deviation of output voltage over the full temperature range | V <sub>5VOUT(DEV)</sub> | I <sub>SVOUT</sub> = 10mA<br>T <sub>J</sub> = full range |      | 30  | 60   | mV   |
| Output current capability                                   | ${ m I}_{\sf 5VOUT}$    | V <sub>VS</sub> = 12V                                    | 100  |     |      | mA   |
| (attention, do not exceed maximum ratings with DC           |                         | V <sub>VS</sub> = 8V                                     | 60   |     |      | mA   |
| current)                                                    |                         | V <sub>VS</sub> = 6.5V                                   | 20   |     |      | mA   |

| Clock Oscillator and CLK<br>Input    | Timing (            | Characteristics       |      |      |      |      |
|--------------------------------------|---------------------|-----------------------|------|------|------|------|
| Parameter                            | Symbol              | Conditions            | Min  | Тур  | Max  | Unit |
| Clock oscillator frequency           | f <sub>CLKOSC</sub> | t <sub>J</sub> =-50°C | 10.0 | 14.3 |      | MHz  |
| Clock oscillator frequency           | f <sub>CLKOSC</sub> | t <sub>J</sub> =50°C  | 10.8 | 15.2 | 20.0 | MHz  |
| Clock oscillator frequency           | f <sub>CLKOSC</sub> | t <sub>J</sub> =150°C |      | 15.4 | 20.3 | MHz  |
| External clock frequency (operating) | f <sub>CLK</sub>    |                       | 4    |      | 20   | MHz  |
| External clock high / low level time | t <sub>CLK</sub>    |                       | 12   |      |      | ns   |

| Detector Levels                                                             | DC Characteristics |                    |     |     |     |      |
|-----------------------------------------------------------------------------|--------------------|--------------------|-----|-----|-----|------|
| Parameter                                                                   | Symbol             | Conditions         | Min | Тур | Max | Unit |
| V <sub>VS</sub> undervoltage threshold                                      | V <sub>UV</sub>    |                    | 6.5 | 8   | 8.5 | V    |
| Short to GND detector<br>threshold<br>(V <sub>VS</sub> - V <sub>BMx</sub> ) | $V_{BMS2G}$        |                    | 1.0 | 1.5 | 2.3 | V    |
| Short to GND detector delay                                                 | t <sub>S2G</sub>   | TS2G=00            | 2.0 | 3.2 | 4.5 | μs   |
| (low-side gate off detected to short detection)                             |                    | TS2G=10            |     | 1.6 |     | μs   |
|                                                                             |                    | TS2G=01            |     | 1.2 |     | μs   |
|                                                                             |                    | TS2G=11            |     | 0.8 |     | μs   |
| Overtemperature warning                                                     | t <sub>OTPW</sub>  |                    | 80  | 100 | 120 | °C   |
| Overtemperature shutdown                                                    | t <sub>OT</sub>    | Temperature rising | 135 | 150 | 170 | °C   |

| Sense Resistor Voltage Levels                         | DC Characteristics   |                             |     |     |     |      |
|-------------------------------------------------------|----------------------|-----------------------------|-----|-----|-----|------|
| Parameter                                             | Symbol               | Conditions                  | Min | Тур | Max | Unit |
| Sense input peak threshold voltage (low sensitivity)  | V <sub>SRTRIPL</sub> | VSENSE=0<br>Cx=248; Hyst.=0 | 290 | 310 | 330 | mV   |
| Sense input peak threshold voltage (high sensitivity) | V <sub>SRTRIPH</sub> | VSENSE=1<br>Cx=248; Hyst.=0 | 153 | 165 | 180 | mV   |

| Digital Logic Levels        | DC Characteristics   |                          |                     |     |                       |      |
|-----------------------------|----------------------|--------------------------|---------------------|-----|-----------------------|------|
| Parameter                   | Symbol               | Conditions               | Min                 | Тур | Max                   | Unit |
| Input voltage low level d)  | $V_{INLO}$           |                          | -0.3                |     | 0.8                   | V    |
| Input voltage high level d) | $V_{\text{INHI}}$    |                          | 2.4                 |     | V <sub>VIO</sub> +0.3 | V    |
| Output voltage low level    | $V_{\text{OUTLO}}$   | I <sub>OUTLO</sub> = 1mA |                     |     | 0.4                   | V    |
| Output voltage high level   | $V_{\text{OUTHI}}$   | $I_{OUTHI}$ = -1mA       | 0.8V <sub>VIO</sub> |     |                       | V    |
| Input leakage current       | $\mathbf{I}_{ILEAK}$ |                          | -10                 |     | 10                    | μΑ   |

#### <u>Note</u>

Digital inputs left within or near the transition region substantially increase power supply current by drawing power from the internal 5V regulator. Make sure that digital inputs become driven near to 0V and up to the  $V_{\rm IO}$  I/O voltage. There are no on-chip pull-up or pull-down resistors on inputs.

16.3 Thermal Characteristics

Additional for core

W

| Parameter                                    | Symbol             | Conditions            | Тур |  |
|----------------------------------------------|--------------------|-----------------------|-----|--|
| Thermal resistance bridge                    | R <sub>THA14</sub> | one bridge chopping,  | 80  |  |
| transistor junction to ambient,              |                    | fixed polarity        |     |  |
| soldered to 4 layer 20cm <sup>2</sup> PCB    | R <sub>THA24</sub> | two bridges chopping, | 50  |  |
| (or 20cm <sup>2</sup> size per driver TC for |                    | fixed polarity        |     |  |

P<sub>CORE</sub>

#### Unit K/W K/W multiple driver board) $R_{THA44}$ 37 K/W Motor running 28 K/W Thermal resistance bridge $R_{\mathsf{THA44a}}$ Motor running transistor junction to ambient, soldered to 4 layer 50cm<sup>2</sup> PCB W Power dissipation in bridge 2A RMS per coil 2.6 P<sub>BRIDGES</sub> MOSFETs (MOSFETs at 125°C) **P**BRIDGES 2.2A RMS per coil 3.2 W 24V, 30kHz chopper, fast slope 2.8A RMS per coil 5.0 W P<sub>BRIDGES</sub>

When operating the device near its current limits, ensure a good thermal design of the PCB layout to avoid overheating of the power integrated MOSFETs. Due to its multichip-construction with individual heat transfer for each MOSFET of the power stage to the PCB using two pins, thermal characteristics depend on the layout symmetry. The actual thermal resistance also depends on the duty cycle and the die temperature. Use the thermal characteristics and the sample layout as a quideline for your own board layout. In case, the driver is to be operated at high current levels, special care should be taken to spread the heat generated by the driver power bridges efficiently within the PCB.

24V supply, 16MHz fclk

0.28

The worst-case thermal resistance occurs during motor stand still with the motor stopped in a half step position (one coil full current, other coil 0), as well as cyclic in slow motion below 4FS/s. Assume roughly 80°C/W, when there is only one bridge chopping. This is the worst-case scenario for heat-up. In stand still, with two bridges chopping at identical current (fullstep position), thermal resistance is reduced, because the power dissipation is distributed to more MOSFETs. Reduce stand still current to 68% or less, to compensate for both stand still scenarios. When the motor is running, calculate thermal resistance for the complete chip (all 8 MOSFETs working).

The MOSFET and bond wire temperature should not exceed 150°C, despite temperatures up to 200°C will not immediately destroy the devices. But the package plastics will apply strain onto the bond wires, so that cyclic, repetitive exposure to temperatures above 150°C may damage the electrical contacts and increase contact resistance and eventually lead to contract break. As the MOSFET temperatures cannot be monitored within the system, it is a good practice to react to the temperature pre-warning by reducing motor current, rather than relying on the overtemperature switch off.

Check MOSFET temperature under worst case conditions not to exceed 150°C using a thermal camera to validate your layout. Please carefully check your layout against the sample layout or the layout of the TMC2660-Evaluation board on the TRINAMIC website in order to ensure proper cooling of the IC!



Figure 16.1 TMC2660 operating at 2.3A RMS (3.2A peak) on a 50cm<sup>2</sup> sized board

## 17 Package Mechanical Data

## 17.1 Dimensional Drawings

Attention: Drawings not to scale.



Figure 17.1 Dimensional drawings (PQFP44)

| Parameter                | Ref | Min  | Nom  | Max  |
|--------------------------|-----|------|------|------|
| Size over pins (X and Y) | Α   |      | 12   |      |
| Body size (X and Y)      | C   |      | 10   |      |
| Pin length               | D   |      | 1    |      |
| Total thickness          | E   |      |      | 1.6  |
| Lead frame thickness     | F   | 0.09 |      | 0.2  |
| Stand off                | G   | 0.05 | 0.10 | 0.15 |
| Pin width                | Н   | 0.30 |      | 0.45 |
| Flat lead length         | I   | 0.45 |      | 0.75 |
| Pitch                    | K   |      | 0.8  |      |
| Coplanarity              | ссс |      |      | 0.08 |

## 17.2 Package Code

| Device  | Package       | Temperature range | Code/marking |
|---------|---------------|-------------------|--------------|
| TMC2660 | PQFP44 (RoHS) | -40° to +125°C    | TMC2660-PA   |

#### 18 Disclaimer

TRINAMIC Motion Control GmbH & Co. KG does not authorize or warrant any of its products for use in life support systems, without the specific written consent of TRINAMIC Motion Control GmbH & Co. KG. Life support systems are equipment intended to support or sustain life, and whose failure to perform, when properly used in accordance with instructions provided, can be reasonably expected to result in personal injury or death.

Information given in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed for the consequences of its use nor for any infringement of patents or other rights of third parties which may result from its use.

Specifications are subject to change without notice.

All trademarks used are property of their respective owners.

#### 19 ESD Sensitive Device

The TMC2660 is a ESD-sensitive CMOS device and sensitive to electrostatic discharge. Take special care to use adequate grounding of personnel and machines in manual handling. After soldering the device to the board, ESD requirements are more relaxed. Failure to do so can result in defects or decreased reliability.



Note: In a modern SMD manufacturing process, ESD voltages well below 100V are standard. A major source for ESD is hot-plugging the motor during operation. As the power MOSFETs are discrete devices, the device in fact is very rugged concerning any ESD event on the motor outputs. All other connections are typically protected due to external circuitry on the PCB.

# **20** Table of Figures

| Figure 1.1 Block diagram: applications                                                       | 4  |
|----------------------------------------------------------------------------------------------|----|
| Figure 1.1 Block diagram: applications<br>Figure 2.1 TMC2660 pin assignment                  | 6  |
| Figure 3.1 TMC2660 block diagram                                                             |    |
| Figure 4.1 stallGuard2 load measurement SG as a function of load                             | 9  |
| Figure 4.2 Linear interpolation for optimizing SGT with changes in velocity                  | 10 |
| Figure 5.1 Energy efficiency example with coolStep                                           |    |
| Figure 5.2 coolStep adapts motor current to the load                                         | 13 |
| Figure 6.1 SPI Timing                                                                        | 15 |
| Figure 6.2 Interfaces to a TMC429 motion controller chip and a TMC2660 motor driver          |    |
| Figure 7.1 STEP and DIR timing                                                               | 26 |
| Figure 7.2 Internal microstep table showing the first quarter of the sine wave               | 27 |
| Figure 7.3 microPlyer microstep interpolation with rising STEP frequency                     | 28 |
| Figure 8.1 Sense resistor grounding and protection components                                |    |
| Figure 9.1 Chopper phases                                                                    | 32 |
| Figure 9.2 spreadCycle chopper mode showing the coil current during a chopper cycle          | 34 |
| Figure 9.3 Constant off-time chopper with offset showing the coil current during two cycles, | 35 |
| Figure 9.4 Zero crossing with correction using sine wave offset                              | 35 |
| Figure 11.1 Short to GND detection timing                                                    | 38 |
| Figure 11.2 Undervoltage reset timing                                                        | 40 |
| Figure 13.1 Start-up requirements of CLK input                                               | 42 |
| Figure 15.1 Layout example for TMC2660                                                       |    |
| Figure 17.1 TMC2660 operating at 2.3A RMS (3.2A peak) on a 50cm² sized board                 | 49 |
| Figure 18.1 Dimensional drawings (PQFP44)                                                    | 50 |

# 21 Revision History

| Version | Date        | Author SD = Sonja Dwersteg JP = Jonas Pröger BD = Bernhard Dwersteg | Description                                                                                                                                                                     |  |
|---------|-------------|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1.00    | 2013-JUL-30 | SD                                                                  | First complete version (based on V2.06 TMC260)                                                                                                                                  |  |
| 1.01    | 2013-AUG-01 | BD                                                                  | Corrected power dissipation values, RDSon and added thermal resistance for sample layout (p. 48, p50)                                                                           |  |
| 1.02    | 2013-OKT-30 | SD                                                                  | <ul> <li>Layout example updated,</li> <li>removed second example TMC4210+TMC2660 board</li> <li>Photo of evaluation board new.</li> <li>Signal descriptions updated.</li> </ul> |  |
| 1.03    | 2015-FEB-09 | JP                                                                  | Corrected MRES table                                                                                                                                                            |  |
| 1.04    | 2015-OCT-08 | BD                                                                  | Hint to TMC2660-Evaluation board layout                                                                                                                                         |  |
| 1.05    | 2016-JUL-14 | BD                                                                  | Added figure for start-up requirements for CLK input                                                                                                                            |  |
| 1.06    | 2017-JUN-15 | BD                                                                  | Updated evaluation board                                                                                                                                                        |  |
| 1.07    | 2020-JUN-09 | BD                                                                  | Updated Logo, Minor fixes                                                                                                                                                       |  |