## Overvoltage Protection IC with Integrated MOSFET

This device represents a new level of safety and integration by combining the NCP304 overvoltage protection circuit (OVP) with a -12 V P-Channel power MOSFET. It is specifically designed to protect sensitive electronic circuitry from overvoltage transients and power supply faults. During such hazardous events, the IC quickly disconnects the input supply from the load, thus protecting the load before any damage can occur.

The OVP IC is optimized for applications using an external AC–DC adapter or a car accessory charger to power a portable product or recharge its internal batteries. It has a nominal overvoltage threshold of 4.725 V which makes it ideal for single cell Li–Ion as well as 3/4 cell NiCD/NiMH applications.

#### **Features**

- OvervoltageTurn–Off Time of Less Than 20 μs
- Accurate Voltage Threshold of 4.725 V, Nominal
- High Accuracy Undervoltage Threshold of 2.0%
- -12 V Integrated P-Channel Power MOSFET
- Low  $R_{DS(on)} = 75 \text{ m}\Omega @ -4.725 \text{ V}$
- Low Profile 2.0 x 2.0 mm WDFN Package Suitable for Portable Applications
- Maximum Solder Reflow Temperature @ 260°C
- This device is manufactured with a Pb-Free external lead finish only.

#### **Benefits**

- Provide Battery Protection
- Integrated Solution Offers Cost and Space Savings
- Integrated Solution Improves System Reliability

#### **Applications**

- Portable Computers and PDAs
- Cell Phones and Handheld Products
- Digital Cameras



#### ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAM



WDFN6 CASE 506AN



U2 = Specific Device Code

M = Date Code

= Pb-Free Package

#### **PIN CONNECTIONS**



#### **ORDERING INFORMATION**

| Device       | Package            | Shipping <sup>†</sup> |
|--------------|--------------------|-----------------------|
| NUS1204MNT1G | WDFN6<br>(Pb-Free) | 3000 Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 1. Simplified Schematic

#### **PIN FUNCTION DESCRIPTIONS**

| Pin # | Symbol | Pin Description                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | GATE   | Gate pin of the P-Channel Power MOSFET                                                                                                                                                                                                                                                                                                                                                             |
| 2     | OUT    | This signal drives the gate of a P–channel Power MOSFET. It is controlled by the voltage level on the IN pin. When an overvoltage event is detected, the OUT pin is driven to within 1.0 V of V <sub>IN</sub> in less than 20 µsec provided that gate and stray capacitance is less than 12 nF.                                                                                                    |
| 3, 7  | GND    | Circuit Ground                                                                                                                                                                                                                                                                                                                                                                                     |
| 4     | IN     | This pin senses an external voltage point. If the voltage on this input rises above the overvoltage threshold ( $V_{TH}$ ), the OUT pin will be driven to within 1.0 V of $V_{IN}$ , thus disconnecting the P–Channel Power MOSFET. The nominal threshold level is 4.725 V and this threshold level can be increased with the addition of an external resistor between the IN pin and the adapter. |
| 5     | SOURCE | Source pin of the P-Channel Power MOSFET                                                                                                                                                                                                                                                                                                                                                           |
| 6, 8  | DRAIN  | Drain pin of the P-Channel Power MOSFET                                                                                                                                                                                                                                                                                                                                                            |

#### **OVERVOLTAGE PROTECTION CIRCUIT TRUTH TABLE**

| IN                | OUT             |
|-------------------|-----------------|
| <v<sub>th</v<sub> | GND             |
| >V <sub>th</sub>  | V <sub>IN</sub> |

#### **MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise stated)

| Rating                                                                 | Pin   | Symbol             | Min  | Max        | Unit |
|------------------------------------------------------------------------|-------|--------------------|------|------------|------|
| OUT Voltage to GND                                                     | 2     | Vo                 | -0.3 | 12         | V    |
| Input Pin Voltage to GND                                               | 4     | V <sub>input</sub> | -0.3 | 12         | V    |
| Maximum Power Dissipation (Note 1)                                     | -     | P <sub>D</sub>     | -    | 0.96       | W    |
| Thermal Resistance Junction-to-Air (Note 1)  OVP IC P-Channel FET      | -     | $R_{\theta JA}$    | -    | 130<br>130 | °C/W |
| Junction Temperature                                                   | -     | TJ                 | -    | 150        | °C   |
| Operating Ambient Temperature                                          | -     | T <sub>A</sub>     | -40  | 85         | °C   |
| Storage Temperature Range                                              | -     | T <sub>stg</sub>   | -65  | 150        | °C   |
| ESD Performance (HBM) (Note 2)                                         | 2,3,4 | -                  | 2.5  | -          | kV   |
| Drain-to-Source Voltage                                                |       | V <sub>DSS</sub>   |      | -12        | V    |
| Gate-to-Source Voltage                                                 |       | V <sub>GS</sub>    | -8   | 8          | V    |
| Continuous Drain Current, Steady State, T <sub>A</sub> = 25°C (Note 1) |       | I <sub>D</sub>     |      | -0.6       | Α    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

- Surface–mounted on FR4 board using 1 inch sq pad size (Cu area = 1.127 in sq [1 oz] including traces).
   Human body model (HBM): MIL STD 883C Method 3015–7, (R = 1500 Ω, C = 100 pF, F = 3 pulses delay 1 s).

#### **ELECTRICAL CHARACTERISTICS** ( $T_A$ = 25°C, Vcc = 6.0 V, unless otherwise specified)

| Characteristic                                                                                                                                                                                    | Symbol                               | Min                                                                   | Тур          | Max          | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------|--------------|--------------|------|
| Input Threshold (Pin 4, V <sub>in</sub> Increasing)                                                                                                                                               | $V_{TH}$                             | 4.630                                                                 | 4.725        | 4.820        | V    |
| Input Threshold Hysteresis (Pin 4, V <sub>in</sub> Decreasing)                                                                                                                                    | V <sub>HYS</sub>                     | 0.135                                                                 | 0.225        | 0.315        | V    |
| Supply Current (Pin 4)<br>(V <sub>in</sub> = 4.34 V)<br>(V <sub>in</sub> = 6.5 V)                                                                                                                 | I <sub>in</sub>                      | -<br>-                                                                | -<br>-       | 3.0<br>3.9   | μΑ   |
| Minimum Operating Voltage (Pin 4) (Note 3) $(T_A = 25^{\circ}C)$ $(T_A = -40^{\circ}C \text{ to } 85^{\circ}C)$                                                                                   | V <sub>in(min)</sub>                 | -<br>-                                                                | 0.55<br>0.65 | 0.70<br>0.80 | V    |
| Output Voltage High ( $V_{in}$ = 8.0 V; $I_{Source}$ = 1.0 mA)<br>Output Voltage High ( $V_{in}$ = 8.0 V; $I_{Source}$ = 0.25 mA)<br>Output Voltage High ( $V_{in}$ = 8.0 V; $I_{Source}$ = 0 mA) | V <sub>oh</sub>                      | V <sub>in</sub> -1.0<br>V <sub>in</sub> -0.25<br>V <sub>in</sub> -0.1 | -            | -            | V    |
| Output Voltage Low<br>(Input < 4.5 V; I <sub>Sink</sub> = 0 mA; CNTRL = 0 V)                                                                                                                      | V <sub>ol</sub>                      | -                                                                     | -            | 0.1          | V    |
| Propagation Delay Input to Output  Complementary Output NCP304 Series                                                                                                                             |                                      |                                                                       |              |              | μS   |
| Output Transition, High to Low<br>Output Transition, Low to High                                                                                                                                  | t <sub>pHL</sub><br>t <sub>pLH</sub> | -<br>-                                                                | 10<br>21     | -<br>60      |      |

3. Guaranteed by design.

#### **P-CHANNEL MOSFET** ( $T_A$ = 25°C, unless otherwise specified)

| Parameter                                                                                                                      | Symbol               | Min  | Тур      | Max        | Units |
|--------------------------------------------------------------------------------------------------------------------------------|----------------------|------|----------|------------|-------|
| Drain to Source On Resistance $V_{GS} = -4.5 \text{ V, } I_D = 600 \text{ mA}$ $V_{GS} = -4.5 \text{ V, } I_D = 1.0 \text{ A}$ | R <sub>DS(on)</sub>  |      | 75<br>75 | 100<br>100 | mΩ    |
| Zero Gate Voltage Drain Current $V_{GS} = -4.5 \text{ V}, V_{GS} = 0 \text{ V}, V_{DS} = -10 \text{ V}$                        | I <sub>DSS</sub>     |      |          | -1.0       | μΑ    |
| Turn On Delay (Note 4)<br>V <sub>GS</sub> = -4.5 V                                                                             | t <sub>on</sub>      |      | 5.5      |            | ns    |
| Turn Off Delay (Note 4) $V_{GS} = -4.5 \text{ V}$                                                                              | t <sub>off</sub>     |      | 20       |            | ns    |
| Input Capacitance $V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz}, V_{DS} = -10 \text{ V}$                                          | C <sub>in</sub>      |      | 531      |            | pF    |
| Gate to Source Leakage Current $V_{GS} = 8.0 \text{ V}, V_{DS} = 0 \text{ V}$                                                  | I <sub>GSS</sub>     |      | ±10      |            | nA    |
| Drain to Source Breakdown Voltage $V_{GS} = 0 \text{ V, } I_D = -250 \ \mu\text{A}$                                            | V <sub>(BR)DSS</sub> | -12  |          |            | V     |
| Gate Threshold Voltage $V_{GS} = V_{DS},  I_D = -250 \; \mu A$                                                                 | V <sub>(GS)th</sub>  | -0.4 | -0.7     | -1.0       | V     |

<sup>4.</sup> Switching characteristics are independent of operating junction temperature.





**DATE 25 JAN 2022** 

#### NOTES:

OPTIONAL CONSTRUCTIONS

- DIMENSIONING AND TOLERANCING PER. ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: MILLIMETERS
- 3. DIMENSION 6 APPLIES TO PLATED
  TERMINAL AND IS MEASURED BETWEEN
  0.15 AND 0.30 MM FROM THE TERMINAL TIP.
- 4. COPLANARITY APPLIES TO THE EXPOSED PADS AS WELL AS THE TERMINALS.





RECOMMENDED
MOUNTING FOOTPRINT
SOLDERMASK DEFINED

# PIN DINE REFERENCE DETAIL A DETAIL A DETOINAL CONSTRUCTIONS



| <b>♦</b> [0.10 <b>%</b> ]C A B               |
|----------------------------------------------|
| FH = 2x D2                                   |
| E2                                           |
| DETAIL A + + + + + + + + + + + + + + + + + + |
| k 6 1 1 4                                    |
| 6X b                                         |
| ⊕ 0.10 C   A   B   0.05   C   Note 3         |
| BOTTOM VIEW                                  |

### GENERIC MARKING DIAGRAM\*



XX = Specific Device CodeM = Date Code

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUM | BER:  | 98AON20861D      | lectronic versions are uncontrolled except when accessed directly from the Document Repository. rinted versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|--------------|-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPT     | TION: | WDFN6 2x2, 0.65P |                                                                                                                                                                                | PAGE 1 OF 1 |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales