# Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Datasheet ## **Product Features** For a complete list of product features, see "Product Features" on page 10. ## The following features do not require enabling software: - Intel XScale<sup>®</sup> Processor Up to 533 MHz - PCI Interface - USB v1.1 Device Controller - SDRAM Interface - High-Speed UART - Console UART - Internal Bus Performance Monitoring Unit - 16 GPIOs - Four Internal Timers - Packaging - 492-pin PBGA - Commercial/Extended Temperature ## The following features do require enabling software: - Encryption/Authentication (AES,DES,3DES,SHA-1,MD5) - Two High-Speed, Serial Interfaces - Three Network Processor Engines - Up to two MII Interfaces - One UTOPIA Level 2 Interface - Multi-Channel HDLC Note: Refer to the Intel® IXP400 Software Programmer's Guide for information on which features are currently enabled. ## Typical Applications - High-Performance DSL Modem - High-Performance Cable Modem - Residential Gateway - SME Router - Network Printers - Control Plane - Integrated Access Device (IAD) - Set-Top Box - Access Points (802.11a/b/g) - Industrial Controllers Document Number: 252479-008US July 2010 INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED NOR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR. Intel may make changes to specifications and product descriptions at any time, without notice. Intel Corporation may have patents or pending patent applications, trademarks, copyrights, or other intellectual property rights that relate to the presented subject matter. The furnishing of documents and other materials and information does not provide any license, express or implied, by estoppel or otherwise, to any such patents, trademarks, copyrights, or other intellectual property rights. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See <a href="http://www.intel.com/products/processor\_number">http://www.intel.com/products/processor\_number</a> for details. The Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. BunnyPeople, Celeron, Celeron Inside, Centrino, Centrino Inside, Core Inside, 1960, Intel Jogo, Intel AppUp, Intel Atom, Intel Atom Inside, Intel Core, Intel Inside, the Intel Inside logo, Intel NetBurst, Intel NetMerge, Intel NetStructure, Intel SingleDriver, Intel SpeedStep, Intel Sponsors of Tomorrow. Inte \*Other names and brands may be claimed as the property of others. Copyright © 2010, Intel Corporation. All Rights Reserved. ## Contents | | | | | _ | |-----|------------|---------------------|-----------------------------------------------------------------------------------|---------------| | 1.0 | 1.1<br>1.2 | About t | this Document | 9<br>10<br>10 | | 0 0 | <b>-</b> | | | | | 2.0 | 2.1 | | verviewnal Units | | | | 2.1 | 2.1.1 | Network Processor Engines (NPEs) | | | | | 2.1.2 | Internal Bus | | | | | | 2.1.2.1 North AHB | 20 | | | | | 2.1.2.2 South AHB | | | | | 2.1.3 | 2.1.2.3 APB Bus | | | | | 2.1.3 | UTOPIA Level 2 | | | | | 2.1.5 | USB Interface | | | | | 2.1.6 | PCI Controller | | | | | 2.1.7 | SDRAM Controller | | | | | 2.1.8 | Expansion Bus | | | | | 2.1.9 | High-Speed, Serial Interfaces | | | | | 2.1.10 | High-Speed and Console UARTs | | | | | | Internal Bus Performance Monitoring Unit (IBPMU) | | | | | | Interrupt Controller | | | | | | Timers | | | | | | AHB Queue Manager | | | | 2.2 | | Scale® Processor | | | | | 2.2.1<br>2.2.2 | Super Pipeline Branch Target Buffer (BTB) | | | | | 2.2.3 | Instruction Memory Management Unit (IMMU) | 26 | | | | 2.2.4 | Data Memory Management Unit (DMMU) | | | | | 2.2.5 | Instruction Cache (I-Cache) | 27 | | | | 2.2.6 | Data Cache (D-Cache) | | | | | 2.2.7 | Mini-Data Cache | | | | | 2.2.8<br>2.2.9 | Fill Buffer (FB) and Pend Buffer (PB) | | | | | | Multiply-Accumulate Coprocessor (CP0) | 29 | | | | | Performance Monitoring Unit (PMU) | | | | | 2.2.12 | Debug Unit | 30 | | 3.0 | Funct | ional S | ignal Descriptions | 30 | | | | | scription Tables | | | 4.0 | | | Pinout Information | | | 7.0 | 4.1 | | e Description | | | | 4.2 | | Pin Descriptions | | | | 4.3 | | e Thermal Specifications | | | | | 4.3.1 | Commercial Temperature | | | | | 4.3.2 | Extended Temperature | 77 | | 5.0 | Electr | ical Sp | ecifications | 77 | | | 5.1 | | te Maximum Ratings | | | | 5.2 | V <sub>CCPII1</sub> | , V <sub>CCPLL2</sub> , V <sub>CCOSCP</sub> , V <sub>CCOSC</sub> Pin Requirements | 78 | | | 5.2.1 | V <sub>CCPLL1</sub> R | equirement | ./8 | |------|--------------|-----------------------|--------------------------------------------------------------------------|-----| | | 5.2.2 | V <sub>CCPLL2</sub> R | lequirement | .78 | | | 5.2.3 | V <sub>CCOSCP</sub> F | Requirement | .79 | | | 5.2.4 | | equirement | | | 5.3 | RCOMP | | rements | | | 5.4 | | | | | | | 5.4.1 | | g Conditions | | | | 5.4.2 | | arameters | | | | 5.4.3 | | Parameters | | | | 5.4.4 | | evel 2 DC Parameters | | | | 5.4.5 | | arameters | | | | 5.4.6 | | Parameters | | | | 5.4.7 | | us DC Parameters | | | | 5.4.8 | | n Bus DC Parameters | | | | 5.4.9 | | ed, Serial Interface 0 DC Parameters | | | | | | ed, Serial Interface 0 DC Parametersed, Serial Interface 1 DC Parameters | | | | | | ed and Console UART DC Parameters | | | | | | Parameters | | | | | | D PLL LOCK DC Parameters | | | | | | | | | | | | Parameters | | | 5.5 | • | | | | | | 5.5.1 | _ | nal Timings | | | | | 5.5.1.1 | Processor Clock Timings | | | | | 5.5.1.2 | PCI Clock Timings | | | | | 5.5.1.3 | MII Clock Timings | | | | | 5.5.1.4<br>5.5.1.5 | UTOPIA Level 2 Clock Timings | | | | ггэ | | | | | | 5.5.2 | | al Timings | | | | | 5.5.2.1<br>5.5.2.2 | PCI | | | | | 5.5.2.2 | USB Interface | | | | | 5.5.2.4 | MII | | | | | 5.5.2.5 | MDIO. | | | | | 5.5.2.6 | SDRAM Bus | | | | | 5.5.2.7 | Expansion Bus | | | | | 5.5.2.8 | High-Speed, Serial Interfaces | 120 | | | | 5.5.2.9 | JTÅG1 | 121 | | | 5.5.3 | Reset Tim | nings1 | | | | | 5.5.3.1 | Cold Reset | | | | | 5.5.3.2 | Hardware Warm Reset | 123 | | | | 5.5.3.3 | Soft Reset | 123 | | | | 5.5.3.4 | Reset Timings | | | 5.6 | Power S | Sequence . | | 125 | | 5.7 | $I_{CC}$ and | Total Ave | rage Power | 126 | | Orda | | | | | | | THE LITT | ormation | | 120 | 6.0 ## Intel® IXP42X Product Line ## Figures | 1 | Intel <sup>®</sup> IXP425 Network Processor Block Diagram | | |----|-----------------------------------------------------------|------| | 2 | Intel® IXP423 Network Processor Block Diagram | . 16 | | 3 | Intel® IXP422 Network Processor Block Diagram | . 17 | | 4 | Intel® IXP421 Network Processor Block Diagram | . 17 | | 5 | Intel® IXP420 Network Processor Block Diagram | . 18 | | 6 | Intel Scale® Technology Block Diagram | | | 7 | 492-Pin Lead PBGA Package | . 47 | | 8 | Package Markings | | | 9 | V <sub>CCPLL1</sub> Power Filtering Diagram | . 78 | | 10 | V <sub>CCPLL2</sub> Power Filtering Diagram | . 79 | | 11 | V <sub>CCOSCP</sub> Power Filtering Diagram | | | 12 | V <sub>CCOSC</sub> Power Filtering Diagram | . 80 | | 13 | RCOMP Pin External Resistor Requirements | . 80 | | 14 | Typical Connection to an Oscillator | . 87 | | 15 | PCI Output Timing | . 88 | | 16 | PCI Input Timing | | | 17 | UTOPIA Level 2 Input Timings | | | 18 | UTOPIA Level 2 Output Timings | | | 19 | MII Output Timings | | | 20 | MII Input Timings | | | 21 | MDIO Output Timings | | | 22 | MDIO Input Timings | | | 23 | SDRAM Input Timings | | | 24 | SDRAM Output Timings | | | 25 | Signal Timing With Respect to Clock Rising Edge | | | 26 | Intel® Multiplexed Read Mode | . 96 | | 27 | Intel® Multiplexed Write Mode | | | 28 | Intel® Simplex Read Mode | | | 29 | Intel® Simplex Write Mode | 100 | | 30 | Motorola* Multiplexed Read Mode | | | 31 | Motorola* Multiplexed Write Mode | | | 32 | Motorola* Simplex Read Mode | | | 33 | Motorola* Simplex Write Mode | | | 34 | HPI-8 Mode Read Accesses | | | 35 | HPI-8 Mode Write Accesses | | | 36 | HPI-16 Multiplexed Write Mode | | | 37 | HPI-16 Multiplex Read Mode | | | 38 | HPI-16 Simplex Read Mode | | | 39 | HPI-16 Simplex Write Mode | | | 40 | I/O Wait Normal Phase Timing | | | 41 | I/O Wait Extended Phase Timing | | | 42 | High-Speed, Serial Timings | | | 43 | Boundary-Scan General Timings | | | 44 | Boundary-Scan Reset Timings | | | 45 | Reset Timings | | | 46 | Power-Up Sequence Timing | 126 | ## Tables | 1 | Related Documents | | |----------------------|----------------------------------------------------------------------------------------|-------------------| | 2 | Terminology and Acronyms | | | 3 | Processor Features | | | 4 | Processor Functions | | | 5 | Signal Type Definitions | | | 6 | Processors' Signal Interface Summary Table | | | 7 | SDRAM Interface | .33 | | 8 | PCI Controller | | | 9 | High-Speed, Serial Interface 0 | | | 10 | High-Speed, Serial Interface 1 | | | 11 | MII Interfaces | | | 12 | UTOPIA Level 2 Interface | | | 13 | Expansion Bus Interface | | | 14 | UART Interfaces | .42 | | 15 | USB Interface | | | 17 | GPIO Interface | | | 16 | Oscillator Interface | | | 18 | JTAG Interface | | | 19 | System Interface <sup>††</sup> | .45 | | 20 | Power Interface | .46 | | 21 | Part Numbers for the Intel® IXP42X Product Line of Network Processors | .48 | | 22 | Ball Map Assignment for the Intel® IXP425 Network Processor | .49 | | 23 | Ball Map Assignment for the Intel® IXP422 Network Processor | | | 24 | Ball Map Assignment for the Intel® IXP421 Network Processor | | | 25 | Ball Map Assignment for the Intel® IXP420 Network Processor and Intel® IXC1100 Control | | | | Plane Processor | | | 26 | Operating Conditions | | | 27 | PCI DC Parameters | | | 28 | USB v1.1 DC Parameters | | | 29 | UTOPIA Level 2 DC Parameters | | | 30 | MII DC Parameters | | | 31 | MDIO DC Parameters | | | 32 | SDRAM Bus DC Parameters | | | 33 | Expansion Bus DC Parameters | | | 34 | High-Speed, Serial Interface 0 DC Parameters | | | 35 | High-Speed, Serial Interface 1 DC Parameters | | | 36 | UART DC Parameters | | | 37 | GPIO DC Parameters | | | 38 | JTAG AND PLL_LOCK DC Parameters @ 3.3V | | | 39 | PWRON_RESET_N DC Parameters | | | 40 | RESET_IN_N Parameters @ 3.3V | | | 41 | Devices' Clock Timings (Oscillator Reference) | | | 42 | Processors' Clock Timings Spread Spectrum Parameters | | | 43 | PCI Clock Timings | | | 44 | MII Clock Timings | | | 45 | UTOPIA Level 2 Clock Timings | | | 46 | | | | | Expansion Bus Clock Timings | | | 47 | PCI Bus Signal Timings | .89 | | 47<br>48 | PCI Bus Signal TimingsUTOPIA Level 2 Input Timings Values | .89<br>.90 | | 47<br>48<br>49 | PCI Bus Signal Timings | .89<br>.90<br>.91 | | 47<br>48<br>49<br>50 | PCI Bus Signal Timings | .89<br>.90<br>.91 | | 47<br>48<br>49 | PCI Bus Signal Timings | .89<br>.90<br>.91 | ## Intel® IXP42X Product Line | 53 | SDRAM Input Timings values | 93 | |----|------------------------------------------------------------------------|-----| | 54 | SDRAM Output Timings Values | 94 | | 55 | | | | 56 | Intel® Multiplexed Mode Values | | | 57 | Intel Simplex Mode Values | | | 58 | Motorola* Multiplexed Mode Values | 103 | | 59 | Motorola* Simplex Mode Values | 105 | | 60 | HPI Timing Symbol Description | 109 | | 61 | HPI-8 Mode Write Access Values | 109 | | 62 | HPI-16 Multiplexed Write Accesses Values | 110 | | 63 | HPI-16 Multiplexed Read Accesses Values | 112 | | 64 | HPI-16 Simplex Read Accesses Values | 114 | | 65 | HPI-16 Simplex Write Accesses Values | 116 | | 66 | High-Speed, Serial Timing Values | 121 | | 67 | Boundary-Scan Interface Timings Values | 122 | | 68 | Reset Timings Table Parameters | 125 | | 69 | I <sub>CC</sub> and Total Average Power – Commercial Temperature Range | 126 | | 70 | Icc and Total Average Power - Extended Temperature Range | 127 | ## **Revision History** | Date | Revision | Description | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | July 2010 | 008 | Updated Table 16 and Table 41 to clarify that an oscillator must be used since a crystal input is not supported. Change bars indicate areas of change | | June 2007 | 007 | 1. Added B-1 stepping information | | August 2006 | 006 | <ol> <li>Table 3, Table 21: Added the FWIXP423BD, 533 MHz IXP423</li> <li>Clarified GPIO functions in Section 2.1.11</li> <li>Updated Pin Types in Table 11 and Table 12</li> <li>Added Section 3.1 to help explain the tables outlined in Table 6</li> <li>Modified some signals in Table 8 through Table 17 to be pulled up when unused in new designs. No change to existing designs.</li> <li>Updated Power on Reset or Sys Reset column values in Table 17 and Table 19</li> <li>Table 21: Removed the IXC1100</li> <li>Corrected the maximum Talepulse value in Table 55</li> <li>Clarified ordering information in Section 6.0</li> <li>Updated Intel® product branding. References to Intel XScale core were updated to Intel XScale Processor.</li> <li>Incorporated specification changes, specification clarifications and document changes from the Intel® IXP4XX Product Line of Network Processors Specification Update (306428-004)</li> </ol> | | March 2005 | 005 | <ol> <li>Rearranged product features lists in Section 1.2, "Product Features"</li> <li>Added two new columns to Table 3 to indicate Software Enable/Disable, and IXP423 network processor features</li> <li>Replaced network processor block diagrams: Figure 1, Figure 2, Figure 3, Figure 4, and Figure 5</li> <li>Added new row for the IXP423 network processor to Table 4, "Processor Functions"</li> <li>Corrected the PCI_IDSEL definition in Table 8, "PCI Controller"</li> <li>Added pull-up resistor requirement for the ETH_MDIO pin in Table 11, "MII Interfaces"</li> <li>Added footnote to Table 19, "System Interface††" regarding system level reset</li> <li>Added part number for IXP423 on Table 21, "Part Numbers for the Intel® IXP42X Product Line of Network Processors"</li> <li>Added note 4 to Table 27, "PCI DC Parameters"</li> <li>Changed VIH "Minimum" parameter to 2.0 in Table 28, "USB v1.1 DC Parameters" (see the Intel® IXP4XX Product Line of Network Processors Specification Update (306428)); added note 2</li> <li>Added new paragraph to Section 5.5.1.1, "Processor Clock Timings" regarding crystal oscillators application</li> <li>Added footnote regarding PLL operation at the lowest slew rate to Table 41, "Devices' Clock Timings (Oscillator Reference)"</li> <li>Added footnote to Table 51, "MII Input Timings Values" and Table 52, "MDIO Timings Values"</li> <li>Replaced Expansion Bus figures: Figure 25–Figure 39</li> <li>Updated Trdsetup and Trdhold values in Table 56, Table 57, Table 58 and Table 59</li> <li>Added footnotes to Table 63, "HPI-16 Multiplexed Read Accesses Values"</li> <li>Replaced Table 69, "ICC and Total Average Power – Commercial Temperature Range", and inserted new Table 70, "ICC and Total Average Power – Extended Temperature Range"</li> </ol> | | June 2004 | 004 | Updated Intel <sup>®</sup> product branding. Change bars are retained from the previous release of this document (-003). | | April 2004 | 003 | Incorporated specification changes, specification clarifications and document changes from the Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Specification Update (252702-003). | | | | | | May 2003 | 002 | Incorporated specification changes, specification clarifications and document changes from the Intel® IXP42X Product Line of Network Processors Specification Update (252702-001). Incorporated information for the Intel® IXC1100 Control Plane Processor. | #### Introduction 1.0 #### 1.1 About this Document This datasheet contains a functional overview of the Intel $^{(\!0\!)}$ IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor, mechanical data (package signal locations and simulated thermal characteristics), targeted electrical specifications, and some bus functional wave forms for the device. Detailed functional descriptions other than parametric performance are published in the Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Developer's Manual. Other related documents are shown in Table 1. #### Table 1. Related Documents | Document Title | Document # | |-----------------------------------------------------------------------------------------------------------------|------------| | Intel® IXP4XX Product Line of Network Processors Specification Update | 306428 | | Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Developer's Manual | 252480 | | Intel® IXP400 Software Programmer's Guide | 252539 | | Intel® IXP400 Software Specification Update | 273795 | | Intel XScale® Core Developer's Manual | 273473 | | Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Hardware Design Guidelines | 252817 | | Intel XScale® Microarchitecture Technical Summary | _ | | PCI Local Bus Specification, Rev. 2.2 | _ | | Universal Serial Bus Specification, Revision 1.1 | _ | #### Table 2. Terminology and Acronyms | Acronym/<br>Terminology | Description | | | | |-------------------------|--------------------------------------------------|--|--|--| | AAL | ATM Adaptation Layers | | | | | AES | Advanced Encryption Standard | | | | | АНВ | Advanced High-Performance Bus | | | | | APB | Advanced Peripheral Bus | | | | | API | Application Program Interface | | | | | Assert | The logically active value of a signal or bit. | | | | | ATM | Asynchronous Transmission Mode | | | | | AQM | AHB Queue Manager | | | | | ВТВ | Branch Target Buffer | | | | | CRC | Cyclical Redundancy Check | | | | | Deassert | The logically inactive value of a signal or bit. | | | | | DDR | Double Data Rate | | | | | DES | Data-Encryption Standard | | | | | DMA | Direct Memory Access | | | | | DSP | Digital Signal Processor | | | | ## Table 2. Terminology and Acronyms (Continued) | Acronym/<br>Terminology | Description | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | E1 | Euro 1 trunk line | | FIFO | First In First Out | | GCI | General Circuit Interface | | GPIO | General-purpose input/output | | HDLC | High-level Data Link Control | | HPI | (Texas Instruments*) Host Port Interfaces | | HSS | High-Speed Serial (port) | | LSb | Least-Significant bit | | LSB | Least-Significant Byte | | MAC | Media Access Controller | | MDIO | Management Data Input/Output | | MII | Media-Independent Interface | | MMU | Memory Management Unit | | MSb | Most-Significant bit | | MSB | Most-Significant Byte | | NPE | Network Processor Engine | | PCI | Peripheral Component Interconnect | | PHY | Physical Layer (Layer 1) Interface | | Reserved | A field that may be used by an implementation. Software should not modify reserved fields or depend on any values in reserved fields. | | RX | Receive (HSS is receiving from off-chip) | | SRAM | Static Random Access Memory | | SDRAM | Synchronous Dynamic Random Access Memory | | T1 | Type 1 trunk line | | TX | Transmit (HSS is transmitting off-chip) | | UART | Universal Asynchronous Receiver-Transmitter | | USB | Universal Serial Bus | | UTOPIA | Universal Test and Operations PHY Interface for ATM | | WAN | Wide Area Network | ## 1.2 Product Features ## 1.2.1 Product Line Features This section outlines the features that apply to the Intel $^{\circledR}$ IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor. Some of the features described in this document require enablement by software delivered by Intel. Some features may not be enabled with current software releases. The features that require software are identified below. Refer to the Intel® IXP400 Software Programmer's Guide for information on features that are currently enabled. - Intel Scale<sup>®</sup> Processor (compliant with ARM\* architecture) - High-performance processor based on Intel XScale<sup>®</sup> Microarchitecture - Seven/eight-stage Intel<sup>®</sup> Super-Pipelined RISC Technology - Management unit - 32-entry, data memory management unit - 32-entry, instruction memory management unit - 32-Kbyte, 32-way, set associative instruction cache - 32-Kbyte, 32-way, set associative data cache - 2-Kbyte, two-way, set associative mini-data cache - 128-entry, branch target buffer - Eight-entry write buffer - Four-entry fill and pend buffers - Clock speeds: - 266 MHz - 400 MHz - 533 MHz - ARM\* Version V5TE Compliant - Intel<sup>®</sup> Media Processing Technology Multiply-accumulate coprocessor - Debug unit Accessible through JTAG port - PCI niterface - 32-bit interface - Selectable clock - 33 MHz clock output derived from either GPIO14 or GPIO15 - 33 and 66 MHz clock input - PCI Local Bus Specification, Rev. 2.2 compatible - PCI arbiter supporting up to four external PCI devices (four REQ/GNT pairs) - Host/option capable - Master/target capable - Two DMA channels - · USB v 1.1 device controller - Full-speed capable - Embedded transceiver - 16 endpoints - SDRAM niterface - 32-bit data - 13-bit address - 133 MHz - Up to eight open pages simultaneously maintained - Programmable auto-refresh - Programmable CAS/data delay - Support for 8 MB, minimum, up to 256 MB maximum - Expansion interface - 24-bit aldress - 16-bit data - Eight programmable chip selects - Supports Intel/Motorola\* microprocessors - Multiplexed-style bus cycles - · Simplex-style bus cycles - DSP support for: - Texas Instruments\* DSPs supporting HPI-8 bus cycles - Texas Instruments DSPs supporting HPI-16 bus cycles - High-speed/Console UARTs - 1,200 baud to 921 Kbaud - 16550 compliant - 64-byte Tx and Rx FIFOs - CTS and RTS modem control signals - Internal bus performance monitoring unit - Seven 27-bit event counters - Monitoring of internal bus occurrences and duration events - 16 **G**IOs - · Four internal timers - Packaging - 492-pin **B**GA - Commercial temperature (0° to +70° C) - Extended temperature (-40° to +85° C) The remaining features described in the product line features list require software in order for these features to be functional. To determine if the feature is enabled, see the $Intel^{\textcircled{B}}$ IXP400 Software Programmer's Guide. - Three network processor engines (NPEs) Note 1 Used to offload typical Layer-2 networking functions such as: - Ethernet filtering - ATM SARing - HDLC - Encryption/Authentication/Hashing Note 1 - DES - Triple-DES (3DES) - AES 128-bit and 256-bit - ARC4/WEP-CRC - SHA-1 - MD5 - Two MII interfaces Note 1 - 802.3 MII interfaces - Single MDIO interface to control both MII interfaces - UTOPIA Level 2 Interface Note 1 - Eight-bit interface - Up to 33 MHz clock speed - Five transmit and five receive address lines - Two high-speed, serial interfaces Note 1 - Six-wire - Supports speeds up to 8.192 MHz - Supports connection to T1/E1 framers - Supports connection to CODEC/SLICs - Eight HDLC Channels This feature requires Intel supplied software. To determine if this feature is enabled by a particular software release, see the Intel<sup>®</sup> IXP400 Software Programmer's Guide. Note: #### 1.2.2 **Processor Features** Table 3 on page 13 describes the features that apply to the Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor. Table 3. Processor Features (Sheet 1 of 2) | Feature | Requires<br>Enabling<br>Software<br>(Note 1) | Intel®<br>IXP425<br>Network<br>Processor | Intel®<br>IXP423<br>Network<br>Processor | Intel®<br>IXP422<br>Network<br>Processor | Intel®<br>IXP421<br>Network<br>Processor | Intel®<br>IXP420<br>Network<br>Processor | Intel®<br>IXC1100<br>Control<br>Plane<br>Processor | |---------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|----------------------------------------------------| | Processor<br>Speed (MHz) | | 266/400/533 | 266/533 | 266 | 266 | 266/400/533 | 266/400/533 | | UTOPIA 2 | Yes | Х | Х | | Х | | | | GPIO | | X | Х | Х | Х | Х | Х | | UART /1 | 0 | Х | X | X | X | X | Х | | HSS 0 | Yes | Х | X | | Х | | | | HSS 1 | Yes | Yes X X | | | Х | | | | MII | Y@s | Х | Х | X | Х | Х | Х | | MII 1 | Yes | Х | Х | X | | Х | Х | | USB | USB X | | X | Х | Х | Х | Х | | PCI | | Х | X | Х | X | X | Х | | Expansion<br>Bus | 16-bit, 66 MHz 16-bit, 66 | | 16-bit, 66 MHz | 16-bit, 66 MHz | 16-bit, 66 MHz | 16-bit, 66 MHz | 16-bit, 66 MHz | | SDRAM | 32-bit, 133 32-bit, 133<br>MHz MHz | | 32-bit, 133<br>MHz | 32-bit, 133<br>MHz | 32-bit, 133<br>MHz | 32-bit, 133<br>MHz | 32-bit, 133<br>MHz | | AES / DES /<br>3DES | Yes | Х | | Х | | | | | Multi-<br>Channel<br>HDLC | Yes | 8 | 8 | | 8 | | | #### Notes: 2. Only the 266 MHz version of the Intel® IXP420 Network Processor supports extended temperature. July 2010 Document Number: 252479-008US The features marked "Yes" require enabling software. Refer to the Intel® IXP400 Software Programmer's Guide to 1. determine if the feature is enabled. #### Table 3. Processor Features (Sheet 2 of 2) | Feature | Requires<br>Enabling<br>Software<br>(Note 1) | Intel®<br>IXP425<br>Network<br>Processor | Intel®<br>IXP423<br>Network<br>Processor | Intel®<br>IXP422<br>Network<br>Processor | Intel®<br>IXP421<br>Network<br>Processor | Intel®<br>IXP420<br>Network<br>Processor | Intel®<br>IXC1100<br>Control<br>Plane<br>Processor | |---------------------------|----------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|----------------------------------------------------| | SHA-1 /<br>MD-5 | Yes | Х | | Х | | | | | Commercial<br>Temperature | | Х | Х | Х | Х | Х | Х | | Extended<br>Temperature | | Х | | | | X Note 2) | Х | #### Notes: ## 2.0 Functional Overview The Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor are compliant with the ARM\* Version 5TE instruction-set architecture (ISA). The Intel® IXP42X product line and IXC1100 control plane processors are designed with Intel 0.18-micron production semiconductor process technology. This process technology — along with the compactness of the Intel XScale® processor, the ability to simultaneously process up to three integrated network processing engines (NPEs), and numerous dedicated-function peripheral interfaces — enables the IXP42X product line and IXC1100 control plane processors to operate over a wide range of low-cost networking applications, with industry-leading performance. As indicated in Figure 1 through Figure 5, the Intel<sup>®</sup> IXP42X product line and IXC1100 control plane processors combine many features with the Intel XScale<sup>®</sup> Processor to create a highly integrated processor applicable to LAN/WAN-based networking applications in addition to other embedded networking applications. This section briefly describes the main features of the product. For detailed functional descriptions, see the Intel<sup>®</sup> IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Developer's Manual. The features marked "Yes" require enabling software. Refer to the Intel<sup>®</sup> IXP400 Software Programmer's Guide to determine if the feature is enabled. Only the 266 MHz version of the Intel® IXP420 Network Processor supports extended temperature. Intel® IXP425 Network Processor Block Diagram Figure 1. Figure 2. Intel® IXP423 Network Processor Block Diagram July 2010 Document Number: 252479-008US Intel® IXP422 Network Processor Block Diagram Figure 3. Intel® IXP421 Network Processor Block Diagram Figure 4. July 2010 Document Number: 252479-008US Figure 5. Intel® IXP420 Network Processor Block Diagram ### 2.1 Functional Units The following sections briefly the functional units and their interaction in the system. For more detailed information, refer to the Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Developer's Manual. Unless otherwise specified, the functional descriptions apply to all processors in the IXP42X product line and IXC1100 control plane processors. Refer to Table 3 on page 13 and Figure 1 on page 15 through Figure 5 for specific information on supported interfaces. ## 2.1.1 Network Processor Engines (NPEs) The network processor engines (NPEs) are dedicated-function processors containing hardware coprocessors integrated into the IXP42X product line and IXC1100 control plane processors. The NPEs are used to off-load processing functions required by the Intel XScale $^{\circledR}$ processor. These NPEs are high-performance, hardware-multi-threaded processors with additional local-hardware-assist functionality used to off-load highly processor-intensive functions such as MII (MAC), CRC checking/generation, AAL segmentation and re-assembly, AES, DES, 3DES, SHA-1, and MD5. All instruction code for the NPEs are stored locally with a dedicated instruction memory bus and dedicated data memory bus. These NPEs support processing of the dedicated peripherals that can include: - A Universal Test and Operation PHY Interface for ATM (UTOPIA) 2 interface - Two High-Speed Serial (HSS) interfaces - Two Media-Independent Interfaces (MII) Table 4 specifies which devices, in the IXP42X product line and IXC1100 control plane processors, have which of these capabilities. #### Table 4. **Processor Functions** | Device | UTOPIA | HSS | MII 0 | MII 1 | AES / DES<br>/ 3DES | Multi-Channel HDLC | SHA-1 /<br>MD-5 | |----------------------------------------------------------|--------|-----|-------|-------|---------------------|--------------------|-----------------| | Intel <sup>®</sup> IXP425 Network<br>Processor | Х | Х | Х | Х | Х | 8 | Х | | Intel® IXP423 Network<br>Processor | Х | Х | Х | Х | | 8 | | | Intel® IXP422 Network<br>Processor | | | Х | Х | Х | | Х | | Intel <sup>®</sup> IXP421 Network<br>Processor | Х | Х | Х | | | 8 | | | Intel® IXP420 Network<br>Processor | | | Х | Х | | | | | Intel <sup>®</sup> IXC1100<br>Control Plane<br>Processor | | | Х | Х | | | | The NPE is a hardware-multi-threaded processor engine that is used to accelerate functions that are difficult to achieve high performance in a standard RISC processor. Each NPE is a 133.32 MHz (which is 4 \* OSC\_IN input pin) processor core that has self contained instruction memory and self-contained data memory that operate in parallel. In addition to having separate instruction/data memory and local-code store, the NPE supports hardware multi-threading with support for multiple contexts. The support of hardware multi-threading creates an efficient processor engine with minimal processor stalls due to the ability of the processor to switch contexts in a single dock cycle, based on a prioritized/preemptive basis. The prioritized/preemptive nature of the context switching allows time-critical applications to be implemented in a low-latency fashion, which is required while processing multi-media applications. The NPE also connects several hardware-based coprocessors that are used to implement functions that are difficult for a processor to implement. These functions include: - Serialization/De-serialization - DES/3DES/AES - MD5 - CRC checking/generation - SHA-1 - · HDLC bit stuffing/de-stuffing These coprocessors are implemented in hardware, enabling the coprocessors and the NPE processor core to operate in parallel. The combined forces of the hardware multi-threading, local-code store, independent instruction memory, independent data memory, and parallel processing allows the Intel XScale® processor to be utilized for application purposes. The multi-processing capability of the peripheral interface functions allows unparalleled performance to be achieved by the application running on the Intel XScale<sup>®</sup> processor. #### 2.1.2 Internal Bus The internal bus architecture of the IXP42X product line and IXC1100 control plane processors is designed to allow parallel processing to occur and to isolate bus utilization, based on particular traffic patterns. The bus is segmented into three major buses: the North AHB, South AHB, and APB. #### 2.1.2.1 North AHB The North AHB is a 133.32 MHz, 32-bit bus that can be mastered by the NPEs. The targets of the North AHB can be the SDRAM or the AHB/AHB bridge. The AHB/AHB bridge allows the NPEs to access the peripherals and internal targets on the South AHB. Data transfers by the NPEs on the North AHB to the South AHB are targeted predominately to the queue manager. Transfers to the AHB/AHB bridge may be "posted," when writing, or "split," when reading. When a transaction is "posted," a master on the North AHB requests a write to a peripheral on the South AHB. If the AHB/AHB Bridge has a free FIFO location, the write request will be transferred from the master on the North AHB to the AHB/AHB bridge. The AHB/AHB bridge will complete the write on the South AHB, when it can obtain access to the peripheral on the South AHB. The North AHB is released to complete another transaction. When a transaction is "split," a master on the North AHB requests a read of a peripheral on the South AHB. If the AHB/AHB bridge has a free FIFO location, the read request will be transferred from the master on the North AHB to the AHB/AHB bridge. The AHB/AHB bridge will complete the read on the South AHB, when it can obtain access to the peripheral on the South AHB. Once the AHB/AHB bridge has obtained the read information from the peripheral on the South AHB, the AHB/AHB bridge notifies the arbiter, on the North AHB, that the AHB/AHB bridge has the data for the master that requested the "split" transfer. The master on the North AHB — that requested the split transfer — will arbitrate for the North AHB and transfer the read data from the AHB/AHB bridge. The North AHB is released to complete another transaction while the North AHB master — that requested the "split" transfer — waits for the data to arrive. These "posting" and "splitting" transfers allow control of the North AHB to be given to another master on the North AHB — enabling the North AHB to achieve maximum efficiency. Transfers to the AHB/AHB bridge are considered to be small and infrequent, relative to the traffic passed between the NPEs on the North AHB and the SDRAM. #### 2.1.2.2 South AHB The South AHB is a 133.32 MHz, 32-bit bus that can be mastered by the Intel XScale $^{\otimes}$ processor, PCI controller, and the AHB/AHB bridge. The targets of the South AHB Bus can be the SDRAM, PCI interface, queue manager, expansion bus, or the APB/AHB bridge. Accessing across the APB/AHB bridge allows interfacing to peripherals attached to the APB. #### 2.1.2.3 APB Bus The APB Bus is a 66.66 MHz (which is $2 * OSC_IN$ input pin.), 32-bit bus that can be mastered by the AHB/APB bridge only. The targets of the APB bus can be: - High-speed UART interface - USB v1.1 interface - Internal bus performance monitoring unit (IBPMU) - GPIO - Console UART interface - All NPEs - Interrupt controller - Timers The APB interface is also used as an alternate-path interface to the NPEs and is used for NPE code download and configuration. #### 2.1.3 MII Interfaces Two industry-standard, media-independent interface (MII) interfaces are integrated into most of the IXP42X product line and IXC1100 control plane processors with separate media-access controllers and independent network processing engines. (See Table 4 on page 19.) The independent NPEs and MACs allow parallel processing of data traffic on the MII interfaces and off-loading of processing required by the Intel XScale® processor. The IXP42X product line and IXC1100 control plane processors are compliant with the IEEE, 802.3 specification. In addition to two MII interfaces, the IXP42X product line and IXC1100 control plane processors include a single management data interface that is used to configure and control PHY devices that are connected to the MII interface. #### 2.1.4 UTOPIA Level 2 The integrated, UTOPIA Level 2 interface works with a network processing engine, for several of the IXP42X product line and IXC1100 control plane processors. (See Table 4 on page 19.) The UTOPIA Level 2 interface supports a single- or a multiple-physical-interface configuration with cell-level or octet-level handshaking. The network processing engine handles segmentation and reassembly of ATM cells, CRC checking/generation, and transfer of data to/from memory. This allows parallel processing of data traffic on the UTOPIA Level 2 interface, off-loading processor overhead required by the Intel XScale® processor. The IXP42X product line and IXC1100 control plane processors are compliant with the ATM Forum, UTOPIA Level-2 Specification, Revision 1.0. #### 2.1.5 USB Interface The integrated USB 1.1 interface is a device-only controller. The interface supports full-speed operation and 16 endpoints and includes an integrated transceiver. #### There are: - Six isochronous endpoints (three input and three output) - One control endpoints - Three interrupt endpoints - Six bulk endpoints (three input and three output) #### 2.1.6 PCI Controller The IXP42X product line and IXC1100 control plane processors' PCI controller is compatible with the PCI Local Bus Specification, Rev. 2.2. The PCI interface is 32-bit compatible bus and capable of operating as either a host or an option (that is, not the Host) For more information on PCI Controller support and configuration see the Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Developer's Manual. #### 2.1.7 SDRAM Controller The memory controller manages the interface to external SDRAM memory chips. The interface: - Operates at 133.32 MHz (which is 4 \* OSC\_IN input pin.) - Supports eight open pages simultaneously - Has two banks to support memory configurations from 8 Mbyte to 256 Mbyte The memory controller only supports 32-bit memory. If a x16 memory chip is used, a minimum of two memory chips would be required to facilitate the 32-bit interface required by the IXP42X product line and IXC1100 control plane processors. A maximum of four SDRAM memory chips may be attached to the processors. For more information on SDRAM support and configuration see the Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Developer's Manual. The memory controller internally interfaces to the North AHB and South AHB with independent interfaces. This architecture allows SDRAM transfers to be interleaved and pipelined to achieve maximum possible efficiency. The maximum burst size supported to the SDRAM interface is eight 32-bit words. This burst size allows the best efficiency/fairness performance between accesses from the North AHB and the South AHB. #### 2.1.8 Expansion Bus The expansion interface allows easy and — in most cases — glue-less connection to peripheral devices. It also provides input information for device configuration after reset. Some of the peripheral device types are flash, ATM control interfaces, and DSPs used for voice applications. (Some voice configurations can be supported by the HSS interfaces and the Intel XScale $^{(\!R\!)}$ processor, implementing voice-compression algorithms.) The expansion bus interface is a 16-bit interface that allows an address range of 512 bytes to 16 Mbytes, using 24 address lines for each of the eight independent chip selects. Accesses to the expansion bus interface consists of five phases. Each of the five phases can be lengthened or shortened by setting various configuration registers on a per-chip-select basis. This feature allows the IXP42X product line and IXC1100 control plane processors to connect to a wide variety of peripheral devices with varying speeds. The expansion bus interface supports Intel or Motorola\* microprocessor-style bus cycles. The bus cycles can be configured to be multiplexed address/data cycles or separate address/data cycles for each of the eight chip-selects. Additionally, Chip Selects 4 through 7 can be configured to support Texas Instruments HPI-8 or HPI-16 style accesses for DSPs. The expansion bus interface is an asynchronous interface to externally connected chips. However, a clock must be supplied to the IXP42X product line and IXC1100 control plane processors' expansion bus interface for the interface to operate. This clock can be driven from GPIO 15 or an external source. The maximum clock rate that the expansion bus interface can accept is 66.66 MHz. At the de-assertion of reset, the 24-bit address bus is used to capture configuration information from the levels that are applied to the pins at this time. External pull-up/pull-down resistors are used to tie the signals to particular logic levels. For additional details, refer to Section 8 (Expansion Bus Controller) of the Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Developer's Manual.) #### 2.1.9 High-Speed, Serial Interfaces The high-speed, serial interfaces are six-signal interfaces that support serial transfer speeds from 512 KHz to 8.192 MHz, for some models of the IXP42X product line and IXC1100 control plane processors. (See Table 4 on page 19.) Each interface allows direct connection of up to four T1/E1 framers and CODEC/SLICs to the IXP42X product line and IXC1100 control plane processors. The high-speed, serial interfaces are capable of supporting various protocols, based on the implementation of the code developed for the network processor engine. For a list of supported protocols, see the Intel® IXP400 Software Programmer's Guide. #### 2.1.10 High-Speed and Console UARTs The UART interfaces are 16550-compliant UARTs with the exception of transmit and receive buffers. Transmit and receive buffers are 64 bytes-deep versus the 16 bytes required by the 16550 UART specification. The interface can be configured to support speeds from 1,200 baud to 921 Kbaud. The interface support configurations of: - Five, six, seven, or eight data-bit transfers - · One or two stop bits - Even, odd, or no parity The request-to-send (RTS\_N) and clear-to-send (CTS\_N) modem control signals also are available with the interface for hardware flow control. #### 2.1.11 **GPIO** 16 GPIO pins are supported by the IXP42X product line and IXC1100 control plane processors. GPIO pins 0 through 15 can be configured to be general-purpose input or general-purpose output. Additionally, GPIO pins 0 through 12 can be configured to be an interrupt input. GPIO Pin 14 and GPIO 15 can also be configured as a clock output. The output-clock configuration can be set at various speeds, up to 33.33 MHz, with various duty cycles. GPIO Pin 14 is configured as an input, upon reset. GPIO Pin 15 is configured as an output, upon reset. GPIO Pin 15 can be used to clock the expansion interface, after reset #### 2.1.12 Internal Bus Performance Monitoring Unit (IBPMU) The IXP42X product line and IXC1100 control plane processors consists of seven 27-bit counters that may be used to capture predefined durations or occurrence events on the North AHB, South AHB, or SDRAM controller page hits/misses. #### 2.1.13 Interrupt Controller The IXP42X product line and IXC1100 control plane processors consists of 32 interrupt sources to allow an extension of the Intel XScale® processor FIQ and IRQ interrupt sources. These sources can originate from some external GPIO pins or internal peripheral interfaces. The interrupt controller can configure each interrupt source as an FIQ, IRQ, or disabled. The interrupt sources tied to Interrupt 0 to 7 can be prioritized. The remaining interrupts are prioritized in ascending order. For example, Interrupt 8 has a higher priority than 9, 9 has a higher priority than 10, and 30 has a higher priority that 31. #### 2.1.14 Timers The IXP42X product line and IXC1100 control plane processors consists of four internal timers operating at 66.66 MHz (which is 2 \* OSC\_IN input pin.) to allow task scheduling and prevent software lock-ups. The device has four 32-bit counters: - Watch-Dog Timer - Timestamp Timer - Two general-purpose timers ## 2.1.15 AHB Queue Manager The AHB Queue Manager (AQM) provides queue functionality for various internal blocks. It maintains the queues as circular buffers in an embedded 8KB SRAM. It also implements the status flags and pointers required for each queue. The AQM manages 64 independent queues. Each queue is configurable for buffer and entry size. Additionally status flags are maintained for each queue. The AQM interfaces include an Advanced High-performance Bus (AHB) interface to the NPEs and Intel XScale® processor (or any other AHB bus master), a Flag Bus interface, an event bus (to the NPE condition select logic) and two interrupts to the Intel XScale® processor. The AHB interface is used for configuration of the AQM and provides access to queues, queue status and SRAM. Individual queue status for queues 0-31 is communicated to the NPEs via the flag bus. Combined queue status for queues 32-63 are communicated to the NPEs via the event bus. The two interrupts, one for queues 0-31 and one for queues 32-63, provide status interrupts to the Intel XScale® processor. ## 2.2 Intel XScale® Processor The Intel XScale technology is compliant with the ARM\* Version 5TE instruction-set architecture (ISA). The Intel XScale® processor, shown in Figure 6, is designed with Intel 0.18-micron production semiconductor process technology. This process technology enables the Intel XScale® processor to operate over a wide speed and power range, producing industry-leading mW/MIPS performance. Intel XScale® processor features include: - Seven/eight-stage super-pipeline promotes high-speed, efficient processor performance - 128-entry branch target buffer keeps pipeline filled with statistically correct branch choices - 32-entry instruction memory-management unit for logical-to-physical address translation, access permissions, I-cache attributes - 32-entry data-memory management unit for logical-to-physical address translation, access permissions, D-cache attributes - 32-Kbyte instruction cache can hold entire programs, preventing processor stalls caused by multi-cycle memory accesses - 32-Kbyte data cache reduces processor stalls caused by multi-cycle memory accesses - 2-Kbyte mini-data cache for frequently changing data streams avoids "thrashing" of the D-cache - Four-entry fill-and-pend buffers to promote processor efficiency by allowing "hit-under-miss" operation with data caches - Eight-entry write buffer allows the processor to continue execution while data is written to memory - Multiple-accumulate coprocessor that can do two simultaneous, 16-bit, SIMD multiplies with 40-bit accumulation for efficient, high-quality media and signal processing - Performance monitoring unit (PMU) furnishing two 32-bit event counters and one 32-bit cycle counter for analysis of hit rates, etc. This PMU is for the Intel XScale® processor only. An additional PMU is supplied for monitoring of internal bus performance. - JTAG debug unit that uses hardware break points and 256-entry trace history buffer (for flow-change messages) to debug programs Intel XScale® Technology Block Diagram Figure 6. #### 2.2.1 Super Pipeline The super pipeline is composed of integer, multiply-accumulate (MAC), and memory pipes. The integer pipe has seven stages: - Branch Target Buffer (BTB)/Fetch 1 - Fetch 2 - Decode - Register File/Shift - ALU Æecute - State Execute - Integer Writeback The memory pipe has eight stages: - The first five stages of the Integer pipe (BTB/Fetch 1 through ALU Execute) . . . then finish with the following memory stages: - Data Cache 1 - Data Cache 2 - Data Cache Writeback The MAC pipe has six to nine stages: - The first four stages of the Integer pipe (BTB/Fetch 1 through Register File/ Shift) . . . then finish with the following MAC stages: - MAC 1 - MAC 2 - MAC 3 - MAC 4 - Data Cache Writeback The MAC pipe supports a data-dependent early terminate where stages MAC 2, MAC 3, and/or MAC 4 are bypassed. Deep pipes promote high instruction execution rates only when a means exists to successfully predict the outcome of branch instructions. The branch target buffer provides such a means. ## 2.2.2 Branch Target Buffer (BTB) Each entry of the 128-entry BTB contains the address of a branch instruction, the target address associated with the branch instruction, and a previous history of the branch being taken or not taken. The history is recorded as one of four states: - Strongly taken - Weakly taken - Weakly not taken - Strongly not taken The BTB can be enabled or disabled via Coprocessor 15, Register 1. When the address of the branch instruction hits in the BTB and its history is strongly or weakly taken, the instruction at the branch target address is fetched. When its history is strongly or weakly not-taken, the next sequential instruction is fetched. In either case the history is updated. Data associated with a branch instruction enters the BTB the first time the branch is taken. This data enters the BTB in a slot with a history of strongly not-taken (overwriting previous data when present). Successfully predicted branches avoid any branch-latency penalties in the super pipeline. Unsuccessfully predicted branches result in a four to five cycle branch-latency penalty in the super pipeline. ## 2.2.3 Instruction Memory Management Unit (IMMU) For instruction pre-fetches, the IMMU controls logical-to-physical address translation, memory access permissions, memory-domain identifications, and attributes (governing operation of the instruction cache). The IMMU contains a 32-entry, fully associative instruction-translation, look-aside buffer (ITLB) that has a round-robin replacement policy. ITLB entries zero through 30 can be locked. Document Number: 252479-008US When an instruction pre-fetch misses in the ITLB, the IMMU invokes an automatic table-walk mechanism that fetches an associated descriptor from memory and loads it into the ITLB. The descriptor contains information for logical-to-physical address translation, memory-access permissions, memory-domain identifications, and attributes governing operation of the I-cache. The IMMU then continues the instruction pre-fetch by using the address translation just entered into the ITLB. When an instruction pre-fetch hits in the ITLB, the IMMU continues the pre-fetch using the address translation already resident in the ITLB. Access permissions for each of up to 16 memory domains can be programmed. When an instruction pre-fetch is attempted to an area of memory in violation of access permissions, the attempt is aborted and a pre-fetch abort is sent to the Intel XScale® processor for exception processing. The IMMU and DMMU can be enabled or disabled together. #### 2.2.4 Data Memory Management Unit (DMMU) For data fetches, the DMMU controls logical-to-physical address translation, memoryaccess permissions, memory-domain identifications, and attributes (governing operation of the data cache or mini-data cache and write buffer). The DMMU contains a 32-entry, fully associative data-translation, look-aside buffer (DTLB) that has a roundrobin replacement policy. DTLB entries 0 through 30 can be locked. When a data fetch misses in the DTLB, the DMMU invokes an automatic table-walk mechanism that fetches an associated descriptor from memory and loads it into the DTLB. The descriptor contains information for logical-to-physical address translation, memory-access permissions, memory-domain identifications, and attributes (governing operation of the D-cache or mini-data cache and write buffer). The DMMU continues the data fetch by using the address translation just entered into the DTLB. When a data fetch hits in the DTLB, the DMMU continues the fetch using the address translation already resident in the DTLB. Access permissions for each of up to 16 memory domains can be programmed. When a data fetch is attempted to an area of memory in violation of access permissions, the attempt is aborted and a data abort is sent to the Intel XScale® processor for exception processing. The IMMU and DMMU can be enabled or disabled together. #### 2.2.5 Instruction Cache (I-Cache) The I-cache can contain high-use, multiple-code segments or entire programs, allowing the Intel XScale® processor access to instructions at core frequencies. This prevents processor stalls caused by multi-cycle accesses to external memory. The 32-Kbyte I-cache is 32-set/32-way associative, where each set contains 32 ways and each way contains a tag address, a cache line of instructions (eight 32-bit words and one parity bit per word), and a line-valid bit. For each of the 32 sets, 0 through 28 ways can be locked. Unlocked ways are replaceable via a round-robin policy. The I-cache can be enabled or disabled. Attribute bits within the descriptors, contained in the ITLB of the IMMU, provide some control over an enabled I-cache. When a needed line (eight 32-bit words) is not present in the I-cache, the line is fetched (critical word first) from memory via a two-level, deep-fetch queue. The fetch queue allows the next instruction to be accessed from the I-cache, but only when its data operands do not depend on the execution results of the instruction being fetched via the queue. ### 2.2.6 Data Cache (D-Cache) The D-cache can contain high-use data such as lookup tables and filter coefficients, allowing the Intel XScale<sup>®</sup> processor access to data at core frequencies. This prevents processor stalls caused by multi-cycle accesses to external memory. The 32-Kbyte D-cache is 32-set/32-way associative, where each set contains 32 ways and each way contains a tag address, a cache line (32 bytes with one parity bit per byte) of data, two dirty bits (one for each of two eight-byte groupings in a line), and one valid bit. For each of the 32 sets, zero through 28 ways can be locked, unlocked, or used as local SRAM. Unlocked ways are replaceable via a round-robin policy. The D-cache (together with the mini-data cache) can be enabled or disabled. Attribute bits within the descriptors, contained in the DTLB of the DMMU, provide significant control over an enabled D-cache. These bits specify cache operating modes such as read and write allocate, write-back, write-through, and D-cache versus mini-data cache targeting. The D-cache (and mini-data cache) work with the load buffer and pend buffer to provide "hit-under-miss" capability that allows the Intel XScale<sup>®</sup> processor to access other data in the cache after a "miss" is encountered. The D-cache (and mini-data cache) works in conjunction with the write buffer for data that is to be stored to memory. #### 2.2.7 Mini-Data Cache The mini-data cache can contain frequently changing data streams such as MPEG video, allowing the Intel XScale® processor access to data streams at core frequencies. This prevents processor stalls caused by multi-cycle accesses to external memory. The mini-data cache relieves the D-cache of data "thrashing" caused by frequently changing data streams. The 2-Kbyte, mini-data cache is 32-set/two-way associative, where each set contains two ways and each way contains a tag address, a cache line (32 bytes with one parity bit per byte) of data, two dirty bits (one for each of two eight-byte groupings in a line), and a valid bit. The mini-data cache uses a round-robin replacement policy and cannot be locked. The mini-data cache (together with the D-cache) can be enabled or disabled. Attribute bits contained within a coprocessor register specify operating modes write and/or read allocate, write-back, and write-through. The mini-data cache (and D-cache) work with the load buffer and pend buffer to provide "hit-under-miss" capability that allows the Intel XScale® processor to access other data in the cache after a "miss" is encountered. The mini-data cache (and D-cache) works in conjunction with the write buffer for data that is to be stored to memory. ## 2.2.8 Fill Buffer (FB) and Pend Buffer (PB) The four-entry fill buffer (FB) works with the Intel XScale® processor to hold non-cacheable loads until the bus controller can act onthem. The FB and the four-entry pend buffer (PB) work with the D-cache and mini-data cache to provide "hit-under-miss" capability, allowing the Intel XScale® processor to seek other data in the caches while "miss" data is being fetched from memory. The FB can contain up to four unique "miss" addresses (logical), allowing four "misses" before the processor is stalled. The PB holds up to four addresses (logical) for additional "misses" to those addresses that are already in the FB. A coprocessor register can specify draining of the fill and pend (write) buffers. #### 2.2.9 Write Buffer (WB) The write buffer (WB) holds data for storage to memory until the bus controller can act on it. The WB is eight entries deep, where each entry holds 16 bytes. The WB is constantly enabled and accepts data from the Intel XScale® processor, D-cache, or mini-data cache. Coprocessor 15, Register 1 specifies whether WB coalescing is enabled or disabled. When coalescing is disabled, stores to memory occur in program order regardless of the attribute bits within the descriptors located in the DTLB. When coalescing is enabled, the attribute bits within the descriptors located in the DTLB are examined to determine when coalescing is enabled for the destination region of memory. When coalescing is enabled in both CP15, R1 and the DTLB, data entering the WB can coalesce with any of the eight entries (16 bytes) and be stored to the destination memory region, but possibly out of program order. Stores to a memory region specified to be non-cacheable and non-bufferable by the attribute bits within the descriptors located in the DTLB causes the processor to stall until the store completes. A coprocessor register can specify draining of the write buffer. #### 2.2.10 Multiply-Accumulate Coprocessor (CP0) For efficient processing of high-quality, media-and-signal-processing algorithms, CPO provides 40-bit accumulation of 16 x 16, dual-16 x 16 (SIMD), and 32 x 32 signed multiplies. Special MAR and MRA instructions are implemented to move the 40-bit accumulator to two Intel XScale® processor general registers (MAR) and move two Intel XScale® processor general registers to the 40-bit accumulator (MRA). The 40-bit accumulator can be stored or loaded to or from D-cache, mini-data cache, or memory using two STC or LDC instructions. The 16 x 16 signed multiply-accumulates (MIAxy) multiply either the high/high, low/low, high/low, or low/high 16 bits of a 32-bit Intel XScale $^{\$}$ processor general register (multiplier) and another 32-bit Intel XScale® processor general register (multiplicand) to produce a full, 32-bit product that is sign-extended to 40 bits and added to the 40-bit accumulator. Dual-signed, 16 x 16 (SIMD) multiply-accumulates (MIAPH) multiply the high/high and low/low 16-bits of a packed 32-bit, Intel XScale® processor general register (multiplier) and another packed 32-bit, Intel XScale® processor general register (multiplicand) to produce two 16-bits products that are both sign-extended to 40 bits and added to the 40-bit accumulator. The 32 x 32 signed multiply-accumulates (MIA) multiply a 32-bit, Intel XScale<sup>®</sup> processor general register (multiplier) and another 32-bit, Intel XScale<sup>®</sup> processor general register (multiplicand) to produce a 64-bit product where the 40 LSBs are added to the 40-bit accumulator. The 16 x 32 versions of the 32 x 32 multiplyaccumulate instructions complete in a single cycle. #### 2.2.11 Performance Monitoring Unit (PMU) The performance monitoring unit contains two 32-bit, event counters and one 32-bit, clock counter. The event counters can be programmed to monitor I-cache hit rate, data caches hit rate, ITLB hit rate, DTLB hit rate, pipeline stalls, BTB prediction hit rate, and instruction execution count. ## 2.2.12 Debug Unit The debug unit is accessed through the JTAG port. The industry-standard, IEEE 1149.1 JTAG port consists of a test access port (TAP) controller, boundary-scan register, instruction and data registers, and dedicated signals TDI, TDO, TCK, TMS, and TRST#. The debug unit — when used with debugger application code running on a host system outside of the Intel $\mathsf{XScale}^{\mathbb{B}}$ processor — allows a program, running on the Intel $\mathsf{XScale}^{\mathbb{B}}$ processor, to be debugged. It allows the debugger application code or a debug exception to stop program execution and redirect execution to a debug-handling routine. Debug exceptions are instruction breakpoint, data breakpoint, software breakpoint, external debug breakpoint, exception vector trap, and trace buffer full breakpoint. Once execution has stopped, the debugger application code can examine or modify the Intel XScale $^{\circledR}$ processor's state, coprocessor state, or memory. The debugger application code can then restart program execution. The debug unit has two hardware-instruction, break point registers; two hardware, data-breakpoint registers; and a hardware, data-breakpoint control register. The second data-breakpoint register can be alternatively used as a mask register for the first data-breakpoint register. A 256-entry trace buffer provides the ability to capture control flow messages or addresses. A JTAG instruction (LDIC) can be used to download a debug handler via the JTAG port to the mini-instruction cache (the I-cache has a 2-Kbyte, mini-instruction cache to hold a debug handler). ## 3.0 Functional Signal Descriptions Listed in the signal definition tables — starting at Table 7, "SDRAM Interface" on page 33 — are pull-up an pull-down resistor recommendations that are required when the particular *enabled* interface is not being used in the application. These external resistor requirements are only needed if the particular model of Intel<sup>®</sup> IXP42X product line and IXC1100 control plane processors has the particular interface *enabled* and the interface is not required in the application. ## Warning: All IXP42X product line and IXC1100 control plane processors I/O pins are not 5-V tolerant. Disabled features, within the IXP42X product line and IXC1100 control plane processors, do not require external resistors as the processor will have internal pull-up or pull-down resistors enabled as part of the disabled interface. Table 5 presents the legend for interpreting the **Type** field in the other tables in this section of the document. To determine which interfaces are not enabled within the IXP42X product line and IXC1100 control plane processors, see Table 3 on page 13. #### Table 5. Signal Type Definitions (Sheet 1 of 2) | Symbol | Description | | | | | | |--------|--------------------------------------|--|--|--|--|--| | I | Input pin only | | | | | | | 0 | Output pin only | | | | | | | I/O | Pin can be either an input or output | | | | | | | OD | Open Drain pin | | | | | | #### Table 5. Signal Type Definitions (Sheet 2 of 2) | Symbol | Description | | | | | | | |--------|----------------------------------------------------------------|--|--|--|--|--|--| | PWR | Power pin | | | | | | | | GND | Ground pin | | | | | | | | 1 | Driven o cc t V | | | | | | | | 0 | Driven o ss t V | | | | | | | | X | Driven to unknown state | | | | | | | | ID | Input is disabled | | | | | | | | Н | Pulled up to Vcc | | | | | | | | L | Pulled to Vss | | | | | | | | PD | Pull-up Disabled | | | | | | | | Z | Output isabled D | | | | | | | | VO | A valid output level is driven, allowed states - 1, 0, H, Z | | | | | | | | VI | Need to drive a valid input level, allowed states - 1, 0, H, Z | | | | | | | | PE | Pull-up Enabled, equivalent to H | | | | | | | | Tri | Output Only/Tristatable | | | | | | | | N/C | No Connect | | | | | | | | - | Pin must be connected as described | | | | | | | #### Table 6. Processors' Signal Interface Summary Table | Reference | | | | | | |------------------------------------------------------|--|--|--|--|--| | Table 7, "SDRAM Interface" on page 33 | | | | | | | able 8, "PCI Controller" on page 34 | | | | | | | able 9, "High-Speed, Serial Interface 0" on page 36 | | | | | | | able 10, "High-Speed, Serial Interface 1" on page 37 | | | | | | | able 11, "MII Interfaces" on page 38 | | | | | | | able 12, "UTOPIA Level 2 Interface" on page 40 | | | | | | | able 13, "Expansion Bus Interface" on page 41 | | | | | | | able 14, "UART Interfaces" on page 42 | | | | | | | able 15, "USB Interface" on page 43 | | | | | | | able 16, "Oscillator Interface" on page 44 | | | | | | | able 17, "GPIO Interface" on page 44 | | | | | | | able 18, "JTAG Interface" on page 45 | | | | | | | able 19, "System Interface††" on page 45 | | | | | | | able 20, "Power Interface" on page 46 | | | | | | ## 3.1 Pin Description Tables This section identifies all the signal pins by symbol name, type and description. Names should follow the following convention, all capital letters with a trailing $\normalfont{``\_N''}$ indicate a signal is asserted when driven to a logic low (digital 0). The description includes the full name of the pin along with a functional description. This section does not specify the number of power and ground pins required, but does include the number of different types of power pins required. A signal called active high specifies that the interface is active when driven to a logic 1 and inactive when driven to a logic 0. A signal called active low specifies that the interface is active when driven to a logic 0 and inactive when driven to a logic 1. Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor July 2010 Datasheet Document Number: 252479-008US Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Datasheet 31 The following information attempts to explain how to interpret the tables. There are five vertical columns: - The Power Reset or Sys Reset column indicates signal state for the following conditions: - Power Reset is defined as follows: PWRON\_RESET\_N = 0 and RESET\_IN\_N = X - Sys Reset is defined as follows: PWRON\_RESET\_N = 1 and RESET\_IN\_N = 0 - The Post Reset column indicates signal state for the following condition: - Post Reset is defined as follows: PWRON\_RESET\_N = 1, RESET\_IN\_N = 1 and PLL\_LOCK = 1 ## Table 7. SDRAM Interface | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |-----------------------------------------------------------|-----------------------------------|---------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDM_ADDR[12:0] | Z | 0 | 0 | SDRAM Address: A0-A12 signals are output during the READ/WRITE commands and ACTIVE commands to select a location in memory to act upon. | | SDM_DATA[31:0] | Z | 1 | I/O | SDRAM Data: Bidirectional data bus used to transfer data to and from the SDRAM | | SDM_CLKOUT | Z | 0 | 0 | SDRAM Clock: All SDRAM input signals are sampled on the rising edge of SDM_CLKOUT. All output signals are driven with respect to the rising edge of SDM_CLKOUT. | | SDM_BA[1:0] | Z | 0 | 0 | SDRAM Bank Address: SDM_BA0 and SDM_BA1 define the bank the current command is attempting to access. | | SDM_RAS_N | Z | 1 | 0 | SDRAM Row Address strobe/select (active low): Along with SDM_CAS_N, SDM_WE_N, and SDM_CS_N signals determines the current command to be executed. | | SDM_CAS_N | Z | 1 | 0 | SDRAM Column Address strobe/select (active low): Along with SDM_RAS_N, SDM_WE_N, and SDM_CS_N signals determines the current command to be executed. | | SDM_CS_N[1:0] | Z | 1 | 0 | SDRAM Chip select (active low): CS# enables the command decoder in the external SDRAM when logic low and disables the command decoder in the external SDRAM when logic high. | | SDM_WE_N | Z | 1 | 0 | SDRAM Write enable (active low): Along with SDM_CAS_N, SDM_RAS_N, and SDM_CS_N signals determines the current command to be executed. | | SDM_CKE | Z | 1 | 0 | SDRAM Clock Enable: CKE is driving high to activate the clock to an external SDRAM and driven low to deactivate the CLK to an external SDRAM. | | SDM_DQM[3:0] | Z | 0 | 0 | SDRAM Data bus mask: DQM is used to byte select data during read/write access to an external SDRAM. | | † For a legend of the Type codes, see Table 5 on page 30. | | | | | #### PCI Controller (Sheet 1 of 2) Table 8. | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |----------------|-----------------------------------|---------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCI_AD[31:0] | Z | Z | I/O | PCI Address/Data bus used to transfer address and bidirectional data to and from multiple PCI devices. Should be pulled high <sup>††</sup> with a 10-K $\Omega$ resistor when not being utilized in the system. | | PCI_CBE_N[3:0] | Z | Z | I/O | PCI Command/Byte Enables is used as a command word during PCI address cycles and as byte enables for data cycles. Should be pulled high with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | PCI_PAR | Z | Z | I/O | PCI Parity used to check parity across the 32 bits of PCI_AD and the four bits of PCI_CBE_N. Should be pulled high <sup>††</sup> with a 10-K $\Omega$ resistor when not being utilized in the system. | | PCI_FRAME_N | Z | Z | I/O | PCI Cycle Frame used to signify the beginning and duration of a transaction. The signal will be inactive prior to or during the final data phase of a given transaction. Should be pulled high with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | PCI_TRDY_N | Z | Z | I/O | PCI Target Ready informs that the target of the PCI bus is ready to complete the current data phase of a given transaction. Should be pulled high with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | PCI_IRDY_N | Z | Z | I/O | PCI Initiator Ready informs the PCI bus that the initiator is ready to complete the transaction. Should be pulled high with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | PCI_STOP_N | Z | Z | I/O | PCI Stop indicates that the current target is requesting the current initiator to stop the current transaction. Should be pulled high with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | PCI_PERR_N | Z | Z | I/O | PCI Parity Error asserted when a PCI parity error is detected — between the PCI_PAR and associated information on the PCI_AD bus and PCI_CBE_N — during all PCI transactions, except for Special Cycles. The agent receiving data will drive this signal. Should be pulled high with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | PCI_SERR_N | Z | Z | I/OD | PCI System Error asserted when a parity error occurs on special cycles or any other error that will cause the PCI bus not to function properly. This signal can function as an input or an open drain output. Should be pulled high with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | PCI_DEVSEL_N | Z | Z | I/O | <ul> <li>PCI Device Select: <ul> <li>When used as an output, PCI_DEVSEL_N indicates that device has decoded that address as the target of the requested transaction.</li> <li>When used as an input, PCI_DEVSEL_N indicates if any device on the PCI bus exists with the given address.</li> </ul> </li> <li>Should be pulled high with a 10-KΩ resistor when not being utilized in the system.</li> </ul> | | PCI_IDSEL | Z | Z | I | PCI Initialization Device Select is a chip select during configuration reads and writes. Should be pulled high with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | PCI_REQ_N[3:1] | Z | Z | I | PCI arbitration request: Used by the internal PCI arbiter to allow an agent to request the PCI bus. Should be pulled high with a $10$ -K $\Omega$ resistor when not being utilized in the system. | For a legend of the Type codes, see Table 5 on page 30. For new designs, this signal should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. ++ #### Table 8. PCI Controller (Sheet 2 of 2) | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |----------------|-----------------------------------|---------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCI_REQ_N[0] | Z | Z | I/O | <ul> <li>PCI arbitration request:</li> <li>When configured as an input (PCI arbiter enabled), the internal PCI arbiter will allow an agent to request the PCI bus.</li> <li>When configured as an output (PCI arbiter disabled), the pin will be used to request access to the PCI bus from an external arbiter.</li> <li>Should be pulled high with a 10-KΩ resistor, when the PCI bus is not being utilized in the system.</li> </ul> | | PCI_GNT_N[3:1] | Z | Z | 0 | PCI arbitration grant: Generated by the internal PCI arbiter to allow an agent to claim control of the PCI bus. | | PCI_GNT_N[0] | Z | Z | I/O | <ul> <li>PCI arbitration grant:</li> <li>When configured as an output (PCI arbiter enabled), the internal PCI arbiter to allow an agent to claim control of the PCI bus.</li> <li>When configured as an input (PCI arbiter disabled), the pin will be used to claim access of the PCI bus from an external arbiter.</li> <li>Should be pulled high with a 10-KΩ resistor when not being utilized in the system.</li> </ul> | | PCI_INTA_N | Z | Z | O/D | PCI interrupt: Used to request an interrupt. Should be pulled high with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | PCI_CLKIN | Z | VI | I | PCI Clock: provides timing for all transactions on PCI. All PCI signals — except INTA#, INTB#, INTC#, and INTD# — are sampled on the rising edge of CLK and timing parameters are defined with respect to this edge. The PCI clock rate can operate at up to 66 MHz. Should be pulled high $^{\dagger\dagger}$ with a 10-K $\Omega$ resistor when not being utilized in the system. | For a legend of the Type codes, see Table 5 on page 30. For new designs, this signal should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. ++ High-Speed, Serial Interface 0 Table 9. | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |--------------|-----------------------------------|---------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HSS_TXFRAME0 | Z | Z | I/O | The High-Speed Serial (HSS) transmit frame signal can be configured as an input or an output to allow an external source become synchronized with the transmitted data. Often known as a Frame Sync signal. Configured as an input upon reset. Should be pulled high $^{\dagger\dagger}$ with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | HSS_TXDATA0 | Z | Z | O/D | Transmit data out. Open Drain output. Must be pulled high with a 10-K $\Omega$ resistor to $V_{CCP}$ . | | HSS_TXCLK0 | Z | Z | I/O | The High-Speed Serial (HSS) transmit clock signal can be configured as an input or an output. The clock can be a frequency ranging from 512 KHz to 8.192 MHz. Used to clock out the transmitted data. Configured as an input upon reset. Frame sync and data can be selected to be generated on the rising or falling edge of the transmit clock. Should be pulled high <sup>††</sup> with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | HSS_RXFRAME0 | Z | Z | I/O | The High-Speed Serial (HSS) receive frame signal can be configured as an input or an output to allow an external source to become synchronized with the received data. Often known as a Frame Sync signal. Configured as an input upon reset. Should be pulled high $^{\dagger\dagger}$ with a 10-K $\Omega$ resistor when not being utilized in the system. | | HSS_RXDATA0 | Z | VI | I | Receive data input. Can be sampled on the rising or falling edge of the receive clock. Should be pulled high <sup>††</sup> through a $10$ -K $\Omega$ resistor when not being utilized in the system. | | HSS_RXCLK0 | Z | Z | I/O | The High-Speed Serial (HSS) receive clock signal can be configured as an input or an output. The clock can be from 512 KHz to 8.192 MHz. Used to sample the received data. Configured as an input upon reset. Should be pulled high $^{\dagger\dagger}$ with a 10-K $\Omega$ resistor when not being utilized in the system. | <sup>†</sup> †† For a legend of the Type codes, see Table 5 on page 30. For new designs, this signal should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. Table 10. High-Speed, Serial Interface 1 | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |--------------|-----------------------------------|---------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HSS_TXFRAME1 | Z | Z | I/O | The High-Speed Serial (HSS) transmit frame signal can be configured as an input or an output to allow an external source to be synchronized with the transmitted data. Often known as a Frame Sync signal. Configured as an input upon reset. Should be pulled high $^{\dagger\dagger}$ with a 10-K $\Omega$ resistor when not being utilized in the system. | | HSS_TXDATA1 | Z | Z | O/D | Transmit data out. Open Drain output. Must be pulled high with a 10-K $\Omega$ resistor to V <sub>CCP</sub> | | HSS_TXCLK1 | Z | Z | I/O | The High-Speed Serial (HSS) transmit clock signal can be configured as an input or an output. The clock can be a frequency ranging from 512 KHz to 8.192 MHz. Used to clock out the transmitted data. Configured as an input upon reset. Frame sync and Data can be selected to be generated on the rising or falling edge of the transmit clock. Should be pulled high <sup>††</sup> with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | HSS_RXFRAME1 | Z | Z | I/O | The High-Speed Serial (HSS) receive frame signal can be configured as an input or an output to allow an external source to be synchronized with the received data. Often known as a Frame Sync signal. Configured as an input upon reset. Should be pulled high <sup>††</sup> with a $10$ -K $\Omega$ resistor when not being utilized in the system. | | HSS_RXDATA1 | Z | VI | I | Receive data input. Can be sampled on the rising or falling edge of the receive clock. Should be pulled high <sup>††</sup> through a $10$ - $K\Omega$ resistor when not being utilized in the system. | | HSS_RXCLK1 | Z | Z | I/O | The High-Speed Serial (HSS) receive clock signal can be configured as an input or an output. The clock can be from 512 KHz to 8.192 MHz. Used to sample the received data. Configured as an input upon reset. Should be pulled high $^{\dagger\dagger}$ with a 10-K $\Omega$ resistor when not being utilized in the system. | For a legend of the Type codes, see Table 5 on page 30. For new designs, this signal should be pulled high with a $10-K\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. † †† Table 11. MII Interfaces (Sheet 1 of 2) | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |------------------|-----------------------------------|---------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ETH_TXCLK0 | Z | VI | I | Externally supplied transmit clock. • 25 MHz for 100 Mbps operation • 2.5 MHz for 10 Mbps Should be pulled high <sup>††</sup> through a 10-KΩ resistor when not being utilized in the system. | | ETH_TXDATA0[3:0] | Z | 0 | 0 | Transmit data bus to PHY, asserted synchronously with respect to ETH_TXCLK0. | | ETH_TXEN0 | Z | 0 | 0 | Indicates that the PHY is being presented with nibbles on the MII interface. Asserted synchronously, with respect to ETH_TXCLK0, at the first nibble of the preamble and remains asserted until all the nibbles of a frame are presented. | | ETH_RXCLK0 | Z | VI | I | Externally supplied receive clock. • 25 MHz for 100 Mbps operation • 2.5 MHz for 10 Mbps Should be pulled high <sup>††</sup> through a 10-KΩ resistor when not being utilized in the system. | | ETH_RXDATA0[3:0] | Z | VI | I | Receive data bus from PHY, data sampled synchronously with respect to ETH_RXCLK0 • Should be pulled high <sup>††</sup> through a 10-KΩ resistor when not being utilized in the system. | | ETH_RXDV0 | Z | VI | I | Receive data valid, used to inform the MII interface that the Ethernet PHY is sending data. Should be pulled high <sup>††</sup> through a $10$ -K $\Omega$ resistor when not being utilized in the system. | | ETH_COL0 | Z | VI | I | Asserted by the PHY when a collision is detected by the PHY. Should be pulled low through a 10-K $\Omega$ resistor when not being utilized in the system. | | ETH_CRS0 | Z | VI | I | Asserted by the PHY when the transmit medium or receive medium is active. De-asserted when both the transmit and receive medium are idle. Remains asserted throughout the duration of a collision condition. PHY asserts CRS asynchronously and de-asserts synchronously, with respect to ETH_RXCLK0. Should be pulled high $^{\dagger\dagger}$ through a 10-K $\Omega$ resistor when not being utilized in the system. | | ETH_MDIO | Z | Z | I/O | Management data output. Provides the write data to both PHY devices connected to each MII interface. An external 1.5-KΩ pull-up resistor is required. Note: If interfacing with a single Intel <sup>®</sup> LXT972 Fast Ethernet Transceiver, and a 1.5K pull-up resistor is not used, the NPE will 'see' 32 PHYs on the MII interface. Should be pulled high <sup>††</sup> through a 10-KΩ resistor when not being utilized in the system. | | ETH_MDC | Z | Z | IO | Management data clock. Management data interface clock is used to clock the MDIO signal as an output and sample the MDIO as an input. The ETH_MDC is an input on power up and can be configured to be an output through an Intel API as documented in the Intel® IXP400 Software Programmer's Guide. | For a legend of the Type codes, see Table 5 on page 30. For new designs, this signal should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. †† ## Table 11. MII Interfaces (Sheet 2 of 2) | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |------------------|-----------------------------------|---------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ETH_TXCLK1 | Z | VI | I | Externally supplied transmit clock. • 25 MHz for 100 Mbps operation • 2.5 MHz for 10 Mbps Should be pulled high $^{\dagger\dagger}$ through a 10-K $\Omega$ resistor when not being utilized in the system. | | ETH_TXDATA1[3:0] | Z | 0 | 0 | Transmit data bus to PHY, asserted synchronously with respect to ETH_TXCLK1. | | ETH_TXEN1 | Z | 0 | 0 | Indicates that the PHY is being presented with nibbles on the MII interface. Asserted synchronously, with respect to ETH_TXCLK1, at the first nibble of the preamble, and remains asserted until all the nibbles of a frame are presented. | | ETH_RXCLK1 | Z | VI | I | Externally supplied receive clock. • 25 MHz for 100 Mbps operation • 2.5 MHz for 10 Mbps Should be pulled high <sup>††</sup> through a 10-KΩ resistor when not being utilized in the system. | | ETH_RXDATA1[3:0] | Z | VI | I | Receive data bus from PHY, data sampled synchronously, with respect to ETH_RXCLK1. • Should be pulled high <sup>††</sup> through a $10$ -K $\Omega$ resistor when not being utilized in the system. | | ETH_RXDV1 | Z | VI | I | Receive data valid, used to inform the MII interface that the Ethernet PHY is sending data. Should be pulled high <sup>††</sup> through a $10$ -K $\Omega$ resistor when not being utilized in the system. | | ETH_COL1 | Z | VI | I | Asserted by the PHY when a collision is detected by the PHY. • Should be pulled low through a $10\text{-}K\Omega$ resistor when not being utilized in the system. | | ETH_CRS1 | Z | VI | I | Asserted by the PHY when the transmit medium or receive medium are active. De-asserted when both the transmit and receive medium are idle. Remains asserted throughout the duration of collision condition. PHY asserts CRS asynchronously and de-asserts synchronously with respect to ETH_RXCLK1. Should be pulled high $^{\dagger\dagger}$ through a 10-K $\Omega$ resistor when not being utilized in the system. | For a legend of the Type codes, see Table 5 on page 30. For new designs, this signal should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. †† UTOPIA Level 2 Interface (Sheet 1 of 2) Table 12. | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |------------------|-----------------------------------|---------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UTP_OP_CLK | Z | VI | I | UTOPIA Transmit clock input. Also known as UTP_TX_CLK. This signal is used to synchronize all UTOPIA-transmit outputs to the rising edge of the UTP_OP_CLK. This signal should be pulled high $^{\dagger\dagger}$ through a 10-K $\Omega$ resistor when not being utilized in the system. | | UTP_OP_FCO | Z | Z | 0 | UTOPIA flow control output signal. Also known as the TXENB_N signal. Used to inform the selected PHY that data is being transmitted to the PHY. Placing the PHY's address on the UTP_OP_ADDR — and bringing UTP_OP_FCO to logic 1, during the current clock — followed by the UTP_OP_FCO going to a logic 0, on the next clock cycle, selects which PHY is active in MPHY mode. In SPHY configurations, UTP_OP_FCO is used to inform the PHY that the processor is ready to send data. | | UTP_OP_SOC | Z | Z | 0 | Start of Cell. Also known as TX_SOC. Active high signal is asserted when UTP_OP_DATA contains the first valid byte of a transmitted cell. | | UTP_OP_DATA[7:0] | Z | Z | 0 | UTOPIA output data. Also known as UTP_TX_DATA. Used to send data from the processor to an ATM UTOPIA-<br>Level-2-compliant PHY. | | UTP_OP_ADDR[4:0] | Z | VI | I/O | Transmit PHY address bus. Used by the processor when operating in MPHY mode to poll and select a single PHY at any given time. | | UTP_OP_FCI | Z | VI | I | UTOPIA Output data flow control input: Also known as the TXFULL/CLAV signal. Used to inform the processor of the ability of each polled PHY to receive a complete cell. For cell-level flow control in an MPHY environment, TxClav is an active high tri-stateable signal from the MPHY to ATM layer. The UTP_OP_FCI, which is connected to multiple MPHY devices, will see logic high generated by the PHY, one clock after the given PHY address is asserted — when a full cell can be received by the PHY. The UTP_OP_FCI will see a logic low generated by the PHY one clock cycle, after the PHY address is asserted — if a full cell cannot be received by the PHY. Through a $10$ -K $\Omega$ resistor if not being used. | | UTP_IP_CLK | Z | VI | I | UTOPIA Receive clock input. Also known as UTP_RX_CLK. This signal is used to synchronize all UTOPIA-received inputs to the rising edge of the UTP_IP_CLK. This signal should be pulled high $^{\dagger\dagger}$ through a 10-K $\Omega$ resistor when not being utilized in the system. | | UTP_IP_FCI | Z | VI | I | UTOPIA Input Data flow control input signal. Also known as RXEMPTY/CLAV. Used to inform the processor of the ability of each polled PHY to send a complete cell. For cell-level flow control in an MPHY environment, RxClav is an active high tri-stateable signal from the MPHY to ATM layer. The UTP_IP_FCI, which is connected to multiple MPHY devices, will see logic high generated by the PHY, one clock after the given PHY address is asserted, when a full cell can be received by the PHY. The UTP_IP_FCI will see a logic low generated by the PHY, one clock cycle after the PHY address is asserted if a full cell cannot be received by the PHY. In SPHY mode, this signal is used to indicate to the processor that the PHY has an octet or cell available to be transferred to the processor. Should be pulled high <sup>††</sup> through a 10-KΩ resistor when not being utilized in the system. | For a legend of the Type codes, see Table 5 on page 30. For new designs, this signal should be pulled high with a $10-K\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. ++ ## Table 12. UTOPIA Level 2 Interface (Sheet 2 of 2) | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |------------------|-----------------------------------|---------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UTP_IP_SOC | Z | VI | I | Start of Cell. RX_SOC Active-high signal that is asserted when UTP_IP_DATA contains the first valid byte of a transmitted cell. Should be pulled high <sup>††</sup> through a $10$ -K $\Omega$ resistor when not being utilized in the system. | | UTP_IP_DATA[7:0] | Z | VI | I | UTOPIA input data. Also known as RX_DATA. Used by to the processor to receive data from an ATM UTOPIA-Level-2-compliant PHY. Should be pulled high $^{\dagger\dagger}$ through a 10-K $\Omega$ resistor when not being utilized in the system. | | UTP_IP_ADDR[4:0] | Z | VI | I/O | Receive PHY address bus. Used by the processor when operating in MPHY mode to poll and select a single PHY at any one given time. | | UTP_IP_FCO | Z | Z | 0 | UTOPIA Input Data Flow Control Output signal: Also known as the RX_ENB_N. In SPHY configurations, UTP_IP_FCO is used to inform the PHY that the processor is ready to accept data. In MPHY configurations, UTP_IP_FCO is used to select which PHY will drive the UTP_RX_DATA and UTP_RX_SOC signals. The PHY is selected by placing the PHY's address on the UTP_IP_ADDR and bringing UTP_OP_FCO to logic 1 during the current clock, followed by the UTP_OP_FCO going to a logic 0 on the next clock cycle. | #### Table 13. Expansion Bus Interface (Sheet 1 of 2) | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |---------------|-----------------------------------|---------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EX_CLK | Z | Z | I | Input clock signal used to sample all expansion interface inputs and clock all expansion interface outputs. | | EX_ALE | Z | 0 | 0 | Address-latch enable used for multiplexed address/data bus accesses. Used in Intel and Motorola* multiplexed modes of operation. | | EX_ADDR[23:0] | Н | Н | I/O | Expansion-bus address used as an output for data accesses over the expansion bus. Also, used as an input during reset to capture device configuration. These signals have a weak pull-up resistor attached internally. Based on the desired configuration, various address signals must be pulled low in order for the device to operate in the desired mode. | | EX_WR_N | Z | 1 | 0 | Intel-mode write strobe / Motorola-mode data strobe (EXP_MOT_DS_N) / TI*-mode data strobe (TI_HDS1_N). | For a legend of the Type codes, see Table 5 on page 30. For a legend of the Type codes, see Table 5 on page 30. For new designs, this signal should be pulled high with a $10-K\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. ++ <sup>++</sup> For new designs, this signal should be pulled high with a 10-KΩ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. #### Table 13. Expansion Bus Interface (Sheet 2 of 2) | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type† | Description | |---------------|-----------------------------------|---------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EX_RD_N | Z | 1 | 0 | Intel-mode read strobe / Motorola-mode read-not-write (EXPB_MOT_RNW) / TI mode read-not-write (TI_HR_W_N). | | EX_CS_N[7:0] | Z | 1 | 0 | <ul> <li>External chip selects for expansion bus.</li> <li>Chip selects 0 through 7 can be configured to support Intel or Motorola bus cycles.</li> <li>Chip selects 4 through 7 can be configured to support TI HPI bus cycles.</li> </ul> | | EX_DATA[15:0] | Z | 0 | I/O | Expansion-bus, bidirectional data | | EX_IOWAIT_N | Н | н | I | Data ready/acknowledge from expansion-bus devices. Expansion-bus access is halted when an external device sets EX_IOWAIT_N to logic 0 and resume from the halted location once the external device sets EX_IOWAIT_N to logic 1. This signal affects accesses that use EX_CS_N[7:0] when the chip select is configured in Intel- or Motorola-mode of operation. Should be pulled high through a $10$ -K $\Omega$ resistor when not being utilized in the system. | | EX_RDY[3:0] | Н | Н | I | HPI interface ready signals. Can be configured to be active high or active low. These signals are used to halt accesses using Chip Selects 7 through 4 when the chip selects are configured to operate in HPI mode. There is one RDY signal per chip select. This signal only affects accesses that use EX_CS_N[7:4]. Should be pulled high $^{\dagger\dagger}$ though a 10-K $\Omega$ resistor when not being utilized in the system. | #### UART Interfaces (Sheet 1 of 2) Table 14. | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |---------|-----------------------------------|---------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RXDATA0 | Z | VI | I | UART serial data input to High-Speed UART Pins. Should be pulled high <sup>††</sup> through a $10$ -K $\Omega$ resistor when not being utilized in the system. | | TXDATA0 | Z | VO | 0 | UART serial data output. The TXD signal is set to the MARKING (logic 1) state upon a reset operation. High-Speed Serial UART Pins. | | CTS0_N | Н | VI/PE | I | UART CLEAR-TO-SEND input to High-Speed UART Pins. When logic 0, this pin indicates that the modem or data set connected to the UART interface of the processor is ready to exchange data. The CTS_N signal is a modem status input whose condition can be tested by the processor. Should be pulled high through a $10$ -K $\Omega$ resistor when not being utilized in the system. | For a legend of the Type codes, see Table 5 on page 30. For a legend of the Type codes, see Table 5 on page 30. For new designs, this signal should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. ++ <sup>++</sup> For new designs, this signal should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. #### Table 14. UART Interfaces (Sheet 2 of 2) | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |---------|-----------------------------------|---------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RTS0_N | Н | VO/PE | 0 | UART REQUEST-TO-SEND output: When logic 0, this informs the modem or the data set connected to the UART interface of the processor that the UART is ready to exchange data. A reset sets the request to send signal to logic 1. LOOP-mode operation holds this signal in its inactive state (logic 1). High-Speed UART Pins. | | RXDATA1 | Z | VI | I | UART serial data input. Should be pulled high <sup>††</sup> through a 10-K $\Omega$ resistor when not being utilized in the system. | | TXDATA1 | Z | VO | 0 | UART serial data output. The TXD signal is set to the MARKING (logic 1) state upon a Reset operation. Console UART Pins. | | CTS1_N | Н | VI/PE | I | UART CLEAR-TO-SEND input to Console UART pins. When logic 0, this pin indicates that the modem or data set connected to the UART interface of the processor is ready to exchange data. The CTS_N signal is a modem status input whose condition can be tested by the processor. Should be pulled high through a $10\text{-}K\Omega$ resistor when not being utilized in the system. | | RTS1_N | Н | VO/PE | 0 | UART REQUEST-TO-SEND output: When logic 0, this informs the modem or the data set connected to the UART interface of the processor that the UART is ready to exchange data. A reset sets the request to send signal to logic 1. LOOP-mode operation holds this signal in its inactive state (logic 1). Console UART Pins. | #### Table 15. **USB** Interface | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | | | |-----------------------------------------------------------|-----------------------------------|---------------|-------------------|----------------------------------------------------------|--|--| | USB_DPOS | Z | Z | I/O | Positive signal of the differential USB receiver/driver. | | | | USB_DNEG | Z | Z | I/O | Negative signal of the differential USB receiver/driver. | | | | † For a legend of the Type codes, see Table 5 on page 30. | | | | | | | For a legend of the Type codes, see Table 5 on page 30. For new designs, this signal should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. †† #### Oscillator Interface Table 16. | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | | | | |---------|-----------------------------------------------------------|---------------|-------------------|-----------------------------------------------------------------------|--|--|--| | OSC_IN | VI | VI | I | 33.33 MHz input signal. Must be driven by an oscillator. | | | | | OSC_OUT | VO | VO | 0 | No Connect. Left disconnected when OSC_IN is driven by an oscillator. | | | | | † For a | † For a legend of the Type codes, see Table 5 on page 30. | | | | | | | #### Table 17. GPIO Interface | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |------------|-----------------------------------|---------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIO[12:0] | Z | Z | I/O | General purpose Input/Output pins. May be configured as an input or an output. As an input, each signal may be configured a processor interrupt. Default after reset is to be configured as inputs. Should be pulled high <sup>††</sup> using a $10$ -K $\Omega$ resistor when not being utilized in the system. | | GPIO[13] | Z | Z | I/O | General purpose input/output pins. May be configured as an input or an output. Default after reset is to be configured as inputs. Should be pulled high <sup>††</sup> using a $10$ -K $\Omega$ resistor when not being utilized in the system. | | GPIO[14] | Z | Z | I/O | Can be configured similar to GPIO Pin 13 or as a clock output. Configuration as an output clock can be set at various speeds of up to 33.33 MHz with various duty cycles. Configured as an input, upon reset. Should be pulled high <sup>††</sup> though a $10\text{-}K\Omega$ resistor when not being utilized in the system. | | GPIO[15] | 0 | CLKOUT<br>/VO | I/O | Can be configured similar to GPIO Pin 13 or as a clock output. Configuration as an output clock can be set at various speeds of up to 33.33 MHz with various duty cycles. Configured as an output, upon reset. Can be used to clock the expansion interface, after reset. Should be pulled high $^{\dagger\dagger}$ though a 10-K $\Omega$ resistor when not being utilized in the system. | For a legend of the Type codes, see Table 5 on page 30. For new designs, this signal should be pulled high with a 10-K $\Omega$ resistor when not being utilized in the system. No change is required to existing designs that have this signal pulled low. † †† ### Table 18. JTAG Interface | Nam e | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | | | | | |------------|-----------------------------------------------------------|---------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | JTG_TMS | Н | VI/PE | I | Test mode select for the IEEE 1149.1 JTAG interface. | | | | | | JTG_TDI | Н | VI/PE | I | Input data for the IEEE 1149.1 JTAG interface. | | | | | | JTG_TDO | Z | VO | 0 | Output data for the IEEE 1149.1 JTAG interface. | | | | | | JTG_TRST_N | Н | VI/PE | I | Used to reset the IEEE 1149.1 JTAG interface. The JTG_TRST_N signal must be asserted (driven low) during power-up, otherwise the TAP controller may not be initialized properly, and the processor may be locked. When the JTAG interface is not being used, the signal must be pulled low using a $10$ -K $\Omega$ resistor. | | | | | | JTG_TCK | Z | VI | I | Used as the clock for the IEEE 1149.1 JTAG interface. | | | | | | † For a le | † For a legend of the Type codes, see Table 5 on page 30. | | | | | | | | ## Table 19. System Interface<sup>††</sup> | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | | | | |----------------|-----------------------------------|---------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | BYPASS_CLK | Z | VI | I | Used for test purposes only. Must be pulled high for normal operation. | | | | | SCANTESTMODE_N | Н | VI/PE | I | Used for test purposes only. Must be pulled high for normal operation. | | | | | RESET_IN_N | 0 | VI | I | Used as a reset input to the device when PWRON_RESET_N is in an inactive state and once power up conditions are met. Power up conditions include the following: — Power supplies reaching a safe stable condition and — The PLL achieving a locked state | | | | | PWRON_RESET_N | 0 | VI | I | Signal used at power up to reset all internal logic to a known state after the PLL has achieved a locked state. The PWRON_RESET_N input is a 1.3-V tolerant only. | | | | <sup>†</sup> For a legend of the Type codes, see Table 5 on page 30. IMPORTANT NOTE: When a system-level reset is asserted to the Intel<sup>®</sup> IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor — either via a power-on reset, a system reset, or a Watchdog-Timer reset — and any interface is in an active transaction (particularly the PCI bus or expansion bus, but not precluding any interface), an illegal protocol is generated. The behavior of the IXP42X product line and IXC1100 control plane processors is undefined in this situation and a reset of other attached devices may be required. #### System Interface<sup>††</sup> Table 19. | Name | Power<br>Reset<br>or Sys<br>Reset | Post<br>Reset | Type <sup>†</sup> | Description | |----------|-----------------------------------|---------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HIGHZ_N | Н | VI/PE | I | Used for test purposes only. Must be pulled high for normal operation. | | PLL_LOCK | 0 | VO | 0 | Signal used to inform external reset logic that the internal PLL has achieved a locked state. | | RCOMP | to a to a O control signals. | | | Signal used to control PCI drive strength characteristics. Drive strength is varied on PCI address, data and control signals. Pin requires a $34-\Omega$ +/- 1% tolerance resistor to ground. Refer to Figure 13 on page 80. | #### Table 20. Power Interface | Name | Type <sup>†</sup> | Description | | | | | | | | |---------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | VCC | I | 1.3-V power supply input pins used for the internal logic. | | | | | | | | | VCCP | I | 3.3-V power supply input pins used for the peripheral (I/O) logic. | | | | | | | | | VSS | | Ground power supply input pins used for both the 3.3-V and the 1.3-V power supplies. | | | | | | | | | VCCOSCP | I | 3.3-V power supply input pins used for the peripheral (I/O) logic of the analog oscillator circuitry. Require special power filtering circuitry. Refer to Figure 11 on page 79 | | | | | | | | | VSSOSCP | I | Ground input pins used for the peripheral (I/O) logic of the analog oscillator circuitry. Used in conjunction with the VCCOSCP pins. Requires special power filtering circuitry. Refer to Figure 11 on page 79 | | | | | | | | | vccosc | I | 1.3-V power supply input pins used for the internal logic of the analog oscillator circuitry. Requires special power filtering circuitry. Refer to Figure 12 on page 80 | | | | | | | | | VSSOSC | I | Ground power supply input pins used for the internal logic of the analog oscillator circuitry. Used in conjunction with the VCCOSC pins. Requires special power filtering circuitry. Refer to Figure 12 on page 80 | | | | | | | | | VCCPLL1 | I | 1.3-V power supply input pins used for the internal logic of the analog phase lock-loop circuitry. Requires special power filtering circuitry. Refer to Figure 9 on page 78 | | | | | | | | | VCCPLL2 | I | 1.3-V power supply input pins used for the internal logic of the analog phase lock-loop circuitry. Requires special power filtering circuitry. Refer to Figure 10 on page 79 | | | | | | | | | † For a | † For a legend of the Type codes, see Table 5 on page 30. | | | | | | | | | For a legend of the Type codes, see Table 5 on page 30. IMPORTANT NOTE: When a system-level reset is asserted to the Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor — either via a power-on reset, a system reset, or a Watchdog-Timer reset — and any interface is in an active transaction (particularly the PCI bus or expansion bus, but not precluding any interface), an illegal protocol is generated. The behavior of the IXP42X product line and IXC1100 control plane processors is undefined in this situation and a reset of other attached devices may be required. # 4.0 Package and Pinout Information The Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor have a 492-ball, plastic ball grid array (PBGA) package for commercial-temperature applications and a pin-for-pin, compatible 492-ball, plastic ball grid array with a drop-in heat spreader (H) for extended-temperature applications. ## 4.1 Package Description Figure 7. 492-Pin Lead PBGA Package Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor July 2010 Datasheet Document Number: 252479-008US 47 Figure 8. Package Markings Table 21. Part Numbers for the Intel® IXP42X Product Line of Network Processors (Sheet 1 of 2) | Device | Stepping | Speed<br>(MHz) | Extended<br>Temp. | Lead<br>Free | Part # | |---------------------------|----------|----------------|-------------------|--------------|--------------| | Intel <sup>®</sup> IXP425 | B-1 | 533 | Yes | Yes | EWIXP425ABDT | | Intel® IXP425 | B-1 | 266 | Yes | Yes | EWIXP425ABBT | | Intel® IXP425 | B-1 | 533 | | Yes | PRIXP425ABD | | Intel <sup>®</sup> IXP425 | B-1 | 400 | | Yes | PRIXP425ABC | | Intel® IXP425 | B-1 | 266 | | Yes | PRIXP425ABB | | Intel® IXP425 | B-1 | 533 | Yes | | GWIXP425ABDT | | Intel <sup>®</sup> IXP425 | B-1 | 400 | Yes | | GWIXP425ABCT | | Intel® IXP425 | B-1 | 266 | Yes | | GWIXP425ABBT | | Intel® IXP425 | B-1 | 533 | | | FWIXP425ABD | | Intel <sup>®</sup> IXP425 | B-1 | 400 | | | FWIXP425ABC | | Intel® IXP425 | B-1 | 266 | | | FWIXP425ABB | | Intel® IXP423 | B-1 | 533 | | Yes | PRIXP423ABD | | Intel <sup>®</sup> IXP423 | B-1 | 533 | | | FWIXP423ABD | | Intel® IXP423 | B-1 | 266 | | Yes | PRIXP423ABB | | Intel® IXP423 | B-1 | 266 | | | FWIXP423ABB | | Intel <sup>®</sup> IXP422 | B-1 | 266 | | Yes | PRIXP422ABB | | Intel® IXP422 | B-1 | 266 | | | FWIXP422ABB | | Intel® IXP421 | B-1 | 266 | | Yes | PRIXP421ABB | | Intel <sup>®</sup> IXP421 | B-1 | 266 | | | FWIXP421ABB | | Intel <sup>®</sup> IXP420 | B-1 | 266 | Yes | Yes | EWIXP420ABBT | July 2010 Document Number: 252479-008US Part Numbers for the Intel® IXP42X Product Line of Network Processors (Sheet 2 of 2) Table 21. | Device | Stepping | Speed<br>(MHz) | Extended<br>Temp. | Lead<br>Free | Part # | |---------------------------|----------|----------------|-------------------|--------------|--------------| | Intel <sup>®</sup> IXP420 | B-1 | 266 | Yes | | GWIXP420ABBT | | Intel <sup>®</sup> IXP420 | B-1 | 533 | | Yes | PRIXP420ABD | | Intel® IXP420 | B-1 | 400 | | Yes | PRIXP420ABC | | Intel® IXP420 | B-1 | 266 | | Yes | PRIXP420ABB | | Intel <sup>®</sup> IXP420 | B-1 | 533 | | | FWIXP420ABD | | Intel® IXP420 | B-1 | 400 | | | FWIXP420ABC | | Intel <sup>®</sup> IXP420 | B-1 | 266 | | | FWIXP420ABB | #### Signal-Pin Descriptions 4.2 In this section, separate ball-map-assignment tables are given for each model of the IXP42X product line and IXC1100 control plane processors. These tables include: | Device | Table # | Starting Page | |----------------------------------------------------------------------------|---------|---------------| | Intel® IXP425 Network Processor | 22 | 49 | | Intel® IXP423 Network Processor | 22 | 49 | | Intel® IXP422 Network Processor | 23 | 56 | | Intel® IXP421 Network Processor | 24 | 63 | | Intel® IXP420 Network Processor and Intel® IXC1100 Control Plane Processor | 25 | 70 | Ball Map Assignment for the Intel® IXP425 Network Processor (Sheet 1 of 7) Table 22. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|--------------|------|--------------|------|--------------|------|--------------| | A1 | PCI_AD[27] | B1 | PCI_AD[28] | C1 | PCI_AD[26] | D1 | PCI_AD[25] | | A2 | PCI_GNT_N[1] | B2 | VCCP | C2 | PCI_AD[30] | D2 | VSS | | А3 | PCI_GNT_N[3] | В3 | PCI_GNT_N[2] | C3 | VSS | D3 | PCI_AD[31] | | A4 | SDM_DATA[19] | B4 | VCCP | C4 | PCI_INTA_N | D4 | VCC | | A5 | SDM_DATA[27] | B5 | SDM_DATA[28] | C5 | VSS | D5 | PCI_SERR_N | | A6 | SDM_DATA[26] | В6 | VCCP | C6 | SDM_DATA[18] | D6 | VCC | | A7 | SDM_DATA[25] | В7 | SDM_DATA[21] | C7 | VSS | D7 | SDM_DATA[29] | | A8 | SDM_DATA[23] | В8 | VSS | C8 | VCCP | D8 | SDM_DATA[20] | | A9 | SDM_DATA[14] | В9 | SDM_DATA[0] | C9 | SDM_DATA[24] | D9 | VCC | | A10 | SDM_DATA[13] | B10 | VCCP | C10 | VSS | D10 | SDM_DATA[15] | | A11 | SDM_DATA[11] | B11 | SDM_DATA[12] | C11 | SDM_DATA[2] | D11 | SDM_DATA[1] | | A12 | SDM_DATA[10] | B12 | VSS | C12 | SDM_DATA[4] | D12 | VCC | | A13 | SDM_DATA[6] | B13 | SDM_DATA[9] | C13 | VSS | D13 | SDM_DATA[5] | | A14 | SDM_DATA[8] | B14 | VCCP | C14 | SDM_DATA[7] | D14 | VCC | | A15 | SDM_DQM[1] | B15 | SDM_DQM[2] | C15 | SDM_DQM[3] | D15 | SDM_WE_N | | A16 | SDM_CS_N[0] | B16 | VSS | C16 | VCCP | D16 | SDM_CS_N[1] | | A17 | SDM_CLKOUT | B17 | SDM_CKE | C17 | SDM_CAS_N | D17 | SDM_BA[1] | | A18 | SDM_RAS_N | B18 | VCCP | C18 | SDM_ADDR[11] | D18 | VCC | | A19 | SDM_ADDR[12] | B19 | SDM_ADDR[10] | C19 | VSS | D19 | SDM_ADDR[0] | | A20 | SDM_ADDR[9] | B20 | VSS | C20 | SDM_ADDR[6] | D20 | VSS | | A21 | SDM_ADDR[8] | B21 | SDM_ADDR[1] | C21 | SDM_ADDR[2] | D21 | VCC | Interfaces not being utilized at a system level require external pull-up or pull-down resistors. For specific details and requirements, see Note: Section 3.0, "Functional Signal Descriptions" on page 30. July 2010 Datasheet Document Number: 252479-008US Ball Map Assignment for the Intel® IXP425 Network Processor (Sheet 2 of 7) Table 22. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-----------------|------|--------------|------|--------------|------|--------------| | A22 | SDM_ADDR[5] | B22 | VCCP | C22 | VSS | D22 | EX_ALE | | A23 | EX_RD_N | B23 | EX_IOWAIT_N | C23 | EX_ADDR[0] | D23 | VCC | | A24 | EX_ADDR[1] | B24 | VSS | C24 | EX_ADDR[4] | D24 | EX_ADDR[6] | | A25 | EX_ADDR[3] | B25 | VCCP | C25 | EX_ADDR[7] | D25 | RCOMP | | A26 | EX_ADDR[5] | B26 | EX_ADDR[9] | C26 | EX_ADDR[13] | D26 | EX_ADDR[17] | | E1 | PCI_AD[23] | F1 | PCI_AD[20] | G1 | PCI_AD[21] | H1 | PCI_AD[16] | | E2 | VCCP | F2 | PCI_IDSEL | G2 | VCCP | H2 | PCI_AD[18] | | E3 | PCI_REQ_N[2] | F3 | VCC | G3 | PCI_AD[24] | Н3 | VCC | | E4 | VSS | F4 | PCI_REQ_N[0] | G4 | VSS | H4 | PCI_CBE_N[3] | | E5 | PCI_GNT_N[0] | F5 | VCCP | G5 | PCI_REQ_N[1] | H5 | VCC | | E6 | SDM_DATA[16] | F6 | VCC | G6 | VSS | Н6 | PCI_REQ_N[3] | | E7 | VCCP | F7 | SDM_DATA[31] | | | | | | E8 | SDM_DATA[30] | F8 | VSS | | | | | | E9 | VSS | F9 | SDM_DATA[17] | | | | | | E10 | SDM_DATA[22] | F10 | VCC | | | | | | E11 | VCCP | | | | | | | | E12 | SDM_DATA[3] | | | | | | | | E13 | VSS | | | | | | | | E14 | SDM_DQM[0] | | | | | | | | E15 | VCCP | | | | | | | | E16 | SDM_BA[0] | | | | | | | | E17 | VSS | F17 | VCC | | | | | | E18 | SDM_ADDR[7] | F18 | SDM_ADDR[4] | | | | | | E19 | VCCP | F19 | VSS | | | | | | E20 | SDM_ADDR[3] | F20 | USB_DPOS | | | | | | E21 | USB_DNEG | F21 | VCC | G21 | EX_ADDR[2] | H21 | VSS | | E22 | VCCP | F22 | EX_WR_N | G22 | VSS | H22 | EX_ADDR[11] | | E23 | VSS | F23 | VCC | G23 | EX_ADDR[12] | H23 | EX_ADDR[18] | | E24 | EX_ADDR[10] | F24 | EX_ADDR[14] | G24 | VSS | H24 | VCCP | | E25 | EX_ADDR[15] | F25 | VCCP | G25 | EX_ADDR[20] | H25 | VSS | | E26 | EX_ADDR[19] | F26 | EX_ADDR[21] | G26 | EX_ADDR[22] | H26 | EX_CS_N[1] | | | 1 1 1 1 1 1 1 1 | | | | | | | Table 22. Ball Map Assignment for the Intel® IXP425 Network Processor (Sheet 3 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|-----------------|------|--------------|------|--------------| | J1 | PCI_CLKIN | K1 | PCI_CBE_N[2] L1 | | PCI_DEVSEL_N | M1 | PCI_CBE_N[1] | | J2 | VCCP | K2 | VSS | L2 | VCCP | M2 | PCI_PAR | | J3 | VSS | K3 | PCI_AD[17] | L3 | PCI_STOP_N | М3 | VSS | | J4 | PCI_AD[22] | K4 | VCCP | L4 | VCC | M4 | PCI_IRDY_N | | J5 | VSS | K5 | PCI_AD[19] | L5 | PCI_FRAME_N | M5 | VCCP | | Ј6 | PCI_AD[29] | K6 | VCC | | | | | | | | | | | | | | | | | | | | | | | | | | | | L11 | VSS | M11 | VSS | | | | | | | | | | | | | | | L12 | VSS | M12 | VSS | | | | | | L13 | VSS | M13 | VSS | | | | | | L14 | VSS | M14 | VSS | | | | | | L15 | VSS | M15 | VSS | | | | | | L16 | VSS | M16 | VSS | | | | | | | | | | | | | | | | | | | | J21 | EX_ADDR[8] | K21 | VCC | | | | | | J22 | EX_ADDR[16] | K22 | VSS | L22 | VCCP | M22 | EX_CS_N[5] | | J23 | VCC | K23 | EX_CS_N[0] | L23 | VCC | M23 | EX_CLK | | J24 | EX_ADDR[23] | K24 | EX_CS_N[3] | L24 | EX_CS_N[6] | M24 | EX_DATA[2] | | J25 | EX_CS_N[2] | K25 | VCCP | L25 | EX_DATA[0] | M25 | VSS | | J26 | EX_CS_N[4] | K26 | EX_CS_N[7] | L26 | EX_DATA[1] | M26 | EX_DATA[3] | Ball Map Assignment for the Intel® IXP425 Network Processor (Sheet 4 of 7) Table 22. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|------------|------|--------------|------|-------------|------|-------------| | N1 | PCI_AD[11] | P1 | PCI_CBE_N[0] | R1 | PCI_AD[10] | T1 | PCI_AD[6] | | N2 | VCCP | P2 | PCI_AD[14] | R2 | VSS | T2 | PCI_TRDY_N | | N3 | VCC | Р3 | PCI_AD[13] | R3 | PCI_AD[9] | Т3 | VSS | | N4 | PCI_PERR_N | P4 | VSS | R4 | VCC | T4 | PCI_AD[2] | | N5 | PCI_AD[15] | P5 | PCI_AD[12] | R5 | PCI_AD[4] | T5 | VCCP | | | | | | | | | | | | | | | | | | | | N11 | VSS | P11 | VSS | R11 | VSS | T11 | VSS | | N12 | VSS | P12 | VSS | R12 | VSS | T12 | VSS | | N13 | VSS | P13 | VSS | R13 | VSS | T13 | VSS | | N14 | VSS P14 | | VSS | R14 | VSS | T14 | VSS | | N15 | VSS | P15 | VSS | R15 | VSS | T15 | VSS | | N16 | VSS | P16 | VSS | R16 | VSS | T16 | VSS | | | | | | | | | | | N22 | VCC | P22 | EX_DATA[6] | R22 | VCCP | T22 | EX_RDY_N[0] | | N23 | VSS | P23 | EX_DATA[7] | R23 | VCC | T23 | VSS | | N24 | VCC | P24 | EX_DATA[8] | R24 | EX_DATA[12] | T24 | EX_DATA[14] | | N25 | EX_DATA[4] | P25 | VCCP | R25 | EX_DATA[11] | T25 | VSS | | N26 | EX_DATA[5] | P26 | EX_DATA[9] | R26 | EX_DATA[10] | T26 | EX_DATA[13] | Table 22. Ball Map Assignment for the Intel® IXP425 Network Processor (Sheet 5 of 7) | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |-------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCI_AD[8] | V1 | PCI_AD[5] | W1 | PCI_AD[1] | Y1 | HSS_TXCLK0 | | VCCP | V2 | VSS | W2 | VCCP | Y2 | HSS_RXCLK0 | | PCI_AD[0] | V3 | PCI_AD[3] | W3 | HSS_RXFRAME0 | Y3 | HSS_TXFRAME1 | | PCI_AD[7] | V4 | VCC | W4 | VSS | Y4 | VCC | | HSS_TXDATA0 | V5 | HSS_TXFRAME0 | W5 | HSS_TXCLK1 | Y5 | VCCP | | VCC | V6 | VSS | W6 | HSS_RXFRAME1 | Y6 | ETH_TXEN0 | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | | | | | | + - | | | | | | | VCC | V21 | GPIO[6] | W21 | GPIO[1] | Y21 | RXDATA1 | | GPIO[14] | V22 | GPIO[9] | W22 | VCCP | Y22 | GPIO[0] | | EX_RDY_N[1] | V23 | VCC | W23 | GPIO[8] | Y23 | VCC | | EX_RDY_N[2] | V24 | GPIO[13] | W24 | VSS | Y24 | GPIO[5] | | GPIO[15] | V25 | VCCP | W25 | GPIO[11] | Y25 | VCCP | | EX_DATA[15] | V26 | EX_RDY_N[3] | W26 | GPIO[12] | Y26 | GPIO[10] | | | PCI_AD[8] VCCP PCI_AD[0] PCI_AD[7] HSS_TXDATA0 VCC VCC GPI0[14] EX_RDY_N[1] EX_RDY_N[2] GPI0[15] EX_DATA[15] | PCI_AD[8] V1 VCCP V2 PCI_AD[0] V3 PCI_AD[7] V4 HSS_TXDATA0 V5 VCC V6 VCC V6 VCC V6 VCC V21 GPI0[14] V22 EX_RDY_N[1] V23 EX_RDY_N[2] V24 GPI0[15] V25 EX_DATA[15] V26 | PCI_AD[8] V1 PCI_AD[5] VCCP V2 VSS PCI_AD[0] V3 PCI_AD[3] PCI_AD[7] V4 VCC HSS_TXDATA0 V5 HSS_TXFRAME0 VCC V6 VSS VCC V6 VSS VCC V6 VSS VCC V21 GPI0[6] GPI0[14] V22 GPI0[9] EX_RDY_N[1] V23 VCC EX_RDY_N[2] V24 GPI0[13] GPI0[15] V25 VCCP EX_DATA[15] V26 EX_RDY_N[3] | PCI_AD[8] V1 PCI_AD[5] W1 VCCP V2 VSS W2 PCI_AD[0] V3 PCI_AD[3] W3 PCI_AD[7] V4 VCC W4 HSS_TXDATA0 V5 HSS_TXFRAME0 W5 VCC V6 VSS W6 VCC V6 VSS W6 VCC V6 VSS W6 VSS W6 VCC V6 VSS W6 VCC V6 VSS W6 VCC V6 VSS W6 VCC V6 VSS W6 VCC V7 | PCI_AD[8] V1 PCI_AD[5] W1 PCI_AD[1] VCCP V2 VSS W2 VCCP PCI_AD[0] V3 PCI_AD[3] W3 HSS_RXFRAME0 PCI_AD[7] V4 VCC W4 VSS HSS_TXDATA0 V5 HSS_TXFRAME0 W5 HSS_TXCLK1 VCC V6 VSS W6 HSS_RXFRAME1 V5S W6 HSS_RXFRAME1 VCC V7 GPIO[6] W7 GPIO[1] GPIO[14] V7 GPIO[6] W7 GPIO[1] EX_RDY_N[1] V2 GPIO[13] W2 VSS GPIO[15] V25 VCCP W25 GPIO[11] EX_DATA[15] V26 EX_RDY_N[3] W26 GPIO[12] | PCI_AD[8] V1 PCI_AD[5] W1 PCI_AD[1] Y1 VCCP V2 VSS W2 VCCP Y2 PCI_AD[0] V3 PCI_AD[3] W3 HSS_RXFRAME0 Y3 PCI_AD[7] V4 VCC W4 VSS Y4 HSS_TXDATA0 V5 HSS_TXFRAME0 W5 HSS_TXCLK1 Y5 VCC V6 VSS W6 HSS_RXFRAME1 Y6 VSS W6 HSS_RXFRAME1 Y6 VCC V6 VSS W6 HSS_RXFRAME1 Y6 VCC V6 VSS W6 HSS_RXFRAME1 Y6 VCC V21 GPI0[6] W21 GPI0[1] Y21 GPI0[14] V22 GPI0[9] W22 VCCP Y22 EX_RDY_N[1] V23 VCC W23 GPI0[8] Y23 EX_RDY_N[2] V24 GPI0[13] W24 VSS Y24 GPI0[15] V25 VCCP W25 GPI0[11] Y25 | Ball Map Assignment for the Intel® IXP425 Network Processor (Sheet 6 of 7) Table 22. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |-------|-------------------------|------|----------------|------|----------------|-------|----------------| | AA1 | HSS_RXDATA0 | AB1 | HSS_TXDATA1 | AC1 | VSS | AD1 | ETH_TXCLK0 | | AA2 | VCCP | AB2 | HSS_RXDATA1 | AC2 | ETH_TXDATA0[0] | AD2 | ETH_RXDV0 | | AA3 | VSS | AB3 | ETH_TXDATA0[3] | AC3 | VCCP | AD3 | VSS | | AA4 | HSS_RXCLK1 | AB4 | ETH_TXDATA0[1] | AC4 | VCC | AD4 | ETH_CRS0 | | AA5 | ETH_TXDATA0[2] | AB5 | VSS | AC5 | ETH_RXDATA0[0] | AD5 | ETH_MDC | | AA6 | VCC | AB6 | ETH_RXCLK0 | AC6 | VSS | AD6 | ETH_TXDATA1[0] | | AA7 | ETH_RXDATA0[1] | AB7 | VCCP | AC7 | VCC | AD7 | ETH_RXDATA1[3] | | AA8 | VSS | AB8 | ETH_TXDATA1[2] | AC8 | ETH_RXDATA1[2] | AD8 | ETH_RXCLK1 | | AA9 | ETH_TXDATA1[1] | AB9 | ETH_RXDATA1[1] | AC9 | VCC | AD9 | VSS | | AA10 | VCC | AB10 | VCCP | AC10 | VCC | AD10 | VSSOSCP | | | | AB11 | VCCP | AC11 | VCCOSCP | AD11 | VCCP | | | | AB12 | VSS | AC12 | VCC | AD12 | PLL_LOCK | | | | AB13 | UTP_OP_DATA[7] | AC13 | RESET_IN_N | AD13 | PWRON_RESET_N | | | | AB14 | VCCP | AC14 | VCC | AD14 | UTP_OP_DATA[4] | | | | AB15 | UTP_OP_SOC | AC15 | UTP_OP_DATA[1] | AD15 | UTP_OP_DATA[2] | | | | AB16 | VSS | AC16 | UTP_OP_FCI | AD16 | VSS | | AA17 | VCC | AB17 | UTP_IP_DATA[6] | AC17 | UTP_OP_ADDR[1] | AD17 | UTP_OP_ADDR[3] | | AA18 | UTP_IP_FCI | AB18 | VCCP | AC18 | VCC | AD18 | UTP_IP_DATA[7] | | AA19 | UTP_IP_ADDR[0] | AB19 | UTP_IP_CLK | AC19 | UTP_IP_DATA[2] | AD19 | VCCP | | AA20 | VSS | AB20 | UTP_IP_ADDR[1] | AC20 | UTP_IP_SOC | AD20 | UTP_IP_DATA[1] | | AA21 | VCC | AB21 | SCANTESTMODE_N | AC21 | VCC | AD21 | UTP_IP_ADDR[4] | | AA22 | TXDATA1 | AB22 | VCCP | AC22 | JTG_TRST_N | AD22 | VSS | | AA23 | VSS | AB23 | CTS0_N | AC23 | VCC | AD23 | JTG_TDO | | AA24 | GPIO[3] | AB24 | CTS1_N | AC24 | RXDATA0 | AD24 | VSS | | AA25 | VSS | AB25 | VCCP | AC25 | RTS1_N | AD25 | TXDATA0 | | AA26 | GPIO[7] | AB26 | GPIO[4] | AC26 | GPIO[2] | AD26 | RTS0_N | | A / / | 1 1 1 1 1 1 1 1 1 1 1 1 | - | | | 11 1 E 10 | 1 1 9 | | July 2010 Document Number: 252479-008US Table 22. Ball Map Assignment for the Intel® IXP425 Network Processor (Sheet 7 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|----------------|------|----------------|------|--------|------|--------| | AE1 | ETH_RXDATA0[3] | AF1 | ETH_RXDATA0[2] | | | | | | AE2 | VCCP | AF2 | ETH_MDIO | | | | | | AE3 | ETH_COL0 | AF3 | (Reserved) | | | | | | AE4 | ETH_TXEN1 | AF4 | ETH_TXDATA1[3] | | | | | | AE5 | VCCP | AF5 | ETH_TXCLK1 | | | | | | AE6 | ETH_RXDV1 | AF6 | ETH_RXDATA1[0] | | | | | | AE7 | VSS | AF7 | ETH_CRS1 | | | | | | AE8 | ETH_COL1 | AF8 | VSSOSC | | | | | | AE9 | VCCP | AF9 | OSC_IN | | | | | | AE10 | VCCPLL1 | AF10 | VSSOSCP | | | | | | AE11 | VSS | AF11 | OSC_OUT | | | | | | AE12 | VCCPLL2 | AF12 | VCCOSC | | | | | | AE13 | VCCP | AF13 | BYPASS_CLK | | | | | | AE14 | UTP_OP_DATA[5] | AF14 | UTP_OP_DATA[6] | | | | | | AE15 | VSS | AF15 | UTP_OP_DATA[3] | | | | | | AE16 | UTP_OP_FCO | AF16 | UTP_OP_DATA[0] | | | | | | AE17 | VCCP | AF17 | UTP_OP_CLK | | | | | | AE18 | UTP_OP_ADDR[2] | AF18 | UTP_OP_ADDR[4] | | | | | | AE19 | VSS | AF19 | UTP_OP_ADDR[0] | | | | | | AE20 | UTP_IP_DATA[4] | AF20 | UTP_IP_DATA[5] | | | | | | AE21 | VCCP | AF21 | UTP_IP_DATA[3] | | | | | | AE22 | UTP_IP_FCO | AF22 | UTP_IP_DATA[0] | | | | | | AE23 | VCCP | AF23 | UTP_IP_ADDR[3] | | | | | | AE24 | JTG_TDI | AF24 | UTP_IP_ADDR[2] | | | | | | AE25 | VCCP | AF25 | JTG_TMS | | | | | | AE26 | HIGHZ_N | AF26 | JTG_TCK | | | | | | | | - | | | | | | Ball Map Assignment for the Intel® IXP422 Network Processor (Sheet 1 of 7) Table 23. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|---------------------------------|------|--------------|------|--------------|------|--------------| | A1 | PCI_AD[27] | B1 | PCI_AD[28] | C1 | PCI_AD[26] | D1 | PCI_AD[25] | | A2 | PCI_GNT_N[1] | B2 | VCCP | C2 | PCI_AD[30] | D2 | VSS | | А3 | PCI_GNT_N[3] | В3 | PCI_GNT_N[2] | C3 | VSS | D3 | PCI_AD[31] | | A4 | SDM_DATA[19] | В4 | VCCP | C4 | PCI_INTA_N | D4 | VCC | | A5 | SDM_DATA[27] | B5 | SDM_DATA[28] | C5 | VSS | D5 | PCI_SERR_N | | A6 | SDM_DATA[26] | В6 | VCCP | C6 | SDM_DATA[18] | D6 | VCC | | Α7 | SDM_DATA[25] | В7 | SDM_DATA[21] | C7 | VSS | D7 | SDM_DATA[29] | | A8 | SDM_DATA[23] | B8 | VSS | C8 | VCCP | D8 | SDM_DATA[20] | | A9 | SDM_DATA[14] | В9 | SDM_DATA[0] | C9 | SDM_DATA[24] | D9 | VCC | | A10 | SDM_DATA[13] | B10 | VCCP | C10 | VSS | D10 | SDM_DATA[15] | | A11 | SDM_DATA[11] | B11 | SDM_DATA[12] | C11 | SDM_DATA[2] | D11 | SDM_DATA[1] | | A12 | SDM_DATA[10] | B12 | VSS | C12 | SDM_DATA[4] | D12 | VCC | | A13 | SDM_DATA[6] | B13 | SDM_DATA[9] | C13 | VSS | D13 | SDM_DATA[5] | | A14 | SDM_DATA[8] | B14 | VCCP | C14 | SDM_DATA[7] | D14 | VCC | | A15 | SDM_DQM[1] | B15 | SDM_DQM[2] | C15 | SDM_DQM[3] | D15 | SDM_WE_N | | A16 | SDM_CS_N[0] | B16 | VSS | C16 | VCCP | D16 | SDM_CS_N[1] | | A17 | SDM_CLKOUT | B17 | SDM_CKE | C17 | SDM_CAS_N | D17 | SDM_BA[1] | | A18 | SDM_RAS_N | B18 | VCCP | C18 | SDM_ADDR[11] | D18 | VCC | | A19 | SDM_ADDR[12] | B19 | SDM_ADDR[10] | C19 | VSS | D19 | SDM_ADDR[0] | | A20 | SDM_ADDR[9] | B20 | VSS | C20 | SDM_ADDR[6] | D20 | VSS | | A21 | SDM_ADDR[8] | B21 | SDM_ADDR[1] | C21 | SDM_ADDR[2] | D21 | VCC | | A22 | SDM_ADDR[5] | B22 | VCCP | C22 | VSS | D22 | EX_ALE | | A23 | EX_RD_N | B23 | EX_IOWAIT_N | C23 | EX_ADDR[0] | D23 | VCC | | A24 | EX_ADDR[1] | B24 | VSS | C24 | EX_ADDR[4] | D24 | EX_ADDR[6] | | A25 | EX_ADDR[3] | B25 | VCCP | C25 | EX_ADDR[7] | D25 | RCOMP | | A26 | EX_ADDR[5] | B26 | EX_ADDR[9] | C26 | EX_ADDR[13] | D26 | EX_ADDR[17] | | | Interfeded not being utilized a | | | | | | | Table 23. Ball Map Assignment for the Intel® IXP422 Network Processor (Sheet 2 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |-------|-------------------------------|-------------|-----------------------------|----------|--------------------------------|-----------|----------------------| | E1 | PCI_AD[23] | F1 | PCI_AD[20] | G1 | PCI_AD[21] | H1 | PCI_AD[16] | | E2 | VCCP | F2 | PCI_IDSEL | G2 | VCCP | H2 | PCI_AD[18] | | E3 | PCI_REQ_N[2] | F3 | VCC | G3 | PCI_AD[24] | Н3 | VCC | | E4 | VSS | F4 | PCI_REQ_N[0] | G4 | VSS | H4 | PCI_CBE_N[3] | | E5 | PCI_GNT_N[0] | F5 | VCCP | G5 | PCI_REQ_N[1] | H5 | VCC | | E6 | SDM_DATA[16] | F6 | VCC | G6 | VSS | Н6 | PCI_REQ_N[3] | | E7 | VCCP | F7 | SDM_DATA[31] | | | | | | E8 | SDM_DATA[30] | F8 | VSS | | | | | | E9 | VSS | F9 | SDM_DATA[17] | | | | | | E10 | SDM_DATA[22] | F10 | VCC | | | | | | E11 | VCCP | | | | | | | | E12 | SDM_DATA[3] | | | | | | | | E13 | VSS | | | | | | | | E14 | SDM_DQM[0] | | | | | | | | E15 | VCCP | | | | | | | | E16 | SDM_BA[0] | | | | | | | | E17 | VSS | F17 | VCC | | | | | | E18 | SDM_ADDR[7] | F18 | SDM_ADDR[4] | | | | | | E19 | VCCP | F19 | VSS | | | | | | E20 | SDM_ADDR[3] | F20 | USB_DPOS | | | | | | E21 | USB_DNEG | F21 | VCC | G21 | EX_ADDR[2] | H21 | VSS | | E22 | VCCP | F22 | EX_WR_N | G22 | VSS | H22 | EX_ADDR[11] | | E23 | VSS | F23 | VCC | G23 | EX_ADDR[12] | H23 | EX_ADDR[18] | | E24 | EX_ADDR[10] | F24 | EX_ADDR[14] | G24 | VSS | H24 | VCCP | | E25 | EX_ADDR[15] | F25 | VCCP | G25 | EX_ADDR[20] | H25 | VSS | | E26 | EX_ADDR[19] | F26 | EX_ADDR[21] | G26 | EX_ADDR[22] | H26 | EX_CS_N[1] | | Moto: | Interfaces not being utilized | at a cyctom | lovel require external pull | up or pu | I down registers. For specific | dotaile a | nd roquiromente, con | Ball Map Assignment for the Intel® IXP422 Network Processor (Sheet 3 of 7) Table 23. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|-----------------|------|--------------|------|--------------| | J1 | PCI_CLKIN | K1 | PCI_CBE_N[2] L1 | | PCI_DEVSEL_N | M1 | PCI_CBE_N[1] | | J2 | VCCP | K2 | VSS | L2 | VCCP | M2 | PCI_PAR | | J3 | VSS | К3 | PCI_AD[17] | L3 | PCI_STOP_N | М3 | VSS | | ]4 | PCI_AD[22] | K4 | VCCP | L4 | VCC | M4 | PCI_IRDY_N | | J5 | VSS | K5 | PCI_AD[19] | L5 | PCI_FRAME_N | M5 | VCCP | | J6 | PCI_AD[29] | K6 | VCC | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | L11 | VSS | M11 | VSS | | | | | | L12 | VSS | M12 | VSS | | | | | | L13 | VSS | M13 | VSS | | | | | | L14 | VSS | M14 | VSS | | | | | | L15 | VSS | M15 | VSS | | | | | | L16 | VSS | M16 | VSS | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | J21 | EX_ADDR[8] | K21 | VCC | | | | | | J22 | EX_ADDR[16] | K22 | VSS | L22 | VCCP | M22 | EX_CS_N[5] | | J23 | VCC | K23 | EX_CS_N[0] | L23 | VCC | M23 | EX_CLK | | J24 | EX_ADDR[23] | K24 | EX_CS_N[3] | L24 | EX_CS_N[6] | M24 | EX_DATA[2] | | J25 | EX_CS_N[2] | K25 | VCCP | L25 | EX_DATA[0] | M25 | VSS | | J26 | EX_CS_N[4] | K26 | EX_CS_N[7] | L26 | EX_DATA[1] | M26 | EX_DATA[3] | Table 23. Ball Map Assignment for the Intel® IXP422 Network Processor (Sheet 4 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|------------------|----------------------------------------------|---------------------------------------|------|-------------|--------------|----------------------------------------| | N1 | PCI_AD[11] | P1 | PCI_CBE_N[0] | R1 | PCI_AD[10] | T1 | PCI_AD[6] | | N2 | VCCP | P2 | PCI_AD[14] | R2 | VSS | T2 | PCI_TRDY_N | | N3 | VCC | Р3 | PCI_AD[13] | R3 | PCI_AD[9] | T3 | VSS | | N4 | PCI_PERR_N | P4 | VSS | R4 | VCC | T4 | PCI_AD[2] | | N5 | PCI_AD[15] | P5 | PCI_AD[12] | R5 | PCI_AD[4] | T5 | VCCP | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | NIII | VICC | D11 | VCC | D11 | VCC | T11 | \/CC | | N11 | VSS | P11 | VSS | R11 | VSS | T11 | VSS | | N12 | VSS | P12 | VSS | R12 | VSS | T12 | VSS | | N13 | VSS | P13 | VSS | R13 | VSS | T13 | VSS | | N14 | VSS P14 | | VSS | R14 | VSS | T14 | VSS | | N15 | VSS | P15 | VSS | R15 | VSS | T15 | VSS | | N16 | VSS | P16 | VSS | R16 | VSS | T16 | VSS | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N22 | VCC | P22 | EX_DATA[6] | R22 | VCCP | T22 | EX_RDY_N[0] | | N23 | VSS | P23 | EX_DATA[7] | R23 | VCC | T23 | VSS | | N24 | VCC | P24 | EX_DATA[8] | R24 | EX_DATA[12] | T24 | EX_DATA[14] | | N25 | EX_DATA[4] | P25 | VCCP | R25 | EX_DATA[11] | T25 | VSS | | N26 | EX_DATA[5] | P26 | EX_DATA[9] | R26 | EX_DATA[10] | T26 | EX_DATA[13] | | A | 1 1 6 11 2 122 1 | <u>. </u> | · · · · · · · · · · · · · · · · · · · | | II E | <del>'</del> | L, , , , , , , , , , , , , , , , , , , | Ball Map Assignment for the Intel® IXP422 Network Processor (Sheet 5 of 7) Table 23. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|-------------|------|-----------|------|-----------| | U1 | PCI_AD[8] | V1 | PCI_AD[5] | W1 | PCI_AD[1] | Y1 | N/C | | U2 | VCCP | V2 | VSS | W2 | VCCP | Y2 | N/C | | U3 | PCI_AD[0] | V3 | PCI_AD[3] | W3 | N/C | Y3 | N/C | | U4 | PCI_AD[7] | V4 | VCC | W4 | VSS | Y4 | VCC | | U5 | N/C | V5 | N/C | W5 | N/C | Y5 | VCCP | | U6 | VCC | V6 | VSS | W6 | N/C | Y6 | ETH_TXEN0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | U21 | VCC | V21 | GPIO[6] | W21 | GPIO[1] | Y21 | RXDATA1 | | U22 | GPIO[14] | V22 | GPIO[9] | W22 | VCCP | Y22 | GPIO[0] | | U23 | EX_RDY_N[1] | V23 | VCC | W23 | GPIO[8] | Y23 | VCC | | U24 | EX_RDY_N[2] | V24 | GPIO[13] | W24 | VSS | Y24 | GPIO[5] | | U25 | GPIO[15] | V25 | VCCP | W25 | GPIO[11] | Y25 | VCCP | | U26 | EX_DATA[15] | V26 | EX_RDY_N[3] | W26 | GPIO[12] | Y26 | GPIO[10] | Table 23. Ball Map Assignment for the Intel® IXP422 Network Processor (Sheet 6 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |-------|-------------------------------|-------------|-----------------------------|-----------|-------------------------------|-----------|----------------------| | AA1 | N/C | AB1 | N/C | AC1 | VSS | AD1 | ETH_TXCLK0 | | AA2 | VCCP | AB2 | N/C | AC2 | ETH_TXDATA0[0] | AD2 | ETH_RXDV0 | | AA3 | VSS | AB3 | ETH_TXDATA0[3] | AC3 | VCCP | AD3 | VSS | | AA4 | N/C | AB4 | ETH_TXDATA0[1] | AC4 | VCC | AD4 | ETH_CRS0 | | AA5 | ETH_TXDATA0[2] | AB5 | VSS | AC5 | ETH_RXDATA0[0] | AD5 | ETH_MDC | | AA6 | VCC | AB6 | ETH_RXCLK0 | AC6 | VSS | AD6 | ETH_TXDATA1[0] | | AA7 | ETH_RXDATA0[1] | AB7 | VCCP | AC7 | VCC | AD7 | ETH_RXDATA1[3] | | AA8 | VSS | AB8 | ETH_TXDATA1[2] | AC8 | ETH_RXDATA1[2] | AD8 | ETH_RXCLK1 | | AA9 | ETH_TXDATA1[1] | AB9 | ETH_RXDATA1[1] | AC9 | VCC | AD9 | VSS | | AA10 | VCC | AB10 | VCCP | AC10 | VCC | AD10 | VSSOSCP | | | | AB11 | VCCP | AC11 | VCCOSCP | AD11 | VCCP | | | | AB12 | VSS | AC12 | VCC | AD12 | PLL_LOCK | | | | AB13 | N/C | AC13 | RESET_IN_N | AD13 | PWRON_RESET_N | | | | AB14 | VCCP | AC14 | VCC | AD14 | N/C | | | | AB15 | N/C | AC15 | N/C | AD15 | N/C | | | | AB16 | VSS | AC16 | N/C | AD16 | VSS | | AA17 | VCC | AB17 | N/C | AC17 | N/C | AD17 | N/C | | AA18 | N/C | AB18 | VCCP | AC18 | VCC | AD18 | N/C | | AA19 | N/C | AB19 | N/C | AC19 | N/C | AD19 | VCCP | | AA20 | VSS | AB20 | N/C | AC20 | N/C | AD20 | N/C | | AA21 | VCC | AB21 | SCANTESTMODE_N | AC21 | VCC | AD21 | N/C | | AA22 | TXDATA1 | AB22 | VCCP | AC22 | JTG_TRST_N | AD22 | VSS | | AA23 | VSS | AB23 | CTS0_N | AC23 | VCC | AD23 | JTG_TDO | | AA24 | GPIO[3] | AB24 | CTS1_N | AC24 | RXDATA0 | AD24 | VSS | | AA25 | VSS | AB25 | VCCP | AC25 | RTS1_N | AD25 | TXDATA0 | | AA26 | GPIO[7] | AB26 | GPIO[4] | AC26 | GPIO[2] | AD26 | RTS0_N | | Note: | Interfaces not being utilized | at a cyctom | lovel require external pull | un or nul | I down recietore For epocific | detaile a | nd roquiromente, coe | Ball Map Assignment for the Intel® IXP422 Network Processor (Sheet 7 of 7) Table 23. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|----------------|------|----------------|------|--------|------|--------| | AE1 | ETH_RXDATA0[3] | AF1 | ETH_RXDATA0[2] | | | | | | AE2 | VCCP | AF2 | ETH_MDIO | | | | | | AE3 | ETH_COL0 | AF3 | (Reserved) | | | | | | AE4 | ETH_TXEN1 | AF4 | ETH_TXDATA1[3] | | | | | | AE5 | VCCP | AF5 | ETH_TXCLK1 | | | | | | AE6 | ETH_RXDV1 | AF6 | ETH_RXDATA1[0] | | | | | | AE7 | VSS | AF7 | ETH_CRS1 | | | | | | AE8 | ETH_COL1 | AF8 | VSSOSC | | | | | | AE9 | VCCP | AF9 | OSC_IN | | | | | | AE10 | VCCPLL1 | AF10 | VSSOSCP | | | | | | AE11 | VSS | AF11 | OSC_OUT | | | | | | AE12 | VCCPLL2 | AF12 | VCCOSC | | | | | | AE13 | VCCP | AF13 | BYPASS_CLK | | | | | | AE14 | N/C | AF14 | N/C | | | | | | AE15 | VSS | AF15 | N/C | | | | | | AE16 | N/C | AF16 | N/C | | | | | | AE17 | VCCP | AF17 | N/C | | | | | | AE18 | N/C | AF18 | N/C | | | | | | AE19 | VSS | AF19 | N/C | | | | | | AE20 | N/C | AF20 | N/C | | | | | | AE21 | VCCP | AF21 | N/C | | | | | | AE22 | N/C | AF22 | N/C | | | | | | AE23 | VCCP | AF23 | N/C | | | | | | AE24 | JTG_TDI | AF24 | N/C | | | | | | AE25 | VCCP | AF25 | JTG_TMS | | | | | | AE26 | HIGHZ_N | AF26 | JTG_TCK | | | | | Table 24. Ball Map Assignment for the Intel® IXP421 Network Processor (Sheet 1 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |-------|----------------------------|----------|----------------------------------|------------|--------------------------------|-------------|-----------------------| | A1 | PCI_AD[27] | B1 | PCI_AD[28] | C1 | PCI_AD[26] | D1 | PCI_AD[25] | | A2 | PCI_GNT_N[1] | B2 | VCCP | C2 | PCI_AD[30] | D2 | VSS | | А3 | PCI_GNT_N[3] | В3 | PCI_GNT_N[2] | C3 | VSS | D3 | PCI_AD[31] | | A4 | SDM_DATA[19] | B4 | VCCP | C4 | PCI_INTA_N | D4 | VCC | | A5 | SDM_DATA[27] | B5 | SDM_DATA[28] | C5 | VSS | D5 | PCI_SERR_N | | A6 | SDM_DATA[26] | В6 | VCCP | C6 | SDM_DATA[18] | D6 | VCC | | A7 | SDM_DATA[25] | В7 | SDM_DATA[21] | C7 | VSS | D7 | SDM_DATA[29] | | A8 | SDM_DATA[23] | B8 | VSS | C8 | VCCP | D8 | SDM_DATA[20] | | A9 | SDM_DATA[14] | В9 | SDM_DATA[0] | C9 | SDM_DATA[24] | D9 | VCC | | A10 | SDM_DATA[13] | B10 | VCCP | C10 | VSS | D10 | SDM_DATA[15] | | A11 | SDM_DATA[11] | B11 | SDM_DATA[12] | C11 | SDM_DATA[2] | D11 | SDM_DATA[1] | | A12 | SDM_DATA[10] | B12 | VSS | C12 | SDM_DATA[4] | D12 | VCC | | A13 | SDM_DATA[6] | B13 | SDM_DATA[9] | C13 | VSS | D13 | SDM_DATA[5] | | A14 | SDM_DATA[8] | B14 | VCCP | C14 | SDM_DATA[7] | D14 | VCC | | A15 | SDM_DQM[1] | B15 | SDM_DQM[2] | C15 | SDM_DQM[3] | D15 | SDM_WE_N | | A16 | SDM_CS_N[0] | B16 | VSS | C16 | VCCP | D16 | SDM_CS_N[1] | | A17 | SDM_CLKOUT | B17 | SDM_CKE | C17 | SDM_CAS_N | D17 | SDM_BA[1] | | A18 | SDM_RAS_N | B18 | VCCP | C18 | SDM_ADDR[11] | D18 | VCC | | A19 | SDM_ADDR[12] | B19 | SDM_ADDR[10] | C19 | VSS | D19 | SDM_ADDR[0] | | A20 | SDM_ADDR[9] | B20 | VSS | C20 | SDM_ADDR[6] | D20 | VSS | | A21 | SDM_ADDR[8] | B21 | SDM_ADDR[1] | C21 | SDM_ADDR[2] | D21 | VCC | | A22 | SDM_ADDR[5] | B22 | VCCP | C22 | VSS | D22 | EX_ALE | | A23 | EX_RD_N | B23 | EX_IOWAIT_N | C23 | EX_ADDR[0] | D23 | VCC | | A24 | EX_ADDR[1] | B24 | VSS | C24 | EX_ADDR[4] | D24 | EX_ADDR[6] | | A25 | EX_ADDR[3] | B25 | VCCP | C25 | EX_ADDR[7] | D25 | RCOMP | | A26 | EX_ADDR[5] | B26 | EX_ADDR[9] | C26 | EX_ADDR[13] | D26 | EX_ADDR[17] | | Note: | Interfaces not being utili | zed at a | system level require external ou | ll-un or n | ull-down resistors. For specit | fic details | and requirements, see | Ball Map Assignment for the Intel® IXP421 Network Processor (Sheet 2 of 7) Table 24. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|--------------|------|--------------|------|--------------|----------|--------------| | E1 | PCI_AD[23] | F1 | PCI_AD[20] | G1 | PCI_AD[21] | H1 | PCI_AD[16] | | E2 | VCCP | F2 | PCI_IDSEL | G2 | VCCP | H2 | PCI_AD[18] | | E3 | PCI_REQ_N[2] | F3 | VCC | G3 | PCI_AD[24] | Н3 | VCC | | E4 | VSS | F4 | PCI_REQ_N[0] | G4 | VSS | H4 | PCI_CBE_N[3] | | E5 | PCI_GNT_N[0] | F5 | VCCP | G5 | PCI_REQ_N[1] | H5 | VCC | | E6 | SDM_DATA[16] | F6 | VCC | G6 | VSS | H6 | PCI_REQ_N[3] | | E7 | VCCP | F7 | SDM_DATA[31] | | | | | | E8 | SDM_DATA[30] | F8 | VSS | | | | | | E9 | VSS | F9 | SDM_DATA[17] | | | | | | E10 | SDM_DATA[22] | F10 | VCC | | | | | | E11 | VCCP | | | | | | | | E12 | SDM_DATA[3] | | | | | | | | E13 | VSS | | | | | | | | E14 | SDM_DQM[0] | | | | | | | | E15 | VCCP | | | | | | | | E16 | SDM_BA[0] | | | | | | | | E17 | VSS | F17 | VCC | | | | | | E18 | SDM_ADDR[7] | F18 | SDM_ADDR[4] | | | | | | E19 | VCCP | F19 | VSS | | | | | | E20 | SDM_ADDR[3] | F20 | USB_DPOS | | | | | | E21 | USB_DNEG | F21 | VCC | G21 | EX_ADDR[2] | H21 | VSS | | E22 | VCCP | F22 | EX_WR_N | G22 | VSS | H22 | EX_ADDR[11] | | E23 | VSS | F23 | VCC | G23 | EX_ADDR[12] | H23 | EX_ADDR[18] | | E24 | EX_ADDR[10] | F24 | EX_ADDR[14] | G24 | VSS | H24 | VCCP | | E25 | EX_ADDR[15] | F25 | VCCP | G25 | EX_ADDR[20] | H25 | VSS | | E26 | EX_ADDR[19] | F26 | EX_ADDR[21] | G26 | EX_ADDR[22] | H26 | EX_CS_N[1] | | | | | | _ | | 41 1 1 1 | | Table 24. Ball Map Assignment for the Intel® IXP421 Network Processor (Sheet 3 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------------|-------------|------------|----------------|------------|--------------|------|--------------| | J1 | PCI_CLKIN | K1 | PCI_CBE_N[2] L | 1 | PCI_DEVSEL_N | M1 | PCI_CBE_N[1] | | J2 | VCCP | K2 | VSS | L2 | VCCP | M2 | PCI_PAR | | J3 | VSS | К3 | PCI_AD[17] | L3 | PCI_STOP_N | М3 | VSS | | J4 | PCI_AD[22] | K4 | VCCP | L4 | VCC | M4 | PCI_IRDY_N | | J5 | VSS | K5 | PCI_AD[19] | L5 | PCI_FRAME_N | M5 | VCCP | | J6 | PCI_AD[29] | K6 | VCC | | | | | | | | | | | | | | | | | | | | | | | | | | | | L11 | VSS | M11 | VSS | | | | | | L12 | VSS | M12 | VSS | | | | | | L13 | VSS | M13 | VSS | | | | | | L14 | VSS | M14 | VSS | | | | | | L15 | VSS | M15 | VSS | | | | | | L16 | VSS | M16 | VSS | | | | | | | | | | | J21 | EX ADDR[8] | K21 | VCC | | | | | | J21<br>J22 | EX ADDR[6] | K21 | VSS | L22 | VCCP | M22 | EX_CS_N[5] | | J22<br>J23 | VCC | K23 | EX_CS_N[0] | L22 | VCC | M23 | EX_CLK | | J23<br>J24 | EX_ADDR[23] | K24 | EX_CS_N[0] | L23 | EX_CS_N[6] | M24 | EX_DATA[2] | | J24<br>J25 | | K24<br>K25 | VCCP | L24<br>L25 | | | VSS | | | EX_CS_N[2] | | | | EX_DATA[0] | M25 | | | J26 | EX_CS_N[4] | K26 | EX_CS_N[7] | L26 | EX_DATA[1] | M26 | EX_DATA[3] | Ball Map Assignment for the Intel® IXP421 Network Processor (Sheet 4 of 7) Table 24. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|------------|------|--------------|------|-------------|------|-------------| | N1 | PCI_AD[11] | P1 | PCI_CBE_N[0] | R1 | PCI_AD[10] | T1 | PCI_AD[6] | | N2 | VCCP | P2 | PCI_AD[14] | R2 | VSS | T2 | PCI_TRDY_N | | N3 | VCC | P3 | PCI_AD[13] | R3 | PCI_AD[9] | T3 | VSS | | N4 | PCI_PERR_N | P4 | VSS | R4 | VCC | T4 | PCI_AD[2] | | N5 | PCI_AD[15] | P5 | PCI_AD[12] | R5 | PCI_AD[4] | T5 | VCCP | | | | | | | | | | | | | | | | | | | | N11 | VSS | P11 | VSS | R11 | VSS | T11 | VSS | | N12 | VSS | P12 | VSS | R12 | VSS | T12 | VSS | | N13 | VSS | P13 | VSS | R13 | VSS | T13 | VSS | | N14 | VSS P | 14 | VSS | R14 | VSS | T14 | VSS | | N15 | VSS | P15 | VSS | R15 | VSS | T15 | VSS | | N16 | VSS | P16 | VSS | R16 | VSS | T16 | VSS | | | | | | | | | | | | | | | | | | | | N22 | VCC | P22 | EX_DATA[6] | R22 | VCCP | T22 | EX_RDY_N[0] | | N23 | VSS | P23 | EX_DATA[7] | R23 | VCC | T23 | VSS | | N24 | VCC | P24 | EX_DATA[8] | R24 | EX_DATA[12] | T24 | EX_DATA[14] | | N25 | EX_DATA[4] | P25 | VCCP | R25 | EX_DATA[11] | T25 | VSS | | N26 | EX_DATA[5] | P26 | EX_DATA[9] | R26 | EX_DATA[10] | T26 | EX_DATA[13] | Table 24. Ball Map Assignment for the Intel® IXP421 Network Processor (Sheet 5 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|--------------|------|--------------|------|--------------| | U1 | PCI_AD[8] | V1 | PCI_AD[5] | W1 | PCI_AD[1] | Y1 | HSS_TXCLK0 | | U2 | VCCP | V2 | VSS | W2 | VCCP | Y2 | HSS_RXCLK0 | | U3 | PCI_AD[0] | V3 | PCI_AD[3] | W3 | HSS_RXFRAME0 | Y3 | HSS_TXFRAME1 | | U4 | PCI_AD[7] | V4 | VCC | W4 | VSS | Y4 | VCC | | U5 | HSS_TXDATA0 | V5 | HSS_TXFRAME0 | W5 | HSS_TXCLK1 | Y5 | VCCP | | U6 | VCC | V6 | VSS | W6 | HSS_RXFRAME1 | Y6 | ETH_TXEN0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | U21 | VCC | V21 | GPIO[6] | W21 | GPIO[1] | Y21 | RXDATA1 | | U22 | GPIO[14] | V22 | GPIO[9] | W22 | VCCP | Y22 | GPIO[0] | | U23 | EX_RDY_N[1] | V23 | VCC | W23 | GPIO[8] | Y23 | VCC | | U24 | EX_RDY_N[2] | V24 | GPIO[13] | W24 | VSS | Y24 | GPIO[5] | | U25 | GPIO[15] | V25 | VCCP | W25 | GPIO[11] | Y25 | VCCP | | U26 | EX_DATA[15] | V26 | EX_RDY_N[3] | W26 | GPIO[12] | Y26 | GPIO[10] | Ball Map Assignment for the Intel® IXP421 Network Processor (Sheet 6 of 7) Table 24. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|----------------|------|----------------|------|----------------|---------|----------------| | AA1 | HSS_RXDATA0 | AB1 | HSS_TXDATA1 | AC1 | VSS | AD1 | ETH_TXCLK0 | | AA2 | VCCP | AB2 | HSS_RXDATA1 | AC2 | ETH_TXDATA0[0] | AD2 | ETH_RXDV0 | | AA3 | VSS | AB3 | ETH_TXDATA0[3] | AC3 | VCCP | AD3 | VSS | | AA4 | HSS_RXCLK1 | AB4 | ETH_TXDATA0[1] | AC4 | VCC | AD4 | ETH_CRS0 | | AA5 | ETH_TXDATA0[2] | AB5 | VSS | AC5 | ETH_RXDATA0[0] | AD5 | ETH_MDC | | AA6 | VCC | AB6 | ETH_RXCLK0 | AC6 | VSS | AD6 | N/C | | AA7 | ETH_RXDATA0[1] | AB7 | VCCP | AC7 | VCC | AD7 | N/C | | AA8 | VSS | AB8 | N/C | AC8 | N/C | AD8 | N/C | | AA9 | N/C | AB9 | N/C | AC9 | VCC | AD9 | VSS | | AA10 | VCC | AB10 | VCCP | AC10 | VCC | AD10 | VSSOSCP | | | | AB11 | VCCP | AC11 | VCCOSCP | AD11 | VCCP | | | | AB12 | VSS | AC12 | VCC | AD12 | PLL_LOCK | | | | AB13 | UTP_OP_DATA[7] | AC13 | RESET_IN_N | AD13 | PWRON_RESET_N | | | | AB14 | VCCP | AC14 | VCC | AD14 | UTP_OP_DATA[4] | | | | AB15 | UTP_OP_SOC | AC15 | UTP_OP_DATA[1] | AD15 | UTP_OP_DATA[2] | | | | AB16 | VSS | AC16 | UTP_OP_FCI | AD16 | VSS | | AA17 | VCC | AB17 | UTP_IP_DATA[6] | AC17 | UTP_OP_ADDR[1] | AD17 | UTP_OP_ADDR[3] | | AA18 | UTP_IP_FCI | AB18 | VCCP | AC18 | VCC | AD18 | UTP_IP_DATA[7] | | AA19 | UTP_IP_ADDR[0] | AB19 | UTP_IP_CLK | AC19 | UTP_IP_DATA[2] | AD19 | VCCP | | AA20 | VSS | AB20 | UTP_IP_ADDR[1] | AC20 | UTP_IP_SOC | AD20 | UTP_IP_DATA[1] | | AA21 | VCC | AB21 | SCANTESTMODE_N | AC21 | VCC | AD21 | UTP_IP_ADDR[4] | | AA22 | TXDATA1 | AB22 | VCCP | AC22 | JTG_TRST_N | AD22 | VSS | | AA23 | VSS | AB23 | CTS0_N | AC23 | VCC | AD23 | JTG_TDO | | AA24 | GPIO[3] | AB24 | CTS1_N | AC24 | RXDATA0 | AD24 | VSS | | AA25 | VSS | AB25 | VCCP | AC25 | RTS1_N | AD25 | TXDATA0 | | AA26 | GPIO[7] | AB26 | GPIO[4] | AC26 | GPIO[2] | AD26 | RTS0_N | | | | | | | | <i></i> | | Table 24. Ball Map Assignment for the Intel® IXP421 Network Processor (Sheet 7 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |----------|----------------|-------------|----------------|------|--------|----------|--------| | AE1 | ETH_RXDATA0[3] | AF1 | ETH_RXDATA0[2] | | | | | | AE2 | VCCP | AF2 | ETH_MDIO | | | | | | AE3 | ETH_COL0 | AF3 | (Reserved) | | | | | | AE4 | N/C | AF4 | N/C | | | | | | AE5 | VCCP | AF5 | N/C | | | | | | AE6 | N/C | AF6 | N/C | | | | | | AE7 | VSS | AF7 | N/C | | | | | | AE8 | N/C | AF8 | VSSOSC | | | | | | AE9 | VCCP | AF9 | OSC_IN | | | | | | AE10 | VCCPLL1 | AF10 | VSSOSCP | | | | | | AE11 | VSS | AF11 | OSC_OUT | | | | | | AE12 | VCCPLL2 | AF12 | VCCOSC | | | | | | AE13 | VCCP | AF13 | BYPASS_CLK | | | | | | AE14 | UTP_OP_DATA[5] | AF14 | UTP_OP_DATA[6] | | | | | | AE15 | VSS | AF15 | UTP_OP_DATA[3] | | | | | | AE16 | UTP_OP_FCO | AF16 | UTP_OP_DATA[0] | | | | | | AE17 | VCCP | AF17 | UTP_OP_CLK | | | | | | AE18 | UTP_OP_ADDR[2] | AF18 | UTP_OP_ADDR[4] | | | | | | AE19 | VSS | AF19 | UTP_OP_ADDR[0] | | | | | | AE20 | UTP_IP_DATA[4] | AF20 | UTP_IP_DATA[5] | | | | | | AE21 | VCCP | AF21 | UTP_IP_DATA[3] | | | | | | AE22 | UTP_IP_FCO | AF22 | UTP_IP_DATA[0] | | | | | | AE23 | VCCP | AF23 | UTP_IP_ADDR[3] | | | | | | AE24 | JTG_TDI | AF24 | UTP_IP_ADDR[2] | | | | | | AE25 | VCCP | AF25 | JTG_TMS | | | | | | AE26 | HIGHZ_N | AF26 | JTG_TCK | | | | | | <u> </u> | | <del></del> | | | | 141 1 11 | | Ball Map Assignment for the Intel $^{\$}$ IXP420 Network Processor and Intel $^{\$}$ IXC1100 Control Plane Processor (Sheet 1 of 7) Table 25. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | | |-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|--------------|------|--------------|------|--------------|--| | A1 | PCI_AD[27] | B1 | PCI_AD[28] | C1 | PCI_AD[26] | D1 | PCI_AD[25] | | | A2 | PCI_GNT_N[1] | B2 | VCCP | C2 | PCI_AD[30] | D2 | VSS | | | А3 | PCI_GNT_N[3] | В3 | PCI_GNT_N[2] | C3 | VSS | D3 | PCI_AD[31] | | | A4 | SDM_DATA[19] | B4 | VCCP | C4 | PCI_INTA_N | D4 | VCC | | | A5 | SDM_DATA[27] | B5 | SDM_DATA[28] | C5 | VSS | D5 | PCI_SERR_N | | | A6 | SDM_DATA[26] | В6 | VCCP | C6 | SDM_DATA[18] | D6 | VCC | | | A7 | SDM_DATA[25] | В7 | SDM_DATA[21] | C7 | VSS | D7 | SDM_DATA[29] | | | A8 | SDM_DATA[23] | B8 | VSS | C8 | VCCP | D8 | SDM_DATA[20] | | | A9 | SDM_DATA[14] | В9 | SDM_DATA[0] | C9 | SDM_DATA[24] | D9 | VCC | | | A10 | SDM_DATA[13] | B10 | VCCP | C10 | VSS | D10 | SDM_DATA[15] | | | A11 | SDM_DATA[11] | B11 | SDM_DATA[12] | C11 | SDM_DATA[2] | D11 | SDM_DATA[1] | | | A12 | SDM_DATA[10] | B12 | VSS | C12 | SDM_DATA[4] | D12 | VCC | | | A13 | SDM_DATA[6] | B13 | SDM_DATA[9] | C13 | VSS | D13 | SDM_DATA[5] | | | A14 | SDM_DATA[8] | B14 | VCCP | C14 | SDM_DATA[7] | D14 | VCC | | | A15 | SDM_DQM[1] | B15 | SDM_DQM[2] | C15 | SDM_DQM[3] | D15 | SDM_WE_N | | | A16 | SDM_CS_N[0] | B16 | VSS | C16 | VCCP | D16 | SDM_CS_N[1] | | | A17 | SDM_CLKOUT | B17 | SDM_CKE | C17 | SDM_CAS_N | D17 | SDM_BA[1] | | | A18 | SDM_RAS_N | B18 | VCCP | C18 | SDM_ADDR[11] | D18 | VCC | | | A19 | SDM_ADDR[12] | B19 | SDM_ADDR[10] | C19 | VSS | D19 | SDM_ADDR[0] | | | A20 | SDM_ADDR[9] | B20 | VSS | C20 | SDM_ADDR[6] | D20 | VSS | | | A21 | SDM_ADDR[8] | B21 | SDM_ADDR[1] | C21 | SDM_ADDR[2] | D21 | VCC | | | A22 | SDM_ADDR[5] | B22 | VCCP | C22 | VSS | D22 | EX_ALE | | | A23 | EX_RD_N | B23 | EX_IOWAIT_N | C23 | EX_ADDR[0] | D23 | VCC | | | A24 | EX_ADDR[1] | B24 | VSS | C24 | EX_ADDR[4] | D24 | EX_ADDR[6] | | | A25 | EX_ADDR[3] | B25 | VCCP | C25 | EX_ADDR[7] | D25 | RCOMP | | | A26 | EX_ADDR[5] | B26 | EX_ADDR[9] | C26 | EX_ADDR[13] | D26 | EX_ADDR[17] | | | No. to : Interfaces not being utilized at a system level require external pull up or pull down registers. For appoiting details and requirements, and | | | | | | | | | July 2010 Document Number: 252479-008US Table 25. Ball Map Assignment for the Intel® IXP420 Network Processor and Intel® IXC1100 Control Plane Processor (Sheet 2 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|--------------|------|--------------|------|--------------|------|--------------| | E1 | PCI_AD[23] | F1 | PCI_AD[20] | G1 | PCI_AD[21] | H1 | PCI_AD[16] | | E2 | VCCP | F2 | PCI_IDSEL | G2 | VCCP | H2 | PCI_AD[18] | | E3 | PCI_REQ_N[2] | F3 | VCC | G3 | PCI_AD[24] | Н3 | VCC | | E4 | VSS | F4 | PCI_REQ_N[0] | G4 | VSS | H4 | PCI_CBE_N[3] | | E5 | PCI_GNT_N[0] | F5 | VCCP | G5 | PCI_REQ_N[1] | H5 | VCC | | E6 | SDM_DATA[16] | F6 | VCC | G6 | VSS | H6 | PCI_REQ_N[3] | | E7 | VCCP | F7 | SDM_DATA[31] | | | | | | E8 | SDM_DATA[30] | F8 | VSS | | | | | | E9 | VSS | F9 | SDM_DATA[17] | | | | | | E10 | SDM_DATA[22] | F10 | VCC | | | | | | E11 | VCCP | | | | | | | | E12 | SDM_DATA[3] | | | | | | | | E13 | VSS | | | | | | | | E14 | SDM_DQM[0] | | | | | | | | E15 | VCCP | | | | | | | | E16 | SDM_BA[0] | | | | | | | | E17 | VSS | F17 | VCC | | | | | | E18 | SDM_ADDR[7] | F18 | SDM_ADDR[4] | | | | | | E19 | VCCP | F19 | VSS | | | | | | E20 | SDM_ADDR[3] | F20 | USB_DPOS | | | | | | E21 | USB_DNEG | F21 | VCC | G21 | EX_ADDR[2] | H21 | VSS | | E22 | VCCP | F22 | EX_WR_N | G22 | VSS | H22 | EX_ADDR[11] | | E23 | VSS | F23 | VCC | G23 | EX_ADDR[12] | H23 | EX_ADDR[18] | | E24 | EX_ADDR[10] | F24 | EX_ADDR[14] | G24 | VSS | H24 | VCCP | | E25 | EX_ADDR[15] | F25 | VCCP | G25 | EX_ADDR[20] | H25 | VSS | | E26 | EX_ADDR[19] | F26 | EX_ADDR[21] | G26 | EX_ADDR[22] | H26 | EX_CS_N[1] | Ball Map Assignment for the Intel® IXP420 Network Processor and Intel® IXC1100 Control Plane Processor (Sheet 3 of 7) Table 25. | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|-------------|------|-----------------|------|--------------|------|--------------| | J1 | PCI_CLKIN | K1 | PCI_CBE_N[2] L1 | | PCI_DEVSEL_N | M1 | PCI_CBE_N[1] | | J2 | VCCP | K2 | VSS | L2 | VCCP | M2 | PCI_PAR | | J3 | VSS | К3 | PCI_AD[17] | L3 | PCI_STOP_N | М3 | VSS | | J4 | PCI_AD[22] | K4 | VCCP | L4 | VCC | M4 | PCI_IRDY_N | | J5 | VSS | K5 | PCI_AD[19] | L5 | PCI_FRAME_N | M5 | VCCP | | J6 | PCI_AD[29] | K6 | VCC | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | L11 | VSS | M11 | VSS | | | | | | L12 | VSS | M12 | VSS | | | | | | L13 | VSS | M13 | VSS | | | | | | L14 | VSS | M14 | VSS | | | | | | L15 | VSS | M15 | VSS | | | | | | L16 | VSS | M16 | VSS | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | - | | | | J21 | EX_ADDR[8] | K21 | VCC | | | | | | J22 | EX_ADDR[16] | K22 | VSS | L22 | VCCP | M22 | EX_CS_N[5] | | J23 | VCC | K23 | EX_CS_N[0] | L23 | VCC | M23 | EX_CLK | | J24 | EX_ADDR[23] | K24 | EX_CS_N[3] | L24 | EX_CS_N[6] | M24 | EX_DATA[2] | | J25 | EX_CS_N[2] | K25 | VCCP | L25 | EX_DATA[0] | M25 | VSS | | J26 | EX_CS_N[4] | K26 | EX_CS_N[7] | L26 | EX_DATA[1] | M26 | EX_DATA[3] | Table 25. Ball Map Assignment for the Intel® IXP420 Network Processor and Intel® IXC1100 Control Plane Processor (Sheet 4 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|------------|------|--------------|------|-------------|------|-------------| | N1 | PCI_AD[11] | P1 | PCI_CBE_N[0] | R1 | PCI_AD[10] | T1 | PCI_AD[6] | | N2 | VCCP | P2 | PCI_AD[14] | R2 | VSS | T2 | PCI_TRDY_N | | N3 | VCC | Р3 | PCI_AD[13] | R3 | PCI_AD[9] | T3 | VSS | | N4 | PCI_PERR_N | P4 | VSS | R4 | VCC | T4 | PCI_AD[2] | | N5 | PCI_AD[15] | P5 | PCI_AD[12] | R5 | PCI_AD[4] | T5 | VCCP | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | N11 | VSS | P11 | VSS | R11 | VSS | T11 | VSS | | N12 | VSS | P12 | VSS | R12 | VSS | T12 | VSS | | N13 | VSS | P13 | VSS | R13 | VSS | T13 | VSS | | N14 | VSS P | 14 | VSS | R14 | VSS | T14 | VSS | | N15 | VSS | P15 | VSS | R15 | VSS | T15 | VSS | | N16 | VSS | P16 | VSS | R16 | VSS | T16 | VSS | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | · | | | | | | N22 | VCC | P22 | EX_DATA[6] | R22 | VCCP | T22 | EX_RDY_N[0] | | N23 | VSS | P23 | EX_DATA[7] | R23 | VCC | T23 | VSS | | N24 | VCC | P24 | EX_DATA[8] | R24 | EX_DATA[12] | T24 | EX_DATA[14] | | N25 | EX_DATA[4] | P25 | VCCP | R25 | EX_DATA[11] | T25 | VSS | | N26 | EX_DATA[5] | P26 | EX_DATA[9] | R26 | EX_DATA[10] | T26 | EX_DATA[13] | Note: Interfaces not being utilized at a system level require external pull-up or pull-down resistors. For specific details and requirements, see Section 3.0, "Functional Signal Descriptions" on page 30. Ball Map Assignment for the Intel $^{\circledR}$ IXP420 Network Processor and Intel $^{\circledR}$ IXC1100 Control Plane Processor (Sheet 5 of 7) Table 25. | _ | | | _ | _ | | | | |------|-------------|------|-------------|------|-----------|------|-----------| | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | | U1 | PCI_AD[8] | V1 | PCI_AD[5] | W1 | PCI_AD[1] | Y1 | N/C | | U2 | VCCP | V2 | VSS | W2 | VCCP | Y2 | N/C | | U3 | PCI_AD[0] | V3 | PCI_AD[3] | W3 | N/C | Y3 | N/C | | U4 | PCI_AD[7] | V4 | VCC | W4 | VSS | Y4 | VCC | | U5 | N/C | V5 | N/C | W5 | N/C | Y5 | VCCP | | U6 | VCC | V6 | VSS | W6 | N/C | Y6 | ETH_TXEN0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | U21 | VCC | V21 | GPIO[6] | W21 | GPIO[1] | Y21 | RXDATA1 | | U22 | GPIO[14] | V22 | GPIO[9] | W22 | VCCP | Y22 | GPIO[0] | | U23 | EX_RDY_N[1] | V23 | VCC | W23 | GPIO[8] | Y23 | VCC | | U24 | EX_RDY_N[2] | V24 | GPIO[13] | W24 | VSS | Y24 | GPIO[5] | | U25 | GPIO[15] | V25 | VCCP | W25 | GPIO[11] | Y25 | VCCP | | U26 | EX_DATA[15] | V26 | EX_RDY_N[3] | W26 | GPIO[12] | Y26 | GPIO[10] | | | | | | | | | | Interfaces not being utilized at a system level require external pull-up or pull-down resistors. For specific details and requirements, see Section 3.0, "Functional Signal Descriptions" on page 30. Note: Table 25. Ball Map Assignment for the Intel® IXP420 Network Processor and Intel® IXC1100 Control Plane Processor (Sheet 6 of 7) | _ | | _ | | | | | | |------|----------------|------|----------------|------|----------------|------|----------------| | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | | AA1 | N/C | AB1 | N/C | AC1 | VSS | AD1 | ETH_TXCLK0 | | AA2 | VCCP | AB2 | N/C | AC2 | ETH_TXDATA0[0] | AD2 | ETH_RXDV0 | | AA3 | VSS | AB3 | ETH_TXDATA0[3] | AC3 | VCCP | AD3 | VSS | | AA4 | N/C | AB4 | ETH_TXDATA0[1] | AC4 | VCC | AD4 | ETH_CRS0 | | AA5 | ETH_TXDATA0[2] | AB5 | VSS | AC5 | ETH_RXDATA0[0] | AD5 | ETH_MDC | | AA6 | VCC | AB6 | ETH_RXCLK0 | AC6 | VSS | AD6 | ETH_TXDATA1[0] | | AA7 | ETH_RXDATA0[1] | AB7 | VCCP | AC7 | VCC | AD7 | ETH_RXDATA1[3] | | AA8 | VSS | AB8 | ETH_TXDATA1[2] | AC8 | ETH_RXDATA1[2] | AD8 | ETH_RXCLK1 | | AA9 | ETH_TXDATA1[1] | AB9 | ETH_RXDATA1[1] | AC9 | VCC | AD9 | VSS | | AA10 | VCC | AB10 | VCCP | AC10 | VCC | AD10 | VSSOSCP | | | | AB11 | VCCP | AC11 | VCCOSCP | AD11 | VCCP | | | | AB12 | VSS | AC12 | VCC | AD12 | PLL_LOCK | | | | AB13 | N/C | AC13 | RESET_IN_N | AD13 | PWRON_RESET_N | | | | AB14 | VCCP | AC14 | VCC | AD14 | N/C | | | | AB15 | N/C | AC15 | N/C | AD15 | N/C | | | | AB16 | VSS | AC16 | N/C | AD16 | VSS | | AA17 | VCC | AB17 | N/C | AC17 | N/C | AD17 | N/C | | AA18 | N/C | AB18 | VCCP | AC18 | VCC | AD18 | N/C | | AA19 | N/C | AB19 | N/C | AC19 | N/C | AD19 | VCCP | | AA20 | VSS | AB20 | N/C | AC20 | N/C | AD20 | N/C | | AA21 | VCC | AB21 | SCANTESTMODE_N | AC21 | VCC | AD21 | N/C | | AA22 | TXDATA1 | AB22 | VCCP | AC22 | JTG_TRST_N | AD22 | VSS | | AA23 | VSS | AB23 | CTS0_N | AC23 | VCC | AD23 | JTG_TDO | | AA24 | GPIO[3] | AB24 | CTS1_N | AC24 | RXDATA0 | AD24 | VSS | | AA25 | VSS | AB25 | VCCP | AC25 | RTS1_N | AD25 | TXDATA0 | | AA26 | GPIO[7] | AB26 | GPIO[4] | AC26 | GPIO[2] | AD26 | RTS0_N | | | | | | | | | | Note: Interfaces not being utilized at a system level require external pull-up or pull-down resistors. For specific details and requirements, see Section 3.0, "Functional Signal Descriptions" on page 30. Table 25. Ball Map Assignment for the Intel<sup>®</sup> IXP420 Network Processor and Intel<sup>®</sup> IXC1100 Control Plane Processor (Sheet 7 of 7) | Ball | Signal | Ball | Signal | Ball | Signal | Ball | Signal | |------|----------------|------|----------------|------|----------|------|--------| | AE1 | ETH_RXDATA0[3] | AF1 | ETH_RXDATA0[2] | | | | | | AE2 | VCCP | AF2 | ETH_MDIO | | | | | | AE3 | ETH_COL0 | AF3 | (Reserved) | | | | | | AE4 | ETH_TXEN1 | AF4 | ETH_TXDATA1[3] | | | | | | AE5 | VCCP | AF5 | ETH_TXCLK1 | | | | | | AE6 | ETH_RXDV1 | AF6 | ETH_RXDATA1[0] | | | | | | AE7 | VSS | AF7 | ETH_CRS1 | | | | | | AE8 | ETH_COL1 | AF8 | VSSOSC | | | | | | AE9 | VCCP | AF9 | OSC_IN | | | | | | AE10 | VCCPLL1 | AF10 | VSSOSCP | | | | | | AE11 | VSS | AF11 | OSC_OUT | | | | | | AE12 | VCCPLL2 | AF12 | VCCOSC | | | | | | AE13 | VCCP | AF13 | BYPASS_CLK | | | | | | AE14 | N/C | AF14 | N/C | | | | | | AE15 | VSS | AF15 | N/C | | | | | | AE16 | N/C | AF16 | N/C | | | | | | AE17 | VCCP | AF17 | N/C | | | | | | AE18 | N/C | AF18 | N/C | | | | | | AE19 | VSS | AF19 | N/C | | | | | | AE20 | N/C | AF20 | N/C | | | | | | AE21 | VCCP | AF21 | N/C | | | | | | AE22 | N/C | AF22 | N/C | | | | | | AE23 | VCCP | AF23 | N/C | | | | | | AE24 | JTG_TDI | AF24 | N/C | | | | | | AE25 | VCCP | AF25 | JTG_TMS | | | | | | AE26 | HIGHZ_N | AF26 | JTG_TCK | | <u> </u> | | | Note: Interfaces not being utilized at a system level require external pull-up or pull-down resistors. For specific details and requirements, see Section 3.0, "Functional Signal Descriptions" on page 30. ## 4.3 Package Thermal Specifications The thermal characterization parameter "YJT" is proportional to the temperature difference between the top, center of the package and the junction temperature. This can be a useful value for verifying device temperatures in an actual environment. By measuring the package of the device, the junction temperature can be estimated, if the thermal characterization parameter has been measured under similar conditions. The use of $\Psi JT$ should not be confused with $\Theta jc$ , which is the thermal resistance from the device junction to the external surface of the package or case nearest the die attachment — as the case is held at a constant temperature. Case temperature = Junction Temperature - $$(\Psi)T$$ \* Power Dissipation) $$T_{1C} = T_1 - (\Psi)T$$ \* Power Dissipation) The case temperature can then be monitored to make sure that the maximum junction temperature is not violated. Examples are given in the following sections. #### 4.3.1 Commercial Temperature "Commercial" temperature range is defined in terms of the ambient temperature range, which is specified as 0° C to 70° C. The maximum power (P) is 2.4 W and the maximum junction temperature (Tj) is 115 ° C. $\Psi$ JT for commercial temperature is 0.89° C/W. Using the preceding junction-temperature formula, the commercial temperature for a 266 MHz device — assuming a maximum power of 2 W — would be: $$T_{JC} = 115^{\circ} \text{ C} - (0.89 * 2.0)$$ $T_{JC} = 113.22^{\circ} \text{ C}$ #### 4.3.2 Extended Temperature "Extended" temperature range is defined in terms of the ambient temperature range, which is specified as -40° C to 85° C. The maximum power (P) is 2.4 W and the maximum junction temperature (Tj) is 115° C. $\Psi$ JT for extended temperature is 0.32° C/W. Using the preceding junction-temperature formula, the extended temperature for a 533 MHz device — assuming a maximum power of 2.4 W — would be: $$T_{JC} = 115^{\circ} \text{ C} - (0.32 * 2.4)$$ $T_{JC} = 114.23^{\circ} \text{ C}$ #### **Electrical Specifications** 5.0 #### 5.1 Absolute Maximum Ratings | Parameter | Maximum Rating | | | | |--------------------------------------------------|------------------|--|--|--| | Ambient Air Temperature (Extended) | -40° C to 85° C | | | | | Ambient Air Temperature (Commercial) | 0° C to 70° C | | | | | Supply Voltage (Intel XScale® processor) | -0.3 V to 2.1V | | | | | Supply Voltage I/O | -0.3 V to 3.6V | | | | | Supply Voltage Oscillator (V <sub>CCOSC</sub> ) | -0.3 V to 2.1V | | | | | Supply Voltage Oscillator (V <sub>CCOSCP</sub> ) | -0.3 V to 3.6V | | | | | Supply Voltage PLL (V <sub>CCPLL1</sub> ) | -0.3 V to 2.1V | | | | | Supply Voltage PLL (V <sub>CCPLL2</sub> ) | -0.3 V to 2.1V | | | | | Voltage On Any I/O Ball | -0.3 V to 3.6V | | | | | Storage Temperature | -55° C to 125° C | | | | ### Warning: Stressing the device beyond the "absolute maximum ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "operating conditions" is not recommended and extended exposure beyond the "operating conditions" may affect device reliability. ## 5.2 V<sub>CCPLL1</sub>, V<sub>CCPLL2</sub>, V<sub>CCOSCP</sub>, V<sub>CCOSC</sub> Pin Requirements To reduce voltage-supply noise on the analog sections of the Intel $^{\circledR}$ IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor, the phase-lock loop circuits ( $V_{CCPLL1}$ , $V_{CCPLL2}$ ) and oscillator circuit ( $V_{CCOSCP}$ , $V_{CCOSC}$ ) require isolated voltage supplies. The filter circuits for each supply are shown in the following sections. ## 5.2.1 V<sub>CCPLL1</sub> Requirement A parallel combination of a 10-nF capacitor — for bypass — and a 200-nF capacitor — for a first-order filter with a cut-off frequency below 30 MHz — must be connected to the $V_{CCPLL1}$ pin of the Intel<sup>®</sup> IXP42X product line and IXC1100 control plane processors. The ground of both capacitors should be connected to the nearest $V_{SS}$ supply pin. Both capacitors should be located less than 0.5 inch away from the $V_{CCPLL1}$ pin and the associated $V_{SS}$ pin. In order to achieve the 200-nF capacitance, a parallel combination of two 100-nF capacitors may be used as long as the capacitors are placed directly beside each other. ### Figure 9. V<sub>CCPLL1</sub> Power Filtering Diagram ## 5.2.2 V<sub>CCPLL2</sub> Requirement A parallel combination of a 10-nF capacitor — for bypass — and a 200-nF capacitor — for a first-order filter with a cut-off frequency below 30 MHz — must be connected to the $V_{\text{CCPLL2}}$ pin of the IXP42X product line and IXC1100 control plane processors. The ground of both capacitors should be connected to the nearest $V_{SS}$ supply pin. Both capacitors should be located less than 0.5 inch away from the $V_{CCPLL2}$ pin and the associated $V_{SS}$ pin. In order to achieve the 200-nF capacitance, a parallel combination of two 100-nF capacitors may be used as long as the capacitors are placed directly beside each other. Figure 10. V<sub>CCPLL2</sub> Power Filtering Diagram #### 5.2.3 V<sub>CCOSCP</sub> Requirement A single 170-nF capacitor must be connected between the $V_{CCP\_OSC}$ pin and $V_{SSP\_OSC}$ pin of the IXP42X product line and IXC1100 control plane processors. This capacitor value provides both bypass and filtering. When 170 nF is an inconvenient size, capacitor values between 150 nF to 200 nF could be used with little adverse effects, assuming that the effective series resistance of the 200-nF capacitor is under 50 m $\Omega$ . In order to achieve a 200-nF capacitance, a parallel combination of two 100-nF capacitors may be used as long as the capacitors are placed directly beside each other. V<sub>SSP OSC</sub> consists of two pins, AD10 and AF10. Ensure that both pins are connected as shown in Figure 11. Figure 11. V<sub>CCOSCP</sub> Power Filtering Diagram #### 5.2.4 V<sub>CCOSC</sub> Requirement A parallel combination of a 10-nF capacitor — for bypass — and a 200-nF capacitor — for a first-order filter with a cut-off frequency below 33 MHz — must be connected to both of the V<sub>CCOSC</sub> pins of the IXP42X product line and IXC1100 control plane processors. The grounds of both capacitors should be connected to the $V_{SSOSC}$ supply pin. Both capacitors should be located less than 0.5 inch away from the $V_{CCOSC}$ pin and the associated $V_{SSOSC}$ pin. In order to achieve a 200-nF capacitance, a parallel combination of two 100-nF capacitors may be used as long as the capacitors are placed directly beside each other. Figure 12. V<sub>CCOSC</sub> Power Filtering Diagram ## 5.3 RCOMP Pin Requirements Figure 13 shows the requirements for the RCOMP pin. Figure 13. RCOMP Pin External Resistor Requirements #### DC Specifications 5.4 #### 5.4.1 **Operating Conditions** ## Table 26. Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Units | Notes | |---------------------|----------------------------------------------------|-------|------|-------|-------|-------| | V <sub>CCP</sub> | Voltage supplied to the I/O. | 3.135 | 3.3 | 3.465 | V | | | $V_{CC}$ | Voltage supplied to the internal logic. | 1.235 | 1.3 | 1.365 | V | | | V <sub>CCOSC</sub> | Voltage supplied to the internal oscillator logic. | 1.235 | 1.3 | 1.365 | V | | | V <sub>CCOSCP</sub> | Voltage supplied to the oscillator I/O. | 3.135 | 3.3 | 3.465 | V | | | V <sub>CCPLL1</sub> | Voltage supplied to the analog phase-lock loop. | 1.235 | 1.3 | 1.365 | V | | | V <sub>CCPLL2</sub> | Voltage supplied to the analog phase-lock loop. | 1.235 | 1.3 | 1.365 | V | | #### PCI DC Parameters 5.4.2 #### Table 27. PCI DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |--------------------|-------------------------------|----------------------------|----------------------|------|----------------------|-------|-------| | $V_{\mathrm{IH}}$ | Input-high voltage | | 0.5 V <sub>CCP</sub> | | | V | 4 | | V <sub>IL</sub> | Input-low voltage | | | | 0.3 V <sub>CCP</sub> | V | 3 | | V <sub>OH</sub> | Output-high voltage | $I_{OUT} = -500 \mu A$ | 0.9 V <sub>CCP</sub> | | | V | 3 | | $V_{OL}$ | Output-low voltage | I <sub>OUT</sub> = 1500 μA | | | 0.1 V <sub>CCP</sub> | V | 3 | | $I_{IL}$ | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | 1, 3 | | $C_{IN}$ | Input-pin capacitance | | | 5 | | pF | 2, 3 | | C <sub>OUT</sub> | I/O or output pin capacitance | | | 5 | | pF | 2, 3 | | C <sub>IDSEL</sub> | IDSEL-pin capacitance | | | 5 | | pF | 2, 3 | | L <sub>PIN</sub> | Pin inductance | | | 20 | | nH | 2, 3 | ### Notes: - Input leakage currents include hi-Z output leakage for all bidirectional buffers with tri-state outputs. - These values are typical values seen by the manufacturing process and are not tested. - For additional information, see the *PCI Local Bus Specification*, Rev. 2.2. Refer to the product specification update. #### USB DC Parameters 5.4.3 #### USB v1.1 DC Parameters Table 28. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-------------------|-----------------------|-------------------------------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | 1 | | $V_{\mathrm{IL}}$ | Input-low voltage | | | | 0.8 | ٧ | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> =<br>-6.1 * V <sub>OH</sub> mA | 2.8 | | | ٧ | | | V <sub>OL</sub> | Output-low voltage | IOUT =<br>6.1 * V <sub>OH</sub> mA | | | 0.3 | ٧ | | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 2 | ### Notes: Refer to the product specification update. These values are typical values seen by the manufacturing process and are not tested ## 5.4.4 UTOPIA Level 2 DC Parameters #### Table 29. UTOPIA Level 2 DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |------------------|--------------------------------|----------------------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -8 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 8 mA | | | 0.5 | V | | | I <sub>OH</sub> | Output current at high voltage | V <sub>OH</sub> > 2.4 V | -8 | | | mA | | | I <sub>OL</sub> | Output current at low voltage | V <sub>OL</sub> < 0.5 V | 8 | | | mA | | | I <sub>IL</sub> | Input-leakage current | 0 < V <sub>IN</sub> < V <sub>CCP</sub> | -10 | | 10 | μΑ | 1 | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 2 | | C <sub>OUT</sub> | I/O or output pin capacitance | | | 5 | | pF | 2 | ### Notes: ## 5.4.5 MII DC Parameters ## Table 30. MII DC Parameters | Symbol | Parameter | Conditions | Min. | Typ. | Max. | Units | Notes | |-------------------|--------------------------------|--------------------------|------|------|------|-------|-------| | $V_{\mathrm{IH}}$ | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4mA | | | 0.4 | V | | | $I_{OH}$ | Output current at high voltage | V <sub>OH</sub> > 2.4 V | -8 | | | mA | | | I <sub>OL</sub> | Output current at low voltage | V <sub>OL</sub> < 0.4 V | 8 | | | mA | | | $I_{IL}$ | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | ### Note: ## 5.4.6 MDIO DC Parameters ## Table 31. MDIO DC Parameters (Sheet 1 of 2) | Symbol | Parameter | Conditions | Min. | Typ. | Max. | Units | Notes | |-----------------|---------------------|--------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | #### Note: 1. These values are typical values seen by the manufacturing process and are not tested. Input leakage currents include hi-Z output leakage for all bidirectional buffers with tri-state outputs. These values are typical values seen by the manufacturing process and are not tested. <sup>1.</sup> These values are typical values seen by the manufacturing process and are not tested. ### Table 31. MDIO DC Parameters (Sheet 2 of 2) | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |---------------------|-----------------------|------------------------|------|------|------|-------|-------| | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | | C <sub>INMDIO</sub> | Input-pin capacitance | | | 5 | | pF | 1 | | | | | | | | | | #### 5.4.7 SDRAM Bus DC Parameters #### Table 32. SDRAM Bus DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |--------------------|---------------------------|--------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | 1 | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | 2 | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | | $I_{\mathrm{IL}}$ | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -5 | | 5 | μA | | | I <sub>OL</sub> | Output-leakage<br>current | $0 < V_{IN} < V_{CCP}$ | -5 | | 5 | μΑ | | | C <sub>INCLK</sub> | Input-pin capacitance | | | 4 | | pF | 3 | | C <sub>IO</sub> | I/O-pin capacitance | | | 5 | | pF | 3 | #### Notes: - $V_{IH}$ overshoot: $V_{IH~(MAX)}$ = $V_{CCP}$ + 2 V for a pulse width $\leq 3$ ns, and the pulse width cannot be greater than one third of the cycle rate. $V_{IL}$ undershoot: $V_{IL~(MIN)}$ = -2 V for a pulse width $\leq 3$ ns cannot be exceeded. These values are typical values seen by the manufacturing process and are not tested. #### 5.4.8 Expansion Bus DC Parameters #### Table 33. Expansion Bus DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|-----------------------|--------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | 1 | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4mA | | | 0.4 | V | 1 | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μA | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 2 | #### Notes: Test conditions were a 70 pF load to ground. These values are typical values seen by the manufacturing process and are not tested. These values are typical values seen by the manufacturing process and are not tested. # 5.4.9 High-Speed, Serial Interface 0 DC Parameters ## Table 34. High-Speed, Serial Interface 0 DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|-----------------------|---------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | $I_{OUT} = -8 \text{ mA}$ | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 8 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | Note: ## 5.4.10 High-Speed, Serial Interface 1 DC Parameters ## Table 35. High-Speed, Serial Interface 1 DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|-----------------------|---------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | $I_{OUT} = -8 \text{ mA}$ | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 8 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | Note: # 5.4.11 High-Speed and Console UART DC Parameters ## Table 36. UART DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-----------------|-----------------------|--------------------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | Note: These values are typical values seen by the manufacturing process and are not tested. <sup>1.</sup> These values are typical values seen by the manufacturing process and are not tested. <sup>1.</sup> These values are typical values seen by the manufacturing process and are not tested. ## 5.4.12 GPIO DC Parameters ## Table 37. GPIO DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Note<br>s | |-----------------|---------------------------------------------|---------------------------|------|------|------|-------|-----------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | V <sub>OH</sub> | Output-high voltage for GPIO 0 to GPIO 13 | I <sub>OUT</sub> = -16 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage for GPIO 0 to GPIO 13 | I <sub>OUT</sub> = 16 mA | | | 0.4 | V | | | V <sub>OH</sub> | Output-high voltage for GPIO 14 and GPIO 15 | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | V <sub>OL</sub> | Output-low voltage for GPIO 14 and GPIO 15 | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μA | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | | #### JTAG AND PLL\_LOCK DC Parameters 5.4.13 #### Table 38. JTAG AND PLL\_LOCK DC Parameters @ 3.3V | Symbol | Parameter | Conditions | Min. | Typ. | Max. | Units | Notes | | | |-------------------------------------------------------------------------------------------------|-----------------------|--------------------------|------|------|------|-------|-------|--|--| | $V_{\mathrm{IH}}$ | Input-high voltage | | 2.0 | | | V | | | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | | | | V <sub>OH</sub> | Output-high voltage | I <sub>OUT</sub> = -4 mA | 2.4 | | | V | | | | | V <sub>OL</sub> | Output-low voltage | I <sub>OUT</sub> = 4 mA | | | 0.4 | V | | | | | I <sub>IL</sub> | Input-leakage current | $0 < V_{IN} < V_{CCP}$ | -10 | | 10 | μΑ | | | | | C <sub>IN</sub> | Input-pin capacitance | | | 5 | | pF | 1 | | | | Note: 1. These values are typical values seen by the manufacturing process and are not tested. | | | | | | | | | | ## 5.4.14 Reset DC Parameters ## Table 39. PWRON\_RESET\_N DC Parameters | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Units | Notes | |-------------------|-----------------------|----------------------------|------|------|------|-------|--------------------------------------------------------------------------------------------| | V <sub>IH</sub> | Input-high voltage | | 1.0 | | 1.3 | V | The input voltage must not exceed 1.3V or long-term reliability may be adversely affected. | | $V_{\mathrm{IL}}$ | Input-low voltage | | | | 0.3 | V | | | I <sub>IL</sub> | Input leakage current | 0 < V <sub>IN</sub> < 1.3V | -500 | | 10 | μΑ | | | C <sub>IN</sub> | Input Capacitance | | | | 1 | pF | Simulated results. | July 2010 Document Number: 252479-008US ### Table 40. RESET\_IN\_N Parameters @ 3.3V | Symbol | Parameter | Conditions | Min. | Typ. | Max. | Units | Notes | |-----------------|--------------------|------------|------|------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | | 0.8 | V | | ## 5.5 AC Specifications ## 5.5.1 Clock Signal Timings ### 5.5.1.1 Processor Clock Timings ## Table 41. Devices' Clock Timings (Oscillator Reference) | Symbol | Parameter | Min. | Nom. | Max. | Units | Notes | |-------------------------|------------------------------------------------------------------------------------------|------|-------|------|-------|-------| | V <sub>IH</sub> | Input-high voltage | 2.0 | | | V | | | V <sub>IL</sub> | Input-low voltage | | | 0.8 | V | | | T <sub>FREQUENCY</sub> | Clock frequency for IXP42X product line and IXC1100 control plane processors oscillator. | | 33.33 | | MHz | 1, 3 | | $\triangle_{FREQUENCY}$ | Clock tolerance over -40° C to 85° C. | -50 | | 50 | ppm | | | C <sub>IN</sub> | Pin capacitance of IXP42X product line and IXC1100 control plane processors' inputs. | | 5 | | pF | | | T <sub>DC</sub> | Duty cycle | 35 | 50 | 65 | % | 2 | ### Notes: - This value is an oscillator input. Use as an oscillator input, tie to the OSC\_IN pin and leave the OSC\_OUT pin disconnected. The use of a crystal is not supported. - 2. This parameter applies when driving the clock input with an oscillator. - 3. Where the IXP42X product line or IXC1100 control plane processor is configured with an input reference-clock, the slew rate should never be faster than 2.5 V/nS to ensure proper PLL operation. To help ensure proper PLL operation at the slower slew rate, the VIH and VIL voltage levels need to be within the specified range at an input clock frequency of 33.33 MHz. ## Table 42. Processors' Clock Timings Spread Spectrum Parameters | Spread-Spectrum<br>Conditions | Min | Max | Notes | |----------------------------------------------------|-------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Frequency deviation from 33.33 MHz as a percentage | -2.0% | +0.0% | Characterized and guaranteed by design, but not tested. Do not over-clock the PLL input. The A.C. timings will not be guaranteed if the device exceeds 33.33 MHz. | | Modulation Frequency | | 50 KHz | Characterized and guaranteed by design, but not tested | #### Notes: It is important to note that when using spread spectrum clocking, other clocks in the system will change frequency over a specific range. This change in other clocks can present some system level limitations. Refer to the application note titled Spread Spectrum Clocking to Reduce EMI Application Note, when designing a product that utilizes spread spectrum clocking. Figure 14. Typical Connection to an Oscillator ## 5.5.1.2 PCI Clock Timings ## Table 43. PCI Clock Timings | Symbol | Parameter | 33 MHz | | 66 | MHz | Units | Notes | |---------------------------|--------------------------------------|--------|------|------|------|--------|--------| | | rarameter | Min. | Max. | Min. | Max. | Offics | 110100 | | T <sub>PERIODPCICLK</sub> | Clock period for PCI Clock | 30 | | 15 | | ns | | | T <sub>CLKHIGH</sub> | PCI Clock high time | 11 | | 6 | | ns | | | T <sub>CLKLOW</sub> | PCI Clock low time | 11 | | 6 | | ns | | | T <sub>SLEW RATE</sub> | Slew Rate requirements for PCI Clock | 1 | 4 | 1.5 | 4 | V/ns | | ## 5.5.1.3 MII Clock Timings ## Table 44. MII Clock Timings | Symbol | Parameter | Min. | Nom. | Max. | Units | Notes | |----------------------------|---------------------------------------------------------------|------|--------|---------|-------|-------| | T <sub>period100Mbit</sub> | Clock period for Tx and Rx Ethernet clocks | | 40 | 40 | ns | | | T <sub>period10Mbit</sub> | Clock period for Tx and Rx Ethernet clocks | | 400 | 400 | ns | | | T <sub>duty</sub> | Duty cycle for Tx and Rx Ethernet clocks | 35 | 50 | 65 | % | | | Frequency<br>Tolerance | Frequency tolerance requirement for Tx and Rx Ethernet clocks | | +/- 50 | +/- 100 | ppm | | Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor July 2010 Document Number: 252479-008US 87 ## 5.5.1.4 UTOPIA Level 2 Clock Timings ## Table 45. UTOPIA Level 2 Clock Timings | Symbol | Parameter | Min. | Nom. | Max. | Units | Notes | |-------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|------|--------|-------|-------| | T <sub>period</sub> | Clock period for Tx and Rx UTOPIA Level 2 clocks | | | 30.303 | ns | 1 | | T <sub>duty</sub> | Duty cycle for Tx and Rx UTOPIA Level 2 clocks | 40 | 50 | 60 | % | 1 | | T <sub>rise/fall</sub> | Rise and fall time requirements for Tx and Rx UTOPIA Level 2 clocks | | | 2 | ns | 1 | | Note: 1. The UTOPIA interface can operate at a minimum frequency greater than 0 Hz. | | | | | | | ## 5.5.1.5 Expansion Bus Clock Timings ### Table 46. Expansion Bus Clock Timings | Symbol | Parameter | Min. | Nom. | Max. | Units | Notes | |------------------------|---------------------------------------------------------|-------|------|--------|-------|-------| | T <sub>period</sub> | Clock period for expansion-bus clock | 15.15 | | 333.33 | ns | | | T <sub>duty</sub> | Duty cycle for expansion-bus clock | 40 | 50 | 60 | % | | | T <sub>rise/fall</sub> | Rise and fall time requirements for expansion-bus clock | | | 2 | ns | | # 5.5.2 Bus Signal Timings The AC timing waveforms are shown in the following sections. ## 5.5.2.1 PCI ## Figure 15. PCI Output Timing Note: $V_{HI} = 0.6 V_{CC}$ and $V_{LOW} = 0.2 V_{CC}$ Figure 16. **PCI Input Timing** Table 47. PCI Bus Signal Timings | Symbol | Parameter | 33 M | Hz | 66 M | Hz | Units | Notes | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|------|------|--------|-------------| | Symbol | rarameter | Min. | Max. | Min. | Max. | UIIIIS | Notes | | T <sub>clk2outb</sub> | Clock to output for all bused signals. This is the PCI_AD[31:0], PCI_CBE_N [3:0], PCI_PAR, PCI_FRAME_N, PCI_IRDY_N, PCI_TRDY_N, PCI_TRDY_N, PCI_DEVSEL_N, PCI_PERR_N, PCI_SERR_N | 2 | 11 | 1 | 6 | ns | 1, 2, 5, 7, | | T <sub>clk2out</sub> | Clock to output for all point-to-<br>point signals. This is the<br>PCI_GNT_N and PCI_REQ_N(0)<br>only. | 2 | 12 | 1 | 6 | ns | 1, 2, 5, 7, | | T <sub>setupb</sub> | Input setup time for all bused signals. This is the PCI_AD[31:0], PCI_CBE_N [3:0], PCI_PAR, PCI_FRAME_N, PCI_IRDY_N, PCI_TRDY_N, PCI_STOP_N, PCI_DEVSEL_N, PCI_PERR_N, PCI_SERR_N | 7 | | 3 | | ns | 4, 6, 7, 8 | | T <sub>setup</sub> | Input setup time for all point-to-<br>point signals. This is the<br>PCI_REQ_N and PCI_GNT_N(0)<br>only. | 10, 12 | | 5 | | ns | 4, 7, 8 | | T <sub>hold</sub> | Input hold time from clock. | 0 | | 0 | | ns | 4, 7, 8 | | T <sub>rst-off</sub> | Reset active-to-output float delay | | 40 | | 40 | ns | 5, 6, 7, 8 | - See the timing measurement conditions. - 2. Parts compliant to the 3.3 V signaling environment. - REQ# and GNT# are point-to-point signals and have different output valid delay and input setup times than do bused signals. GNT# has a setup of 10 ns for 33 MHz and 5 ns for 66 MHz; REQ# has a setup of 12 ns for 33 MHz and 5 ns for 66 MHz. - RST# is asserted and de-asserted asynchronously with respect to CLK. - All PCI outputs must be asynchronously driven to a tri-state value when RST# is active. - 6. Setup time applies only when the device is not driving the pin. Devices cannot drive and receive signals at the same time. - 7. Timing was tested with a 70-pF capacitor to ground. - 8. For additional information, see the PCI Local Bus Specification, Rev. 2.2. ### 5.5.2.2 USB Interface For timing parameters, see the USB 1.1 specification. The IXP42X product line and IXC1100 control plane processors' USB 1.1 interface is a device or function controller only. The IXP42X product line and IXC1100 control plane processors' USB v 1.1 interface cannot be line-powered. ## 5.5.2.3 UTOPIA Level 2 (33 MHz) ## Figure 17. UTOPIA Level 2 Input Timings Table 48. UTOPIA Level 2 Input Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------| | T <sub>setup</sub> | Input setup prior to rising edge of clock. Inputs included in this timing are UTP_IP_DATA[7:0], UTP_IP_SOC, AND UTP_IP_FCI, and UTP_OP_FCI. | 8 | | ns | | | T <sub>hold</sub> | Input hold time after the rising edge of the clock. Inputs included in this timing are UTP_IP_DATA[7:0], UTP_IP_SOC, and UTP_IP_FCI, and UTP_OP_FCI. | 1 | | ns | | Figure 18. UTOPIA Level 2 Output Timings Table 49. UTOPIA Level 2 Output Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------| | T <sub>clk2out</sub> | Rising edge of clock to signal output. Outputs included in this timing are UTP_IP_DATA[3:0], UTP_OP_SOC, UTP_OP_FCO, UTP_IP_FCO, UTP_OP_DATA[7:0], and UTP_OP_ADDR[3:0]. | | 17 | ns | 1 | | T <sub>holdout</sub> | Signal output hold time after the rising edge of the clock. Outputs included in this timing are UTP_IP_DATA[3:0], UTP_OP_SOC, UTP_OP_FCO, UTP_IP_FCO, UTP_OP_DATA[7:0], and UTP_OP_ADDR[3:0]. | 1 | | ns | 1 | | Note:<br>1. Tir | ning was tested with a 70-pF capacitor to ground. | | | | | #### 5.5.2.4 MII Figure 19. MII Output Timings Table 50. MII Output Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |---------------------------------------------------------------------------------------------------------|----------------------------------------------------|------|------|-------|-------| | T <sub>1</sub> | Clock to output delay for ETH_TXDATA and ETH_TXEN. | | 17 | ns | 1 | | T <sub>2</sub> | ETH_TXDATA and ETH_TXEN hold time after ETH_TXCLK. | 2 | | s n | | | Note: 1. These values satisfy the MII specification requirement of 0 ns to 25 ns clock to output delay. | | | | | | ${\it Intel} \ {\it IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Datasheet}$ July 2010 Document Number: 252479-008US 91 Figure 20. MII Input Timings #### Table 51. MII Input Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |----------------|----------------------------------------------------------------------|------|------|-------|---------| | Т3 | ETH_RXDATA and ETH_RXDV setup time prior to rising edge of ETH_RXCLK | 5.5 | | ns | 1, 2 | | T <sub>4</sub> | ETH_RXDATA and ETH_RXDV hold time after the rising edge of ETH_RXCLK | 0 | | s n | 1, 2, 3 | ### Notes: - These values satisfy the MII specification requirement of 10-ns setup and hold time. Timing tests were performed with a 70-pF capacitor to ground. This parameter has been simulated but has not been fully tested. - 1. 2. 3. #### 5.5.2.5 MDIO #### Figure 21. MDIO Output Timings Figure 22. MDIO Input Timings #### Table 52. MDIO Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | | |-----------------|-------------------------------------------------------------------------------|------|----------------------|-------|-------|--| | T1 | ETH_MDIO, clock to output timing with respect to rising edge of ETH_MDC clock | | ETH_MDC/2<br>+ 10 ns | ns | | | | T2 | ETH_MDIO output hold timing after the rising edge of ETH_MDC clock | 10 | | ns | | | | T3 | ETH_MDIO input setup prior to rising edge of ETH_MDC clock | 2 | | s n | | | | T4 | ETH_MDIO hold time after the rising edge of ETH_MDC clock | 0 | | s n | 1 | | | T5 | ETH_MDC clock period | 125 | 500 | ns | | | | Note:<br>1. Thi | | | | | | | #### 5.5.2.6 SDRAM Bus Figure 23. SDRAM Input Timings Table 53. SDRAM Input Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |--------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------| | T <sub>setup</sub> | Input setup prior to rising edge of clock. Inputs included in this timing are SDM_DQ[31:0] (during a read operation). | 1.4 | | ns | | | T <sub>hold</sub> | Input hold time after the rising edge of the clock. Inputs included in this timing are SDM_DQ[31:0] (during a read operation). | 1.5 | | ns | | Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Datasheet 93 July 2010 Document Number: 252479-008US Figure 24. SDRAM Output Timings Table 54. SDRAM Output Timings Values | Symbol | Parameter | Min. | Max. | Units | Notes | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------| | T <sub>clk2out</sub> | Rising edge of clock-to-signal output. Outputs included in this timing are SDM_ADDR[12:0], SDM_BA[1:0], SDM_DQM[3:0], SDM_CKE, SDM_WE_N, SDM_CS_N[1:0], SDM_CAS_N, SDM_RAS_N, SDM_DQ[31:0] (during a write operation). | | 5.5 | ns | 1 | | T <sub>holdout</sub> | Signal output hold time after the rising edge of the clock. Outputs included in this timing are SDM_DQ[31:0] (during a write operation). | 1.5 | | ns | 1 | July 2010 Document Number: 252479-008US Note: Timing test were performed with a 70-pF load to ground. #### **Expansion Bus** 5.5.2.7 Figure 25. Signal Timing With Respect to Clock Rising Edge Table 55. Signal Timing With Respect to Clock Rising Edge | Symbol | Description | Min. | Max. | Units | Notes | |----------------------|--------------------------------------------------------------|------|------|-------|-------| | T <sub>ov</sub> | Control signal and data output valid after clock rising edge | | 15 | ns | | | Tsetup | Input Setup time with respect to clock rising edge. | 3 | | ns | 1 | | Thold | Input Hold time with respect to clock rising edge. | 2 | | ns | 1 | | Note: 1. The Setup a | and Hold Timing Values are for all modes. | | | | | Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor July 2010 Document Number: 252479-008US Figure 26. Intel® Multiplexed Read Mode Figure 27. Intel® Multiplexed Write Mode ### Table 56. Intel® Multiplexed Mode Values | Symbol | Parameter | Min. | Max. | Units | Notes | |---------------|--------------------------------------------------------------------|------|------|--------|---------| | Talepulse | Pulse width of EX_ALE (ADDR is valid at the rising edge of EX_ALE) | 1 | 4 | Cycles | 1, 7 | | Tale2addrhold | Valid address hold time after from falling edge of EX_ALE | 1 | 1 | Cycles | 1, 2, 7 | | Tdval2valwrt | Write data valid prior to EX_WR_N falling edge | 1 | 4 | Cycles | 3, 7 | | Twrpulse | Pulse width of the EX_WR_N | 1 | 16 | Cycles | 4, 7 | | Tdholdafterwr | Valid data after the rising edge of EX_WR_N | 1 | 4 | Cycles | 5, 7 | | Tale2valcs | Valid chip select after the falling edge of EX_ALE | 1 | 4 | Cycles | 7 | | Trdsetup | Data valid required before the rising edge of EX_RD_N | 15 | | ns | | | Trdhold | Data hold required after the rising edge of EX_RD_N | 0 | | ns | | | Trecov | Time needed between successive accesses on expansion interface. | 1 | 16 | Cycles | 6 | #### Notes: - The EX\_ALE signal is extended from 1 to 4 cycles based on the programming of the T1 timing parameter. The parameter Tale2addrhold is fixed at 1 cycle. Setting the address phase parameter (T1) will adjust the duration that the address appears to the 1. - 2. external device. - 3. Setting the data setup phase parameter (T2) will adjust the duration that the data appears prior to a - data strobe (read or write) to an external device. Setting the data strobe phase parameter (T3) will adjust the duration that the data strobe appears (read or write) to an external device. Data will be available during this time as well. 4. - 5. Setting the data hold strobe phase parameter (T4) will adjust the duration that the chip selects, address, and data (during a write) will be held. - 6. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - One cycle is the period of the Expansion Bus clock. - 8. Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in synchronous mode. - 9. Timing tests were performed with a 70-pF capacitor to ground. July 2010 Document Number: 252479-008US Figure 28. Intel<sup>®</sup> Simplex Read Mode Figure 29. Intel<sup>®</sup> Simplex Write Mode ### Table 57. Intel Simplex Mode Values | Symbol | Parameter | Min. | Max. | Units | Notes | |---------------------------|-----------------------------------------------------------------------|------|------|--------|---------| | T <sub>addr2valcs</sub> | Valid address to valid chip select | 1 | 4 | Cycles | 1, 2, 7 | | T <sub>dval2valwrt</sub> | Write data valid prior to EX_WR_N falling edge | 1 | 4 | Cycles | 3, 7 | | T <sub>wrpulse</sub> | Pulse width of the EX_WR_N | 1 | 16 | Cycles | 4, 7 | | T <sub>dholdafterwr</sub> | Valid data after the rising edge of EX_WR_N | 1 | 4 | Cycles | 5, 7 | | T <sub>rdsetup</sub> | Data valid required before the rising edge of EX_RD_N | 15 | | ns | | | T <sub>rdhold</sub> | Data hold required after the rising edge of EX_RD_N | 0 | | ns | | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface. | 1 | 16 | Cycles | 6 | ### Notes: - EX\_ALE is not valid in simplex mode of operation. 1. - 2. Setting the address phase parameter (T1) will adjust the duration that the address appears to the external device. - external device. Setting the data setup phase parameter (T2) will adjust the duration that the data appears prior to a data strobe (read or write) to an external device. Setting the data strobe phase parameter (T3) will adjust the duration that the data strobe appears (read or write) to an external device. Data will be available during this time as well. Setting the data hold strobe phase parameter (T4) will adjust the duration that the chip selects, address, and data (during a write) will be held. 3. - 4. - 5. - 6. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - 7. One cycle is the period of the Expansion Bus clock. - 8. Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in synchronous mode. - 9. Timing tests were performed with a 70-pF capacitor to ground. Figure 30. Motorola\* Multiplexed Read Mode Figure 31. Motorola\* Multiplexed Write Mode Motorola\* Multiplexed Mode Values (Sheet 1 of 2) Table 58. | Symbol | Parameter | Min. | Max. | Units | Notes | |---------------------------|--------------------------------------------------------------------|------|------|--------|---------| | T <sub>alepulse</sub> | Pulse width of EX_ALE (ADDR is valid at the rising edge of EX_ALE) | 1 | 4 | Cycles | 1, 7 | | T <sub>ale2addrhold</sub> | Valid address hold time after from falling edge of EX_ALE | 1 | 1 | Cycles | 1, 2, 7 | | T <sub>dval2valds</sub> | Write data valid prior to EXP_MOT_DS_N falling edge | 1 | 4 | Cycles | 3, 7 | | T <sub>dspulse</sub> | Pulse width of the EXP_MOT_DS_N | 1 | 16 | Cycles | 4, 7 | - The EX\_ALE signal is extended from 1 to 4 cycles based on the programming of the T1 timing 1. parameter. The parameter Tale2addrhold is fixed at 1 cycle. Setting the address phase parameter (T1) will adjust the duration that the address appears to the - 2. external device. - 3. Setting the data setup phase parameter (T2) will adjust the duration that the data appears prior to a data strobe (read or write) to an external device. - Setting the data strobe phase parameter (T3) will adjust the duration that the data strobe appears 4. (read or write) to an external device. Data will be available during this time as well. - 5. Setting the data hold strobe phase parameter (T4) will adjust the duration that the chip selects, address, and data (during a write) will be held. - 6. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - One cycle is the period of the Expansion Bus clock. 7. - 8. Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in synchronous mode. - 9. Timing tests were performed with a 70-pF capacitor to ground. Table 58. Motorola\* Multiplexed Mode Values (Sheet 2 of 2) | Symbol | Parameter | Min. | Max. | Units | Notes | |---------------------------|-----------------------------------------------------------------|------|------|--------|-------| | T <sub>dholdafterds</sub> | Valid data after the rising edge of EXP_MOT_DS_N | 1 | 4 | Cycles | 5, 7 | | T <sub>ale2valcs</sub> | Valid chip select after the falling edge of EX_ALE | 1 | 4 | Cycles | 7 | | T <sub>rdsetup</sub> | Data valid required before the rising edge of EXP_MOT_DS_N | 15 | | ns | | | T <sub>rdhold</sub> | Data hold required after the rising edge of EXP_MOT_DS_N | 0 | | ns | | | T <sub>recov</sub> | Time needed between successive accesses on expansion interface. | 1 | 16 | Cycles | 6 | - The EX\_ALE signal is extended from 1 to 4 cycles based on the programming of the T1 timing 1. parameter. The parameter Tale2addrhold is fixed at 1 cycle. - 2. Setting the address phase parameter (T1) will adjust the duration that the address appears to the external device. - 3. - Setting the data setup phase parameter (T2) will adjust the duration that the data appears prior to a data strobe (read or write) to an external device. Setting the data strobe phase parameter (T3) will adjust the duration that the data strobe appears (read or write) to an external device. Data will be available during this time as well. Setting the data hold strobe phase parameter (T4) will adjust the duration that the chip selects, 4. - 5. address, and data (during a write) will be held. - Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on 6. the expansion interface. - 7. One cycle is the period of the Expansion Bus clock. - Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in 8. synchronous mode. - 9. Timing tests were performed with a 70-pF capacitor to ground. Figure 32. Motorola\* Simplex Read Mode Figure 33. Motorola\* Simplex Write Mode Table 59. Motorola\* Simplex Mode Values (Sheet 1 of 2) | Symbol | Parameter | Min. | Max. | Units | Notes | |-------------------------|-----------------------------------------------------|------|------|--------|---------| | T <sub>ad2valcs</sub> | Valid address to valid chip select | 1 | 4 | Cycles | 1, 2, 7 | | T <sub>dval2valds</sub> | Write data valid prior to EXP_MOT_DS_N falling edge | 1 | 4 | Cycles | 3, 7 | | T <sub>dspulse</sub> | Pulse width of the EXP_MOT_DS_N | 1 | 16 | Cycles | 4, 7 | | $T_{dholdafterds}$ | Valid data after the rising edge of EXP_MOT_DS_N | 1 | 4 | Cycles | 5, 7 | - EX\_ALE is not valid in simplex mode of operation. - 2. Setting the address phase parameter (T1) will adjust the duration that the address appears to the - 3. Setting the data setup phase parameter (T2) will adjust the duration that the data appears prior to a data strobe (read or write) to an external device. - 4. Setting the data strobe phase parameter (T3) will adjust the duration that the data strobe appears (read or write) to an external device. Data will be available during this time as well. - 5. Setting the data hold strobe phase parameter (T4) will adjust the duration that the chip selects, address, and data (during a write) will be held. - 6. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - One cycle is the period of the Expansion Bus clock. - Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in 8. synchronous mode. - 9. Timing tests were performed with a 70-pF capacitor to ground. #### Table 59. Motorola\* Simplex Mode Values (Sheet 2 of 2) | Symbol | Parameter | Min. | Max. | Units | Notes | |----------------------|-----------------------------------------------------------------------|------|------|--------|-------| | T <sub>rdsetup</sub> | Data valid required before the rising edge of EXP_MOT_DS_N | 15 | | ns | | | T <sub>rdhold</sub> | Data hold required after the rising edge of EXP_MOT_DS_N | 0 | | ns | | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface. | 1 | 16 | Cycles | 6 | #### Notes: - 1. EX\_ALE is not valid in simplex mode of operation. - Setting the address phase parameter (T1) will adjust the duration that the address appears to the external device. - 3. Setting the data setup phase parameter (T2) will adjust the duration that the data appears prior to a - data strobe (read or write) to an external device. Setting the data strobe phase parameter (T3) will adjust the duration that the data strobe appears (read or write) to an external device. Data will be available during this time as well. Setting the data hold strobe phase parameter (T4) will adjust the duration that the chip selects, address, and data (during a write) will be held. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on 4. - 5. - 6. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the expansion interface. - 7. One cycle is the period of the Expansion Bus clock. - 8. Clock to output delay for all signals will be a maximum of 15 ns for devices requiring operation in synchronous mode. Timing tests were performed with a 70-pF capacitor to ground. - 9. Figure 34. HPI-8 Mode Read Accesses Figure 35. HPI-8 Mode Write Accesses #### Table 60. HPI Timing Symbol Description | State | Description | Min. | Max. | Unit | Notes | |-------|--------------------------|-----------------------------|--------|---------|---------| | T1 | Address Timing | 4 | Cycles | 1, 5, 6 | | | T2 | Setup/Chip Select Timing | ip Select Timing 3 4 Cycles | | | | | Т3 | Strobe Timing | 2 | 16 | Cycles | 3, 5, 6 | | T4 | Hold Timing | Hold Timing 3 4 Cycles | | | 6 | | T5 | Recovery Phase | 2 | 17 | Cycles | 6 | ### Notes: - The address phase parameter (T1) must be set to a minimum value of 2. This value allows three T 1. clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel® IXP42X Product Line and Intel® IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the address phase for at least one clock pulse after the HRDY is deactive. - 2. The data setup phase parameter (T2) must be set to a minimum value of 2. This value allows three T clocks for setup phase. - 3. The data strobe phase parameter (T3) must be set to a minimum value of 1. This value allows two T clocks for the data phase. This setting is required to ensure that in the event of an HRDY, the Intel® IXP42X Product Line and Intel® IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is deactive. - 4. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the Expansion Bus interface. - 5. HRDY can be asserted by the DSP at any point in the access. The interface will not leave states T1 or T3 until HRDY is de-active. - One cycle is the period of the Expansion Bus clock. 6. - Timing tests were performed with a 70-pF capacitor to ground. #### Table 61. HPI-8 Mode Write Access Values | Symbol | Parameter | Min. | Max. | Units | Notes | |-------------------------|-----------------------------------------------------------------------------------------------------------|-------|-------|---------------|---------| | T <sub>add_setup</sub> | Valid time that address is asserted on the line. The address is asserted at the same time as chip select. | 11 45 | 11 45 | | 1, 5, 6 | | T <sub>cs2hds1val</sub> | Delay from chip select being active and the HDS1 data strobe being active. | | | Cycles | 5, 6 | | T <sub>hds1_pulse</sub> | Pulse width of the HDS1 data strobe | 4 | 5 | Cycles | 2, 4, 5 | | T <sub>data_setup</sub> | Data valid prior to the rising edge of the HDS1 data strobe. | 4 | 5 | у <b>©</b> es | 3, 5, 6 | | T <sub>data_hold</sub> | Data valid after the rising edge of the HDS1 data strobe. | 4 | 36 | Cycles | 3, 6 | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface. | 2 | 17 | Cycles | 4, 6 | ## Notes: - The address phase parameter (T1) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel® IXP42X Product Line and Intel® IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the address phase for at least one clock pulse after the HRDY is de- - 2. The data setup phase parameter (T2) must be set to a minimum value of 2. This value allows three T clocks for setup phase. - 3. The data strobe phase parameter (T3) must be set to a minimum value of 1. This value allows two T clocks for the data phase. This settling is required to ensure that in the event of an HRDY, the Intel® IXP42X Product Line and Intel® IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is deactive. - 4. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the Expansion Bus interface. - 5. HRDY can be asserted by the DSP at any point in the access. The interface will not leave states T1 or T3 until HRDY is de-active. - One cycle is the period of the Expansion Bus clock. 6. - Timing tests were performed with a 70-pF capacitor to ground. #### Table 62. HPI-16 Multiplexed Write Accesses Values | Symbol | Parameter | Min. | Max. | Units | Notes | |-------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------|------|--------|---------| | T <sub>add_setup</sub> | Valid time that address is asserted on the line. The address is asserted at the same time as chip select. | 11 4 | 5 | Cycles | 1, 5, 6 | | T <sub>cs2hds1val</sub> | Delay from chip select being active and the HDS1 data strobe being active. | tive and the HDS1 data 3 4 | | Cycles | 5, 6 | | T <sub>hds1_pulse</sub> | Pulse width of the HDS1 data strobe. | 4 | 5 | Cycles | 2, 4, 5 | | T <sub>data_setup</sub> | Data valid prior to the rising edge of the HDS1 data strobe. | 4 | 5 | Cycles | 3, 5, 6 | | T <sub>data_hold</sub> | Data valid after the rising edge of the HDS1 data strobe. | 4 | 36 | Cycles | 3, 6 | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface. | 2 | 17 | Cycles | 4, 6 | ### Notes: - The address phase parameter (T1) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel® IXP42X Product Line and Intel® IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the address phase for at least one clock pulse after the HRDY is deactive. - 2. The data setup phase parameter (T2) must be set to a minimum value of 2. This value allows three T clocks for setup phase. - 3. The data strobe phase parameter (T3) must be set to a minimum value of 1. This value allows two T clocks for the data phase. This setting is required to ensure that in the event of an HRDY, the Intel® IXP42X Product Line and Intel® IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is deactive. - 4. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the Expansion Bus interface. - 5. HRDY can be asserted by the DSP at any point in the access. The interface will not leave states T1 or T3 until HRDY is de-active. - One cycle is the period of the Expansion Bus clock. 6. - 7. Timing tests were performed with a 70-pF capacitor to ground. July 2010 Document Number: 252479-008US Figure 36. HPI-16 Multiplexed Write Mode ## Table 63. HPI-16 Multiplexed Read Accesses Values | Symbol | Parameter | Min. | Max. | Units | Notes | |-------------------------|-----------------------------------------------------------------------------------------------------------|------|------|--------|---------| | T <sub>add_setup</sub> | Valid time that address is asserted on the line. The address is asserted at the same time as chip select. | 11 | 45 C | ycles | 1, 5, 6 | | T <sub>cs2hds1val</sub> | Delay from chip select being active and the HDS1 data strobe being active. | 3 4 | | Cycles | 5, 6 | | T <sub>hds1_pulse</sub> | Pulse width of the HDS1 data strobe. | 4 | 5 | Cycles | 2, 4, 5 | | T <sub>data_setup</sub> | Data is valid from the time from of the falling edge of HDS1_N to when the data is read. | 4 | 5 | уŒes | 3, 5, 6 | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface. | 2 | 17 | Cycles | 4, 6 | ### Notes: - The address phase parameter (T1) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel® IXP42X Product Line and Intel® IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the address phase for at least one clock pulse after the HRDY is deactive. - 2. The data setup phase parameter (T2) must be set to a minimum value of 2. This value allows three T clocks for setup phase. - 3. The data strobe phase parameter (T3) must be set to a minimum value of 1. This value allows two T clocks for the data phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP42X Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is deactive. - 4. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the Expansion Bus interface. - 5. HRDY can be asserted by the DSP at any point in the access. The interface will not leave states T1 or T3 until HRDY is de-active. - 6. One cycle is the period of the Expansion Bus clock. - 7. Timing tests were performed with a 70-pF capacitor to ground. Figure 37. HPI-16 Multiplex Read Mode Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor July 2010 Document Number: 252479-008US 113 # Table 64. HPI-16 Simplex Read Accesses Values | Symbol | Parameter | Min. | Max. | Units | Notes | |-------------------------|-----------------------------------------------------------------------------------------------------------|------|-------------------|--------|---------| | T <sub>add_setup</sub> | Valid time that address is asserted on the line. The address is asserted at the same time as chip select. | 11 | 45 C <sub>)</sub> | , cles | 1, 5, 6 | | T <sub>cs2hds1val</sub> | Delay from chip select being active and the HDS1 data strobe being active. | 3 4 | | Cycles | 5, 6 | | T <sub>hds1_pulse</sub> | Pulse width of the HDS1 data strobe. | 4 | 5 | Cycles | 2, 4, 5 | | T <sub>data_setup</sub> | Data is valid from the time from of the falling edge of HDS1_N to when the data is read. | 4 | 5 | ycles | 3, 5, 6 | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface. | 2 | 17 | Cycles | 4, 6 | ## Notes: - 1. The address phase parameter (T1) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel® IXP42X Product Line and Intel® IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the address phase for at least one clock pulse after the HRDY is deactive. - 2. The data setup phase parameter (T2) must be set to a minimum value of 2. This value allows three T clocks for setup phase. - 3. The data strobe phase parameter (T3) must be set to a minimum value of 1. This value allows two T clocks for the data phase. This setting is required to ensure that in the event of an HRDY, the Intel<sup>®</sup> IXP42X Product Line and Intel<sup>®</sup> IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is deactive. - 4. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the Expansion Bus interface. - 5. HRDY can be asserted by the DSP at any point in the access. The interface will not leave states T1 or T3 until HRDY is de-active. - 6. One cycle is the period of the Expansion Bus clock. - 7. Timing tests were performed with a 70-pF capacitor to ground. July 2010 Document Number: 252479-008US Figure 38. HPI-16 Simplex Read Mode # Table 65. HPI-16 Simplex Write Accesses Values | Symbol | Parameter | Min. | Max. | Units | Notes | |-------------------------|-----------------------------------------------------------------------------------------------------------|-------|------|--------|---------| | T <sub>add_setup</sub> | Valid time that address is asserted on the line. The address is asserted at the same time as chip select. | 11 45 | 5 | Cycles | 1, 5, 6 | | T <sub>cs2hds1val</sub> | Delay from chip select being active and the HDS1 data strobe being active. | 3 4 | 3 4 | | 5, 6 | | T <sub>hds1_pulse</sub> | Pulse width of the HDS1 data strobe. | 4 | 5 | Cycles | 2, 4, 5 | | T <sub>data_setup</sub> | Data valid prior to the rising edge of the HDS1 data strobe. | | 5 | yCles | 3, 5, 6 | | T <sub>data_hold</sub> | Data valid after the rising edge of the HDS1 data strobe. | 4 | 36 | Cycles | 3, 6 | | T <sub>recov</sub> | Time required between successive accesses on the expansion interface. | 2 | 17 | Cycles | 4, 6 | ### Notes: - The address phase parameter (T1) must be set to a minimum value of 2. This value allows three T clocks for the address phase. This setting is required to ensure that in the event of an HRDY, the Intel® IXP42X Product Line and Intel® IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the address phase for at least one clock pulse after the HRDY is de-active. - 2. The data setup phase parameter (T2) must be set to a minimum value of 2. This value allows three T clocks for setup phase. - 3. The data strobe phase parameter (T3) must be set to a minimum value of 1. This value allows two T clocks for the data phase. This setting is required to ensure that in the event of an HRDY, the Intel® IXP42X Product Line and Intel® IXC1100 Control Plane processors has had sufficient time to recognize the HRDY and hold the data setup phase for at least one clock pulse after the HRDY is deactive. - 4. Setting the recovery phase parameter (T5) will adjust the duration between successive accesses on the Expansion Bus interface. - 5. HRDY can be asserted by the DSP at any point in the access. The interface will not leave states T1 or T3 until HRDY is de-active. - 6. One cycle is the period of the Expansion Bus clock. - 7. Timing tests were performed with a 70-pF capacitor to ground. July 2010 Document Number: 252479-008US Figure 39. HPI-16 Simplex Write Mode Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Datasheet 117 July 2010 Document Number: 252479-008US # 5.5.2.7.1 EX\_IOWAIT\_N The EX\_IOWAIT\_N signal is available to be shared by devices attached to chip selects 0 through 7, when configured in Intel or Motorola modes of operation. The main purpose of this signal is to properly communicate with slower devices requiring more time to respond during data access. During idle cycles, the board is responsible for ensuring that EX\_IOWAIT\_N is pulled-up. The Expansion bus controller will always ignore EX\_IOWAIT\_N for synchronous Intel mode writes. Refer to the Using I/O Wait sub-section in the Expansion Bus Controller chapter of the $Intel^{\textcircled{@}}$ IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Developer's Manual for detailed information. Figure 40. I/O Wait Normal Phase Timing Note: Notice that the access is an Intel-style simplex read access. The data strobe phase is set to a value to last three clock cycles. The data is returned from the peripheral device prior to the three clocks and the peripheral device de-asserts EX\_IOWAIT\_N. The data strobe phase terminates after two clocks even though the strobe phase was configured to pulse for three clocks. Figure 41. I/O Wait Extended Phase Timing # 5.5.2.8 High-Speed, Serial Interfaces Figure 42. High-Speed, Serial Timings Table 66. High-Speed, Serial Timing Values | Symbol | Parameter | Min. | Max. | Units | Notes | |--------|--------------------------------------------------------------------------------------------------|-------------|-----------|-------|---------| | T1 | Setup time of HSS_TXFRAME, HSS_RXFRAME, and HSS_RXDATA prior to the rising edge of clock | 5 | | ns | 1, 2, 3 | | T2 | Hold time of HSS_TXFRAME, HSS_RXFRAME, and HSS_RXDATA after the rising edge of clock | 0 | | ns | 1, 2, 3 | | Т3 | Setup time of HSS_TXFRAME, HSS_RXFRAME, and HSS_RXDATA prior to the falling edge of clock | 5 | | ns | 1, 2, 3 | | T4 | Hold time of HSS_TXFRAME, HSS_RXFRAME, and HSS_RXDATA after the falling edge of clock | 0 | | ns | 1, 2, 3 | | T5 | Rising edge of clock to output delay for HSS_TXFRAME, HSS_RXFRAME, and HSS_TXDATA | | 15 | ns | 1, 4 | | T6 | Falling edge of clock to output delay for HSS_TXFRAME, HSS_RXFRAME, and HSS_TXDATA | 15 | | ns | 1, 3, 4 | | T7 | Output Hold Delay after rising edge of final clock for HSS_TXFRAME, HSS_RXFRAME, and HSS_TXDATA | 0 | | ns | 1, 3, 4 | | Т8 | Output Hold Delay after falling edge of final clock for HSS_TXFRAME, HSS_RXFRAME, and HSS_TXDATA | 0 | | ns | 1, 3, 4 | | T9 | HSS_TXCLK period and HSS_RXCLK period | 1/8.192 MHz | 1/512 KHz | ns | 5 | ### Notes: - HSS\_TXCLK and HSS\_RXCLK may be coming from external independent sources or being driven by the IXP42X product line and IXC1100 control plane processors. The signals are shown to be synchronous for illustrative purposes and are not required to be synchronous. - Applicable when the HSS\_RXFRAME and HSS\_TXFRAME signals are being driven by an external source as inputs into the IXP42X product line and IXC1100 control plane processors. Always applicable to HSS\_RXDATA. - The HSS\_RXFRAME and HSS\_TXFRAME can be configured to accept data on the rising or falling edge of the given reference clock. HSS\_RXFRAME and HSS\_RXDATA signals are synchronous to HSS\_RXCLK and HSS\_TXFRAME and HSS\_TXDATA signals are synchronous to the HSS\_TXCLK. - Applicable when the HSS\_RXFRAME and HSS\_TXFRAME signals are being driven by the IXP42X product line and IXC1100 control plane processors to an external source. Always applicable to HSS\_TXDATA. - 5. The HSS\_TXCLK can be configured to be driven by an external source or be driven by the IXP42X product line and IXC1100 control plane processors. The slowest clock speed that can be accepted or driven is 512 KHz. The maximum clock speed that can be accepted or driven is 8.192 MHz. The clock duty cycle accepted will be 50/50 + 20%. - 6. Timing tests were performed with a 70-pF capacitor to ground and a 10-K $\Omega$ pull-up resistor. For more information on the HSS Jitter Specifications see the Intel<sup>®</sup> IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Developer's Manual. # 5.5.2.9 JTAG Figure 43. Boundary-Scan General Timings Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor July 2010 Document Number: 252479-008US Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Dotasheet Document Number: 252479-008US #### Figure 44. Boundary-Scan Reset Timings #### Table 67. Boundary-Scan Interface Timings Values | Symbol | Parameter | Conditions | Min. | Typ. | Max. | Units | Notes | |-------------------|-----------------------------------------------------------|------------|------|------|------|-------|-------| | T <sub>bscl</sub> | JTAG_TCK low time | | 50 | | | ns | 2 | | T <sub>bsch</sub> | JTAG_TCK high time | | 50 | | | ns | 2 | | T <sub>bsis</sub> | JTAG_TDI, JTAG_TMS setup time to rising edge of JTAG_TCK | | 10 | | | ns | | | T <sub>bsih</sub> | JTAG_TDI, JTAG_TMS hold time from rising edge of JTAG_TCK | | 10 | | | ns | | | T <sub>bsoh</sub> | JTAG_TDO hold time after falling edge of JTAG_TCK | | 1.5 | | | ns | 1 | | T <sub>bsod</sub> | JTAG_TDO clock to output from falling edge of JTAG_TCK | | | | 40 | ns | 1 | | T <sub>bsr</sub> | JTAG_TRST_N reset period | | 30 | | | ns | | | T <sub>bsrs</sub> | JTAG_TMS setup time to rising edge of JTAG_TRST_N | | 10 | | | ns | | | T <sub>bsrh</sub> | JTAG_TMS hold time from rising edge of JTAG_TRST_N | | 10 | | | ns | | ### Notes: #### 5.5.3 Reset Timings The IXP42X product line and IXC1100 control plane processors' can be reset in any of the following three modes: - Cold **@**set - Warm **€**set - · Soft Reset. Normally, a Cold Reset is executed each time power is initially applied to the board, a Warm Reset is executed when it is only intended to reset the IXP42X product line and IXC1100 control plane processors, and a Soft Reset is executed by the watchdog timer. #### 5.5.3.1 Cold Reset A Cold Reset condition is when the network processor is initially powered-up and has successfully come out of the Reset. During this state all internal modules and registers are set to the initial default state. To successfully come out of reset, two things must occur: Proper power sequence as described in Section 5.6, "Power Sequence" on page 125 Tests completed with a TBD pF load to ground on JTAG\_TDO. JTAG\_TCK may be stopped indefinitely in either the low or high phase. • Followed by proper resetting of PWRON\_RST\_N and RESET\_IN\_N signals as described in Section 5.5.3.4, "Reset Timings" on page 124 The following procedural sequence must be followed to achieve a successful cold reset: - 1. VCC and VCC33 power supplies must reach steady state - 2. Hold PWRON\_RST\_N and RESET\_IN\_N asserted for 2000nSec - 3. De-assert PWRON\_RST\_N (signal goes high with the help of a pull-up resistor) - 4. Continue to hold RESET IN N asserted for at least 10nSec more after releasing PWRON RST N - 5. De-assert RESET\_IN\_N (signal goes high with the help of a pull-up resistor) - 6. The network processor asserts PLL LOCK indicating that the processor has successfully come out of Reset #### 5.5.3.2 Hardware Warm Reset A Hardware Warm Reset can only be asserted when PWRON RST N is de-asserted and the network processor is in a normal operating mode. A Hardware Warm Reset is initiated by the assertion of RESET\_IN\_N. During this state, all internal registers and modules are set to their initial default state except for the PLL internal modules. Since the PLL modules are not reset, the Reset sequence is executed much faster by the processor. The following procedural sequence must be followed to achieve a successful Warm Reset: - 1. The system must have previously completed a Cold Reset successfully. - 2. PWRON\_RST\_N must be de-asserted (held high for the entire process). - 3. Hold RESET\_IN\_N asserted for 500nSec. - 4. De-assert RESET\_IN\_N (signal goes high with the help of a pull-up resistor) - 5. The network processor asserts PLL LOCK indicating that the processor has successfully come out of reset. #### 5.5.3.3 Soft Reset A Soft Reset condition is accomplished by the usage of the hardware Watch-Dog Timer module, and software to manage and perform counter updates. For a complete description of Watch-Dog Timer functionality, refer to Watchdog Timer sub-section in the Timers Chapter of the Intel® IXP42X Product Line of Network Processors and IXC1100 Control Plane Processor Developer's Manual. The Soft Reset is similar to what is described in Section 5.5.3.2. The main difference is that there is no hardware requirement; everything is done within the network processor and software support. That is why it is also referred to as a Soft Warm Reset. Since Hardware Warm Reset and Soft Reset are very similar, there must be a way to determine which reset was last executed after recovering. This is done by reading the Timer Status Register bit 4 (Warm Reset). If this bit was last set to 1, it will indicate that a Soft Reset was executed, and if the bit was last reset to 0, then it will indicate that the processor has just come out of either a Hardware Warm Reset or a Cold Reset. # 5.5.3.4 Reset Timings Figure 45. Reset Timings #### Table 68. Reset Timings Table Parameters | Symbol | Parameter | Min. | Тур. | Max. | Units | Note | |----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|------| | T <sub>RELEASE_PWRON_RST_N</sub> | Minimum time required to hold the PWRON_RST_N at logic 0 state after stable power has been applied to the IXP42X product line and IXC1100 control plane processors. | 2000 | | | ns | 1 | | T <sub>RELEASE_RESET_IN_N</sub> | Minimum time required to hold the RESET_IN_N at logic 0 state after PWRON_RST_N has been released to a logic 1 state. The RESET_IN_N signal must be held low when the PWRON_RST_N signal is held low. | 10 | | | ns | | | T <sub>PLL_LOCK</sub> | Maximum time for PLL_LOCK signal to drive to logic 1 after RESET_IN_N is driven to logic 1 state. The boot sequence does not occur until this period is complete. | | | 10 | μs | | | T <sub>EX_ADDR_SETUP</sub> | Minimum time for the EX_ADDR signals to drive the inputs prior to RESET_IN_N being driven to logic 1 state. This is used for sampling configuration information. | 50 | | | ns | 2 | | T <sub>EX_ADDR_HOLD</sub> | Minimum/maximum time for the EX_ADDR signals to drive the inputs prior to PLL_LOCK being driven to logic 1 state. This is used for sampling configuration information. | 0 | | 20 | ns | 2 | | Twarm_reset | Minimum time required to drive RESET_IN_N signal to logic 0 in order to cause a Warm Reset in the IXP42X product line and IXC1100 control plane processors. During this period, the power supply must not be disturbed and PWRON_RST_N signal must remain at logic high during the entire process. | 500 | | | ns | | # Notes: - T<sub>RELEASE\_PWRON\_RST\_N</sub> is the time required for the internal oscillator to reach stability. The expansion bus address is captured as a derivative of the RESET\_IN\_N signal going high. When a programmable-logic device is used to drive the EX\_ADDR signals instead of pull-downs, the signals must be active until PLL\_LOCK goes high. 2. - PLL\_LOCK is deasserted immediately when watchdog timer event occurs, or when RESET\_IN\_N is asserted, or when PWRON\_RST\_N is asserted. PLL\_LOCK remains deasserted for $\sim$ 24 ref\_clocks after 3. the watchdog reset is deasserted (internal to the chip). A ref clock time period is 1/CLKIN. #### 5.6 Power Sequence The 3.3-V I/O voltage ( $V_{CCP}$ ) must be powered up 1 $\mu s$ before the Intel XScale processor voltage ( $V_{CC}$ ). The IXP42X product line and IXC1100 control plane processors' voltage ( $V_{CC}$ ) must never become stable prior to the 3.3-V I/O voltage $(V_{CCP})$ . The $V_{CCOSCP}$ , $V_{CCPLL1}$ , and $V_{CCPLL2}$ voltages follow the $V_{CC}$ power-up pattern. The $V_{CCOSCP}$ follows the $V_{CCP}$ power-up pattern. The value for $T_{POWER\_UP}$ must be at least 1 $\mu$ s. The $T_{POWER\_UP}$ timing parameter is measured from $V_{CCP}$ at 3.3 V and $V_{CC}$ at 1.3 $V_{CCP}$ . There are no power-down requirements for the IXP42X product line and IXC1100 control plane processors. Figure 46. Power-Up Sequence Timing ### 5.7 I<sub>CC</sub> and Total Average Power Table 69. I<sub>CC</sub> and Total Average Power - Commercial Temperature Range (Sheet 1 of 2) | Speed | Symbol | Description | Typical<br>Current and<br>Power <sup>1</sup> | Max Current <sup>2</sup> | Average Max<br>Power <sup>2</sup> | |---------|------------------------|----------------------------------------------------------|----------------------------------------------|--------------------------|-----------------------------------| | | I <sub>CC_TOTAL</sub> | Intel XScale <sup>®</sup><br>processor supply<br>current | 0.70A | 0.725A | 1.0W | | 266 MHz | I <sub>CCP_TOTAL</sub> | I/O supply current | 0.17A | 0.26A | 0.9W | | | P <sub>TOTAL</sub> | Total a verage power both supplies | 1.5W | | 1.9W | | | I <sub>CC_TOTAL</sub> | Intel XScale <sup>®</sup><br>processor supply<br>current | 0.75A | 0.800A | 1.09W | | 400 MHz | I <sub>CCP_TOTAL</sub> | I/O supply current | 0.17A | 0.26A | 0.9W | | | P <sub>TOTAL</sub> | Total a verage power both supplies | 1.57W | | 2.0W | # Notes: - Typical current ICC and ICCP are not tested. Typical currents were measured on the Intel® IXDP425 / IXCDP1100 Development Platform at room temperature using typical SKU silicon samples. A SmartBits\* tester was used in a router application running Linux\* on the KIXDP425BD. Two Ethernet NPEs, and two Ethernet controller PCI cards were used in this router application. Typical case power supply voltages VCC = 1.327V, VCCP = 3.363 V. Typical operating temperature is room temperature. Maximum voltages: VCC = 1.365 V, VCCP = 3.465 V, VCCosc = 1.365 V, VCCPLL1 = 1.365 V, - 2. VCCPLL2= 1.365 V, maximum capacitive loading on all I/O pins of 50 pF. Maximum ICC and ICCP are steady state currents at maximum operating temperature. $I_{CC\_TOTAL}$ includes total current for $V_{CC}$ , $V_{CCOSC}$ , $V_{CCPLL1}$ , and $V_{CCPLL2}$ $I_{CCP\_TOTAL}$ includes total current for $V_{CCP}$ , $V_{CCOSCP}$ - 3. July 2010 Document Number: 252479-008US #### Table 69. I<sub>CC</sub> and Total Average Power - Commercial Temperature Range (Sheet 2 of 2) | Speed | Symbol | Description | Typical<br>Current and<br>Power <sup>1</sup> | Max Current <sup>2</sup> | Average Max<br>Power <sup>2</sup> | |---------|------------------------|----------------------------------------------------------|----------------------------------------------|--------------------------|-----------------------------------| | | I <sub>CC</sub> | Intel XScale <sup>®</sup><br>processor supply<br>current | 0.82A | 1.00A | 1.4W | | 533 MHz | I <sub>CCP_TOTAL</sub> | I/O supply current | 0.17A | 0.26A | 0.9W | | | P <sub>TOTAL</sub> | Total a verage power both supplies | 1.66W | | 2.3W | ## Notes: - Typical current ICC and ICCP are not tested. Typical currents were measured on the Intel $^{(g)}$ IXCDP1100 Development Platform at room temperature using typical SKU silicon samples. A 1. SmartBits\* tester was used in a router application running Linux\* on the KIXDP425BD. Two Ethernet NPEs, and two Ethernet controller PCI cards were used in this router application. Typical case power supply voltages VCC = 1.327V, VCCP = 3.363~V. Typical operating temperature is room temperature. Maximum voltages: VCC = 1.365~V, VCCP = 3.465~V, VCCosc = 1.365~V, VCCPLL1 = 1.365~V, - 2. VCCPLL2= 1.365 V, maximum capacitive loading on all I/O pins of 50 pF. Maximum ICC and ICCP are steady state currents at maximum operating temperature. - 3. $I_{CC\ TOTAL}$ includes total current for $V_{CC}$ , $V_{CCOSC}$ , $V_{CCPLL1}$ , and $V_{CCPLL2}$ - 4. $I_{CCP\_TOTAL}$ includes total current for $V_{CCP}$ , $V_{CCOSCP}$ #### I<sub>CC</sub> and Total Average Power - Extended Temperature Range (Sheet 1 of 2) Table 70. | Speed | Symbol | Description | Typical<br>Current and<br>Power <sup>1</sup> | Max. Current <sup>2</sup> | Average Max.<br>Power <sup>2</sup> | |---------|------------------------|----------------------------------------------------|----------------------------------------------|---------------------------|------------------------------------| | | I <sub>CC_TOTAL</sub> | Intel XScale <sup>®</sup> processor supply current | 0.70A | 0.95A | 1.3W | | 266 MHz | I <sub>CCP_TOTAL</sub> | I/O supply<br>current | 0.17A | 0.26A | 0.9W | | | P <sub>TOTAL</sub> | Total average<br>power both<br>supplies | 1.5W | | 2.2W | | | I <sub>CC_TOTAL</sub> | Intel XScale <sup>®</sup> processor supply current | 0.75A | 1.05A | 1.43W | | 400 MHz | I <sub>CCP_TOTAL</sub> | I/O supply<br>current | 0.17A | 0.26A | 0.9W | | | P <sub>TOTAL</sub> | Total average<br>power both<br>supplies | 1.57W | | 2.33W | # Notes: - Typical current ICC and ICCP are not tested. Typical currents were measured on the Intel® IXDP425 / IXCDP1100 Development Platform at room temperature using typical SKU silicon samples. A SmartBits\* tester was used in a router application running Linux on the KIXDP425BD. Two Ethernet NPEs, and two Ethernet controller PCI cards were used in this router application. Typical case power supply voltages VCC = 1.327 V, VCCP = 3.363 V. Typical operating temperature is room temperature. Maximum voltages: VCC = 1.365 V, VCCP = 3.465 V, VCCosc= 1.365 V, VCCPLL1= 1.365 V, - 2. VCCPLL2= 1.365 V, maximum capacitive loading on all I/O pins of 50 pF. Maximum ICC and ICCP are steady state currents at maximum operating temperature. - $I_{CC\_TOTAL}$ includes total current for $V_{CC}$ , $V_{CCOSC}$ , $V_{CCPLL1}$ , and $V_{CCPLL2}$ $I_{CCP\_TOTAL}$ includes total current for $V_{CCP}$ , $V_{CCOSCP}$ 3. - 4. #### Table 70. I<sub>CC</sub> and Total Average Power - Extended Temperature Range (Sheet 2 of 2) | Speed | Symbol | Description | Typical<br>Current and<br>Power <sup>1</sup> | Max. Current <sup>2</sup> | Average Max.<br>Power <sup>2</sup> | |---------|------------------------|----------------------------------------------------------|----------------------------------------------|---------------------------|------------------------------------| | 533 MHz | I <sub>CC_TOTAL</sub> | Intel XScale <sup>®</sup><br>processor<br>supply current | 0.82A | 1.15A | 1.57W | | | I <sub>CCP_TOTAL</sub> | I/O supply<br>current | 0.17A | 0.26A | 0.9W | | | P <sub>TOTAL</sub> | Total average<br>power both<br>supplies | 1.66W | | 2.47W | ## Notes: - Typical current ICC and ICCP are not tested. Typical currents were measured on the Intel $^{\circledR}$ IXDP425 / IXCDP1100 Development Platform at room temperature using typical SKU silicon samples. A SmartBits\* tester was used in a router application running Linux on the KIXDP425BD. Two Ethernet 1. NPEs, and two Ethernet controller PCI cards were used in this router application. Typical case power supply voltages VCC = 1.327 V, VCCP = 3.363 V. Typical operating temperature is room temperature. Maximum voltages: VCC = 1.365 V, VCCP = 3.465 V, VCCosc= 1.365 V, VCCPLL1= 1.365 V, - 2. VCCPLL2= 1.365 V, maximum capacitive loading on all I/O pins of 50 pF. Maximum ICC and ICCP are steady state currents at maximum operating temperature. - $I_{CC\_TOTAL}$ includes total current for $V_{CC}$ , $V_{CCOSC}$ , $V_{CCPLL1}$ , and $V_{CCPLL2}$ $I_{CCP\_TOTAL}$ includes total current for $V_{CCP}$ , $V_{CCOSCP}$ ### Ordering Information 6.0 For ordering information, contact your local Intel sales representative. Refer to Table 21 on page 48 for the part numbers of the Intel® IXP42X Product Line of Network Processors.